1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951 |
-
- #ifndef __STM32F103xG_H
- #define __STM32F103xG_H
- #ifdef __cplusplus
- extern "C" {
- #endif
- #define __CM3_REV 0x0200U
- #define __MPU_PRESENT 1U
- #define __NVIC_PRIO_BITS 4U
- #define __Vendor_SysTickConfig 0U
-
- typedef enum
- {
- NonMaskableInt_IRQn = -14,
- HardFault_IRQn = -13,
- MemoryManagement_IRQn = -12,
- BusFault_IRQn = -11,
- UsageFault_IRQn = -10,
- SVCall_IRQn = -5,
- DebugMonitor_IRQn = -4,
- PendSV_IRQn = -2,
- SysTick_IRQn = -1,
- WWDG_IRQn = 0,
- PVD_IRQn = 1,
- TAMPER_IRQn = 2,
- RTC_IRQn = 3,
- FLASH_IRQn = 4,
- RCC_IRQn = 5,
- EXTI0_IRQn = 6,
- EXTI1_IRQn = 7,
- EXTI2_IRQn = 8,
- EXTI3_IRQn = 9,
- EXTI4_IRQn = 10,
- DMA1_Channel1_IRQn = 11,
- DMA1_Channel2_IRQn = 12,
- DMA1_Channel3_IRQn = 13,
- DMA1_Channel4_IRQn = 14,
- DMA1_Channel5_IRQn = 15,
- DMA1_Channel6_IRQn = 16,
- DMA1_Channel7_IRQn = 17,
- ADC1_2_IRQn = 18,
- USB_HP_CAN1_TX_IRQn = 19,
- USB_LP_CAN1_RX0_IRQn = 20,
- CAN1_RX1_IRQn = 21,
- CAN1_SCE_IRQn = 22,
- EXTI9_5_IRQn = 23,
- TIM1_BRK_TIM9_IRQn = 24,
- TIM1_UP_TIM10_IRQn = 25,
- TIM1_TRG_COM_TIM11_IRQn = 26,
- TIM1_CC_IRQn = 27,
- TIM2_IRQn = 28,
- TIM3_IRQn = 29,
- TIM4_IRQn = 30,
- I2C1_EV_IRQn = 31,
- I2C1_ER_IRQn = 32,
- I2C2_EV_IRQn = 33,
- I2C2_ER_IRQn = 34,
- SPI1_IRQn = 35,
- SPI2_IRQn = 36,
- USART1_IRQn = 37,
- USART2_IRQn = 38,
- USART3_IRQn = 39,
- EXTI15_10_IRQn = 40,
- RTC_Alarm_IRQn = 41,
- USBWakeUp_IRQn = 42,
- TIM8_BRK_TIM12_IRQn = 43,
- TIM8_UP_TIM13_IRQn = 44,
- TIM8_TRG_COM_TIM14_IRQn = 45,
- TIM8_CC_IRQn = 46,
- ADC3_IRQn = 47,
- FSMC_IRQn = 48,
- SDIO_IRQn = 49,
- TIM5_IRQn = 50,
- SPI3_IRQn = 51,
- UART4_IRQn = 52,
- UART5_IRQn = 53,
- TIM6_IRQn = 54,
- TIM7_IRQn = 55,
- DMA2_Channel1_IRQn = 56,
- DMA2_Channel2_IRQn = 57,
- DMA2_Channel3_IRQn = 58,
- DMA2_Channel4_5_IRQn = 59,
- } IRQn_Type;
- #include "core_cm3.h"
- #include "system_stm32f1xx.h"
- #include <stdint.h>
-
- typedef struct
- {
- __IO uint32_t SR;
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t SMPR1;
- __IO uint32_t SMPR2;
- __IO uint32_t JOFR1;
- __IO uint32_t JOFR2;
- __IO uint32_t JOFR3;
- __IO uint32_t JOFR4;
- __IO uint32_t HTR;
- __IO uint32_t LTR;
- __IO uint32_t SQR1;
- __IO uint32_t SQR2;
- __IO uint32_t SQR3;
- __IO uint32_t JSQR;
- __IO uint32_t JDR1;
- __IO uint32_t JDR2;
- __IO uint32_t JDR3;
- __IO uint32_t JDR4;
- __IO uint32_t DR;
- } ADC_TypeDef;
- typedef struct
- {
- __IO uint32_t SR;
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- uint32_t RESERVED[16];
- __IO uint32_t DR;
- } ADC_Common_TypeDef;
- typedef struct
- {
- uint32_t RESERVED0;
- __IO uint32_t DR1;
- __IO uint32_t DR2;
- __IO uint32_t DR3;
- __IO uint32_t DR4;
- __IO uint32_t DR5;
- __IO uint32_t DR6;
- __IO uint32_t DR7;
- __IO uint32_t DR8;
- __IO uint32_t DR9;
- __IO uint32_t DR10;
- __IO uint32_t RTCCR;
- __IO uint32_t CR;
- __IO uint32_t CSR;
- uint32_t RESERVED13[2];
- __IO uint32_t DR11;
- __IO uint32_t DR12;
- __IO uint32_t DR13;
- __IO uint32_t DR14;
- __IO uint32_t DR15;
- __IO uint32_t DR16;
- __IO uint32_t DR17;
- __IO uint32_t DR18;
- __IO uint32_t DR19;
- __IO uint32_t DR20;
- __IO uint32_t DR21;
- __IO uint32_t DR22;
- __IO uint32_t DR23;
- __IO uint32_t DR24;
- __IO uint32_t DR25;
- __IO uint32_t DR26;
- __IO uint32_t DR27;
- __IO uint32_t DR28;
- __IO uint32_t DR29;
- __IO uint32_t DR30;
- __IO uint32_t DR31;
- __IO uint32_t DR32;
- __IO uint32_t DR33;
- __IO uint32_t DR34;
- __IO uint32_t DR35;
- __IO uint32_t DR36;
- __IO uint32_t DR37;
- __IO uint32_t DR38;
- __IO uint32_t DR39;
- __IO uint32_t DR40;
- __IO uint32_t DR41;
- __IO uint32_t DR42;
- } BKP_TypeDef;
-
- typedef struct
- {
- __IO uint32_t TIR;
- __IO uint32_t TDTR;
- __IO uint32_t TDLR;
- __IO uint32_t TDHR;
- } CAN_TxMailBox_TypeDef;
-
- typedef struct
- {
- __IO uint32_t RIR;
- __IO uint32_t RDTR;
- __IO uint32_t RDLR;
- __IO uint32_t RDHR;
- } CAN_FIFOMailBox_TypeDef;
-
- typedef struct
- {
- __IO uint32_t FR1;
- __IO uint32_t FR2;
- } CAN_FilterRegister_TypeDef;
-
- typedef struct
- {
- __IO uint32_t MCR;
- __IO uint32_t MSR;
- __IO uint32_t TSR;
- __IO uint32_t RF0R;
- __IO uint32_t RF1R;
- __IO uint32_t IER;
- __IO uint32_t ESR;
- __IO uint32_t BTR;
- uint32_t RESERVED0[88];
- CAN_TxMailBox_TypeDef sTxMailBox[3];
- CAN_FIFOMailBox_TypeDef sFIFOMailBox[2];
- uint32_t RESERVED1[12];
- __IO uint32_t FMR;
- __IO uint32_t FM1R;
- uint32_t RESERVED2;
- __IO uint32_t FS1R;
- uint32_t RESERVED3;
- __IO uint32_t FFA1R;
- uint32_t RESERVED4;
- __IO uint32_t FA1R;
- uint32_t RESERVED5[8];
- CAN_FilterRegister_TypeDef sFilterRegister[14];
- } CAN_TypeDef;
- typedef struct
- {
- __IO uint32_t DR;
- __IO uint8_t IDR;
- uint8_t RESERVED0;
- uint16_t RESERVED1;
- __IO uint32_t CR;
- } CRC_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t SWTRIGR;
- __IO uint32_t DHR12R1;
- __IO uint32_t DHR12L1;
- __IO uint32_t DHR8R1;
- __IO uint32_t DHR12R2;
- __IO uint32_t DHR12L2;
- __IO uint32_t DHR8R2;
- __IO uint32_t DHR12RD;
- __IO uint32_t DHR12LD;
- __IO uint32_t DHR8RD;
- __IO uint32_t DOR1;
- __IO uint32_t DOR2;
- } DAC_TypeDef;
- typedef struct
- {
- __IO uint32_t IDCODE;
- __IO uint32_t CR;
- }DBGMCU_TypeDef;
- typedef struct
- {
- __IO uint32_t CCR;
- __IO uint32_t CNDTR;
- __IO uint32_t CPAR;
- __IO uint32_t CMAR;
- } DMA_Channel_TypeDef;
- typedef struct
- {
- __IO uint32_t ISR;
- __IO uint32_t IFCR;
- } DMA_TypeDef;
- typedef struct
- {
- __IO uint32_t IMR;
- __IO uint32_t EMR;
- __IO uint32_t RTSR;
- __IO uint32_t FTSR;
- __IO uint32_t SWIER;
- __IO uint32_t PR;
- } EXTI_TypeDef;
- typedef struct
- {
- __IO uint32_t ACR;
- __IO uint32_t KEYR;
- __IO uint32_t OPTKEYR;
- __IO uint32_t SR;
- __IO uint32_t CR;
- __IO uint32_t AR;
- __IO uint32_t RESERVED;
- __IO uint32_t OBR;
- __IO uint32_t WRPR;
- uint32_t RESERVED1[8];
- __IO uint32_t KEYR2;
- uint32_t RESERVED2;
- __IO uint32_t SR2;
- __IO uint32_t CR2;
- __IO uint32_t AR2;
- } FLASH_TypeDef;
-
- typedef struct
- {
- __IO uint16_t RDP;
- __IO uint16_t USER;
- __IO uint16_t Data0;
- __IO uint16_t Data1;
- __IO uint16_t WRP0;
- __IO uint16_t WRP1;
- __IO uint16_t WRP2;
- __IO uint16_t WRP3;
- } OB_TypeDef;
- typedef struct
- {
- __IO uint32_t BTCR[8];
- } FSMC_Bank1_TypeDef;
-
- typedef struct
- {
- __IO uint32_t BWTR[7];
- } FSMC_Bank1E_TypeDef;
-
- typedef struct
- {
- __IO uint32_t PCR2;
- __IO uint32_t SR2;
- __IO uint32_t PMEM2;
- __IO uint32_t PATT2;
- uint32_t RESERVED0;
- __IO uint32_t ECCR2;
- uint32_t RESERVED1;
- uint32_t RESERVED2;
- __IO uint32_t PCR3;
- __IO uint32_t SR3;
- __IO uint32_t PMEM3;
- __IO uint32_t PATT3;
- uint32_t RESERVED3;
- __IO uint32_t ECCR3;
- } FSMC_Bank2_3_TypeDef;
-
- typedef struct
- {
- __IO uint32_t PCR4;
- __IO uint32_t SR4;
- __IO uint32_t PMEM4;
- __IO uint32_t PATT4;
- __IO uint32_t PIO4;
- } FSMC_Bank4_TypeDef;
- typedef struct
- {
- __IO uint32_t CRL;
- __IO uint32_t CRH;
- __IO uint32_t IDR;
- __IO uint32_t ODR;
- __IO uint32_t BSRR;
- __IO uint32_t BRR;
- __IO uint32_t LCKR;
- } GPIO_TypeDef;
- typedef struct
- {
- __IO uint32_t EVCR;
- __IO uint32_t MAPR;
- __IO uint32_t EXTICR[4];
- uint32_t RESERVED0;
- __IO uint32_t MAPR2;
- } AFIO_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t OAR1;
- __IO uint32_t OAR2;
- __IO uint32_t DR;
- __IO uint32_t SR1;
- __IO uint32_t SR2;
- __IO uint32_t CCR;
- __IO uint32_t TRISE;
- } I2C_TypeDef;
- typedef struct
- {
- __IO uint32_t KR;
- __IO uint32_t PR;
- __IO uint32_t RLR;
- __IO uint32_t SR;
- } IWDG_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t CSR;
- } PWR_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t CFGR;
- __IO uint32_t CIR;
- __IO uint32_t APB2RSTR;
- __IO uint32_t APB1RSTR;
- __IO uint32_t AHBENR;
- __IO uint32_t APB2ENR;
- __IO uint32_t APB1ENR;
- __IO uint32_t BDCR;
- __IO uint32_t CSR;
- } RCC_TypeDef;
- typedef struct
- {
- __IO uint32_t CRH;
- __IO uint32_t CRL;
- __IO uint32_t PRLH;
- __IO uint32_t PRLL;
- __IO uint32_t DIVH;
- __IO uint32_t DIVL;
- __IO uint32_t CNTH;
- __IO uint32_t CNTL;
- __IO uint32_t ALRH;
- __IO uint32_t ALRL;
- } RTC_TypeDef;
- typedef struct
- {
- __IO uint32_t POWER;
- __IO uint32_t CLKCR;
- __IO uint32_t ARG;
- __IO uint32_t CMD;
- __I uint32_t RESPCMD;
- __I uint32_t RESP1;
- __I uint32_t RESP2;
- __I uint32_t RESP3;
- __I uint32_t RESP4;
- __IO uint32_t DTIMER;
- __IO uint32_t DLEN;
- __IO uint32_t DCTRL;
- __I uint32_t DCOUNT;
- __I uint32_t STA;
- __IO uint32_t ICR;
- __IO uint32_t MASK;
- uint32_t RESERVED0[2];
- __I uint32_t FIFOCNT;
- uint32_t RESERVED1[13];
- __IO uint32_t FIFO;
- } SDIO_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t SR;
- __IO uint32_t DR;
- __IO uint32_t CRCPR;
- __IO uint32_t RXCRCR;
- __IO uint32_t TXCRCR;
- __IO uint32_t I2SCFGR;
- __IO uint32_t I2SPR;
- } SPI_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t SMCR;
- __IO uint32_t DIER;
- __IO uint32_t SR;
- __IO uint32_t EGR;
- __IO uint32_t CCMR1;
- __IO uint32_t CCMR2;
- __IO uint32_t CCER;
- __IO uint32_t CNT;
- __IO uint32_t PSC;
- __IO uint32_t ARR;
- __IO uint32_t RCR;
- __IO uint32_t CCR1;
- __IO uint32_t CCR2;
- __IO uint32_t CCR3;
- __IO uint32_t CCR4;
- __IO uint32_t BDTR;
- __IO uint32_t DCR;
- __IO uint32_t DMAR;
- __IO uint32_t OR;
- }TIM_TypeDef;
-
- typedef struct
- {
- __IO uint32_t SR;
- __IO uint32_t DR;
- __IO uint32_t BRR;
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t CR3;
- __IO uint32_t GTPR;
- } USART_TypeDef;
-
- typedef struct
- {
- __IO uint16_t EP0R;
- __IO uint16_t RESERVED0;
- __IO uint16_t EP1R;
- __IO uint16_t RESERVED1;
- __IO uint16_t EP2R;
- __IO uint16_t RESERVED2;
- __IO uint16_t EP3R;
- __IO uint16_t RESERVED3;
- __IO uint16_t EP4R;
- __IO uint16_t RESERVED4;
- __IO uint16_t EP5R;
- __IO uint16_t RESERVED5;
- __IO uint16_t EP6R;
- __IO uint16_t RESERVED6;
- __IO uint16_t EP7R;
- __IO uint16_t RESERVED7[17];
- __IO uint16_t CNTR;
- __IO uint16_t RESERVED8;
- __IO uint16_t ISTR;
- __IO uint16_t RESERVED9;
- __IO uint16_t FNR;
- __IO uint16_t RESERVEDA;
- __IO uint16_t DADDR;
- __IO uint16_t RESERVEDB;
- __IO uint16_t BTABLE;
- __IO uint16_t RESERVEDC;
- } USB_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t CFR;
- __IO uint32_t SR;
- } WWDG_TypeDef;
-
- #define FLASH_BASE 0x08000000UL
- #define FLASH_BANK1_END 0x0807FFFFUL
- #define FLASH_BANK2_END 0x080FFFFFUL
- #define SRAM_BASE 0x20000000UL
- #define PERIPH_BASE 0x40000000UL
- #define SRAM_BB_BASE 0x22000000UL
- #define PERIPH_BB_BASE 0x42000000UL
- #define FSMC_BASE 0x60000000UL
- #define FSMC_R_BASE 0xA0000000UL
- #define APB1PERIPH_BASE PERIPH_BASE
- #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
- #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL)
- #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL)
- #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400UL)
- #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800UL)
- #define TIM5_BASE (APB1PERIPH_BASE + 0x00000C00UL)
- #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000UL)
- #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400UL)
- #define TIM12_BASE (APB1PERIPH_BASE + 0x00001800UL)
- #define TIM13_BASE (APB1PERIPH_BASE + 0x00001C00UL)
- #define TIM14_BASE (APB1PERIPH_BASE + 0x00002000UL)
- #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL)
- #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL)
- #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL)
- #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800UL)
- #define SPI3_BASE (APB1PERIPH_BASE + 0x00003C00UL)
- #define USART2_BASE (APB1PERIPH_BASE + 0x00004400UL)
- #define USART3_BASE (APB1PERIPH_BASE + 0x00004800UL)
- #define UART4_BASE (APB1PERIPH_BASE + 0x00004C00UL)
- #define UART5_BASE (APB1PERIPH_BASE + 0x00005000UL)
- #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL)
- #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800UL)
- #define CAN1_BASE (APB1PERIPH_BASE + 0x00006400UL)
- #define BKP_BASE (APB1PERIPH_BASE + 0x00006C00UL)
- #define PWR_BASE (APB1PERIPH_BASE + 0x00007000UL)
- #define DAC_BASE (APB1PERIPH_BASE + 0x00007400UL)
- #define AFIO_BASE (APB2PERIPH_BASE + 0x00000000UL)
- #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400UL)
- #define GPIOA_BASE (APB2PERIPH_BASE + 0x00000800UL)
- #define GPIOB_BASE (APB2PERIPH_BASE + 0x00000C00UL)
- #define GPIOC_BASE (APB2PERIPH_BASE + 0x00001000UL)
- #define GPIOD_BASE (APB2PERIPH_BASE + 0x00001400UL)
- #define GPIOE_BASE (APB2PERIPH_BASE + 0x00001800UL)
- #define GPIOF_BASE (APB2PERIPH_BASE + 0x00001C00UL)
- #define GPIOG_BASE (APB2PERIPH_BASE + 0x00002000UL)
- #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400UL)
- #define ADC2_BASE (APB2PERIPH_BASE + 0x00002800UL)
- #define TIM1_BASE (APB2PERIPH_BASE + 0x00002C00UL)
- #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL)
- #define TIM8_BASE (APB2PERIPH_BASE + 0x00003400UL)
- #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL)
- #define ADC3_BASE (APB2PERIPH_BASE + 0x00003C00UL)
- #define TIM9_BASE (APB2PERIPH_BASE + 0x00004C00UL)
- #define TIM10_BASE (APB2PERIPH_BASE + 0x00005000UL)
- #define TIM11_BASE (APB2PERIPH_BASE + 0x00005400UL)
- #define SDIO_BASE (PERIPH_BASE + 0x00018000UL)
- #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000UL)
- #define DMA1_Channel1_BASE (AHBPERIPH_BASE + 0x00000008UL)
- #define DMA1_Channel2_BASE (AHBPERIPH_BASE + 0x0000001CUL)
- #define DMA1_Channel3_BASE (AHBPERIPH_BASE + 0x00000030UL)
- #define DMA1_Channel4_BASE (AHBPERIPH_BASE + 0x00000044UL)
- #define DMA1_Channel5_BASE (AHBPERIPH_BASE + 0x00000058UL)
- #define DMA1_Channel6_BASE (AHBPERIPH_BASE + 0x0000006CUL)
- #define DMA1_Channel7_BASE (AHBPERIPH_BASE + 0x00000080UL)
- #define DMA2_BASE (AHBPERIPH_BASE + 0x00000400UL)
- #define DMA2_Channel1_BASE (AHBPERIPH_BASE + 0x00000408UL)
- #define DMA2_Channel2_BASE (AHBPERIPH_BASE + 0x0000041CUL)
- #define DMA2_Channel3_BASE (AHBPERIPH_BASE + 0x00000430UL)
- #define DMA2_Channel4_BASE (AHBPERIPH_BASE + 0x00000444UL)
- #define DMA2_Channel5_BASE (AHBPERIPH_BASE + 0x00000458UL)
- #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL)
- #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL)
- #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL)
- #define FLASHSIZE_BASE 0x1FFFF7E0UL
- #define UID_BASE 0x1FFFF7E8UL
- #define OB_BASE 0x1FFFF800UL
- #define FSMC_BANK1 (FSMC_BASE)
- #define FSMC_BANK1_1 (FSMC_BANK1)
- #define FSMC_BANK1_2 (FSMC_BANK1 + 0x04000000UL)
- #define FSMC_BANK1_3 (FSMC_BANK1 + 0x08000000UL)
- #define FSMC_BANK1_4 (FSMC_BANK1 + 0x0C000000UL)
- #define FSMC_BANK2 (FSMC_BASE + 0x10000000UL)
- #define FSMC_BANK3 (FSMC_BASE + 0x20000000UL)
- #define FSMC_BANK4 (FSMC_BASE + 0x30000000UL)
- #define FSMC_BANK1_R_BASE (FSMC_R_BASE + 0x00000000UL)
- #define FSMC_BANK1E_R_BASE (FSMC_R_BASE + 0x00000104UL)
- #define FSMC_BANK2_3_R_BASE (FSMC_R_BASE + 0x00000060UL)
- #define FSMC_BANK4_R_BASE (FSMC_R_BASE + 0x000000A0UL)
- #define DBGMCU_BASE 0xE0042000UL
- #define USB_BASE (APB1PERIPH_BASE + 0x00005C00UL)
- #define USB_PMAADDR (APB1PERIPH_BASE + 0x00006000UL)
-
-
- #define TIM2 ((TIM_TypeDef *)TIM2_BASE)
- #define TIM3 ((TIM_TypeDef *)TIM3_BASE)
- #define TIM4 ((TIM_TypeDef *)TIM4_BASE)
- #define TIM5 ((TIM_TypeDef *)TIM5_BASE)
- #define TIM6 ((TIM_TypeDef *)TIM6_BASE)
- #define TIM7 ((TIM_TypeDef *)TIM7_BASE)
- #define TIM12 ((TIM_TypeDef *)TIM12_BASE)
- #define TIM13 ((TIM_TypeDef *)TIM13_BASE)
- #define TIM14 ((TIM_TypeDef *)TIM14_BASE)
- #define RTC ((RTC_TypeDef *)RTC_BASE)
- #define WWDG ((WWDG_TypeDef *)WWDG_BASE)
- #define IWDG ((IWDG_TypeDef *)IWDG_BASE)
- #define SPI2 ((SPI_TypeDef *)SPI2_BASE)
- #define SPI3 ((SPI_TypeDef *)SPI3_BASE)
- #define USART2 ((USART_TypeDef *)USART2_BASE)
- #define USART3 ((USART_TypeDef *)USART3_BASE)
- #define UART4 ((USART_TypeDef *)UART4_BASE)
- #define UART5 ((USART_TypeDef *)UART5_BASE)
- #define I2C1 ((I2C_TypeDef *)I2C1_BASE)
- #define I2C2 ((I2C_TypeDef *)I2C2_BASE)
- #define USB ((USB_TypeDef *)USB_BASE)
- #define CAN1 ((CAN_TypeDef *)CAN1_BASE)
- #define BKP ((BKP_TypeDef *)BKP_BASE)
- #define PWR ((PWR_TypeDef *)PWR_BASE)
- #define DAC1 ((DAC_TypeDef *)DAC_BASE)
- #define DAC ((DAC_TypeDef *)DAC_BASE)
- #define AFIO ((AFIO_TypeDef *)AFIO_BASE)
- #define EXTI ((EXTI_TypeDef *)EXTI_BASE)
- #define GPIOA ((GPIO_TypeDef *)GPIOA_BASE)
- #define GPIOB ((GPIO_TypeDef *)GPIOB_BASE)
- #define GPIOC ((GPIO_TypeDef *)GPIOC_BASE)
- #define GPIOD ((GPIO_TypeDef *)GPIOD_BASE)
- #define GPIOE ((GPIO_TypeDef *)GPIOE_BASE)
- #define GPIOF ((GPIO_TypeDef *)GPIOF_BASE)
- #define GPIOG ((GPIO_TypeDef *)GPIOG_BASE)
- #define ADC1 ((ADC_TypeDef *)ADC1_BASE)
- #define ADC2 ((ADC_TypeDef *)ADC2_BASE)
- #define ADC3 ((ADC_TypeDef *)ADC3_BASE)
- #define ADC12_COMMON ((ADC_Common_TypeDef *)ADC1_BASE)
- #define TIM1 ((TIM_TypeDef *)TIM1_BASE)
- #define SPI1 ((SPI_TypeDef *)SPI1_BASE)
- #define TIM8 ((TIM_TypeDef *)TIM8_BASE)
- #define USART1 ((USART_TypeDef *)USART1_BASE)
- #define TIM9 ((TIM_TypeDef *)TIM9_BASE)
- #define TIM10 ((TIM_TypeDef *)TIM10_BASE)
- #define TIM11 ((TIM_TypeDef *)TIM11_BASE)
- #define SDIO ((SDIO_TypeDef *)SDIO_BASE)
- #define DMA1 ((DMA_TypeDef *)DMA1_BASE)
- #define DMA2 ((DMA_TypeDef *)DMA2_BASE)
- #define DMA1_Channel1 ((DMA_Channel_TypeDef *)DMA1_Channel1_BASE)
- #define DMA1_Channel2 ((DMA_Channel_TypeDef *)DMA1_Channel2_BASE)
- #define DMA1_Channel3 ((DMA_Channel_TypeDef *)DMA1_Channel3_BASE)
- #define DMA1_Channel4 ((DMA_Channel_TypeDef *)DMA1_Channel4_BASE)
- #define DMA1_Channel5 ((DMA_Channel_TypeDef *)DMA1_Channel5_BASE)
- #define DMA1_Channel6 ((DMA_Channel_TypeDef *)DMA1_Channel6_BASE)
- #define DMA1_Channel7 ((DMA_Channel_TypeDef *)DMA1_Channel7_BASE)
- #define DMA2_Channel1 ((DMA_Channel_TypeDef *)DMA2_Channel1_BASE)
- #define DMA2_Channel2 ((DMA_Channel_TypeDef *)DMA2_Channel2_BASE)
- #define DMA2_Channel3 ((DMA_Channel_TypeDef *)DMA2_Channel3_BASE)
- #define DMA2_Channel4 ((DMA_Channel_TypeDef *)DMA2_Channel4_BASE)
- #define DMA2_Channel5 ((DMA_Channel_TypeDef *)DMA2_Channel5_BASE)
- #define RCC ((RCC_TypeDef *)RCC_BASE)
- #define CRC ((CRC_TypeDef *)CRC_BASE)
- #define FLASH ((FLASH_TypeDef *)FLASH_R_BASE)
- #define OB ((OB_TypeDef *)OB_BASE)
- #define FSMC_Bank1 ((FSMC_Bank1_TypeDef *)FSMC_BANK1_R_BASE)
- #define FSMC_Bank1E ((FSMC_Bank1E_TypeDef *)FSMC_BANK1E_R_BASE)
- #define FSMC_Bank2_3 ((FSMC_Bank2_3_TypeDef *)FSMC_BANK2_3_R_BASE)
- #define FSMC_Bank4 ((FSMC_Bank4_TypeDef *)FSMC_BANK4_R_BASE)
- #define DBGMCU ((DBGMCU_TypeDef *)DBGMCU_BASE)
-
- #define LSI_STARTUP_TIME 85U
-
-
-
- #define CRC_DR_DR_Pos (0U)
- #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos)
- #define CRC_DR_DR CRC_DR_DR_Msk
- #define CRC_IDR_IDR_Pos (0U)
- #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos)
- #define CRC_IDR_IDR CRC_IDR_IDR_Msk
- #define CRC_CR_RESET_Pos (0U)
- #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos)
- #define CRC_CR_RESET CRC_CR_RESET_Msk
- #define PWR_CR_LPDS_Pos (0U)
- #define PWR_CR_LPDS_Msk (0x1UL << PWR_CR_LPDS_Pos)
- #define PWR_CR_LPDS PWR_CR_LPDS_Msk
- #define PWR_CR_PDDS_Pos (1U)
- #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos)
- #define PWR_CR_PDDS PWR_CR_PDDS_Msk
- #define PWR_CR_CWUF_Pos (2U)
- #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos)
- #define PWR_CR_CWUF PWR_CR_CWUF_Msk
- #define PWR_CR_CSBF_Pos (3U)
- #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos)
- #define PWR_CR_CSBF PWR_CR_CSBF_Msk
- #define PWR_CR_PVDE_Pos (4U)
- #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos)
- #define PWR_CR_PVDE PWR_CR_PVDE_Msk
- #define PWR_CR_PLS_Pos (5U)
- #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS PWR_CR_PLS_Msk
- #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_LEV0 0x00000000U
- #define PWR_CR_PLS_LEV1 0x00000020U
- #define PWR_CR_PLS_LEV2 0x00000040U
- #define PWR_CR_PLS_LEV3 0x00000060U
- #define PWR_CR_PLS_LEV4 0x00000080U
- #define PWR_CR_PLS_LEV5 0x000000A0U
- #define PWR_CR_PLS_LEV6 0x000000C0U
- #define PWR_CR_PLS_LEV7 0x000000E0U
- #define PWR_CR_PLS_2V2 PWR_CR_PLS_LEV0
- #define PWR_CR_PLS_2V3 PWR_CR_PLS_LEV1
- #define PWR_CR_PLS_2V4 PWR_CR_PLS_LEV2
- #define PWR_CR_PLS_2V5 PWR_CR_PLS_LEV3
- #define PWR_CR_PLS_2V6 PWR_CR_PLS_LEV4
- #define PWR_CR_PLS_2V7 PWR_CR_PLS_LEV5
- #define PWR_CR_PLS_2V8 PWR_CR_PLS_LEV6
- #define PWR_CR_PLS_2V9 PWR_CR_PLS_LEV7
- #define PWR_CR_DBP_Pos (8U)
- #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos)
- #define PWR_CR_DBP PWR_CR_DBP_Msk
- #define PWR_CSR_WUF_Pos (0U)
- #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos)
- #define PWR_CSR_WUF PWR_CSR_WUF_Msk
- #define PWR_CSR_SBF_Pos (1U)
- #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos)
- #define PWR_CSR_SBF PWR_CSR_SBF_Msk
- #define PWR_CSR_PVDO_Pos (2U)
- #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos)
- #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk
- #define PWR_CSR_EWUP_Pos (8U)
- #define PWR_CSR_EWUP_Msk (0x1UL << PWR_CSR_EWUP_Pos)
- #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk
- #define BKP_DR1_D_Pos (0U)
- #define BKP_DR1_D_Msk (0xFFFFUL << BKP_DR1_D_Pos)
- #define BKP_DR1_D BKP_DR1_D_Msk
- #define BKP_DR2_D_Pos (0U)
- #define BKP_DR2_D_Msk (0xFFFFUL << BKP_DR2_D_Pos)
- #define BKP_DR2_D BKP_DR2_D_Msk
- #define BKP_DR3_D_Pos (0U)
- #define BKP_DR3_D_Msk (0xFFFFUL << BKP_DR3_D_Pos)
- #define BKP_DR3_D BKP_DR3_D_Msk
- #define BKP_DR4_D_Pos (0U)
- #define BKP_DR4_D_Msk (0xFFFFUL << BKP_DR4_D_Pos)
- #define BKP_DR4_D BKP_DR4_D_Msk
- #define BKP_DR5_D_Pos (0U)
- #define BKP_DR5_D_Msk (0xFFFFUL << BKP_DR5_D_Pos)
- #define BKP_DR5_D BKP_DR5_D_Msk
- #define BKP_DR6_D_Pos (0U)
- #define BKP_DR6_D_Msk (0xFFFFUL << BKP_DR6_D_Pos)
- #define BKP_DR6_D BKP_DR6_D_Msk
- #define BKP_DR7_D_Pos (0U)
- #define BKP_DR7_D_Msk (0xFFFFUL << BKP_DR7_D_Pos)
- #define BKP_DR7_D BKP_DR7_D_Msk
- #define BKP_DR8_D_Pos (0U)
- #define BKP_DR8_D_Msk (0xFFFFUL << BKP_DR8_D_Pos)
- #define BKP_DR8_D BKP_DR8_D_Msk
- #define BKP_DR9_D_Pos (0U)
- #define BKP_DR9_D_Msk (0xFFFFUL << BKP_DR9_D_Pos)
- #define BKP_DR9_D BKP_DR9_D_Msk
- #define BKP_DR10_D_Pos (0U)
- #define BKP_DR10_D_Msk (0xFFFFUL << BKP_DR10_D_Pos)
- #define BKP_DR10_D BKP_DR10_D_Msk
- #define BKP_DR11_D_Pos (0U)
- #define BKP_DR11_D_Msk (0xFFFFUL << BKP_DR11_D_Pos)
- #define BKP_DR11_D BKP_DR11_D_Msk
- #define BKP_DR12_D_Pos (0U)
- #define BKP_DR12_D_Msk (0xFFFFUL << BKP_DR12_D_Pos)
- #define BKP_DR12_D BKP_DR12_D_Msk
- #define BKP_DR13_D_Pos (0U)
- #define BKP_DR13_D_Msk (0xFFFFUL << BKP_DR13_D_Pos)
- #define BKP_DR13_D BKP_DR13_D_Msk
- #define BKP_DR14_D_Pos (0U)
- #define BKP_DR14_D_Msk (0xFFFFUL << BKP_DR14_D_Pos)
- #define BKP_DR14_D BKP_DR14_D_Msk
- #define BKP_DR15_D_Pos (0U)
- #define BKP_DR15_D_Msk (0xFFFFUL << BKP_DR15_D_Pos)
- #define BKP_DR15_D BKP_DR15_D_Msk
- #define BKP_DR16_D_Pos (0U)
- #define BKP_DR16_D_Msk (0xFFFFUL << BKP_DR16_D_Pos)
- #define BKP_DR16_D BKP_DR16_D_Msk
- #define BKP_DR17_D_Pos (0U)
- #define BKP_DR17_D_Msk (0xFFFFUL << BKP_DR17_D_Pos)
- #define BKP_DR17_D BKP_DR17_D_Msk
- #define BKP_DR18_D_Pos (0U)
- #define BKP_DR18_D_Msk (0xFFFFUL << BKP_DR18_D_Pos)
- #define BKP_DR18_D BKP_DR18_D_Msk
- #define BKP_DR19_D_Pos (0U)
- #define BKP_DR19_D_Msk (0xFFFFUL << BKP_DR19_D_Pos)
- #define BKP_DR19_D BKP_DR19_D_Msk
- #define BKP_DR20_D_Pos (0U)
- #define BKP_DR20_D_Msk (0xFFFFUL << BKP_DR20_D_Pos)
- #define BKP_DR20_D BKP_DR20_D_Msk
- #define BKP_DR21_D_Pos (0U)
- #define BKP_DR21_D_Msk (0xFFFFUL << BKP_DR21_D_Pos)
- #define BKP_DR21_D BKP_DR21_D_Msk
- #define BKP_DR22_D_Pos (0U)
- #define BKP_DR22_D_Msk (0xFFFFUL << BKP_DR22_D_Pos)
- #define BKP_DR22_D BKP_DR22_D_Msk
- #define BKP_DR23_D_Pos (0U)
- #define BKP_DR23_D_Msk (0xFFFFUL << BKP_DR23_D_Pos)
- #define BKP_DR23_D BKP_DR23_D_Msk
- #define BKP_DR24_D_Pos (0U)
- #define BKP_DR24_D_Msk (0xFFFFUL << BKP_DR24_D_Pos)
- #define BKP_DR24_D BKP_DR24_D_Msk
- #define BKP_DR25_D_Pos (0U)
- #define BKP_DR25_D_Msk (0xFFFFUL << BKP_DR25_D_Pos)
- #define BKP_DR25_D BKP_DR25_D_Msk
- #define BKP_DR26_D_Pos (0U)
- #define BKP_DR26_D_Msk (0xFFFFUL << BKP_DR26_D_Pos)
- #define BKP_DR26_D BKP_DR26_D_Msk
- #define BKP_DR27_D_Pos (0U)
- #define BKP_DR27_D_Msk (0xFFFFUL << BKP_DR27_D_Pos)
- #define BKP_DR27_D BKP_DR27_D_Msk
- #define BKP_DR28_D_Pos (0U)
- #define BKP_DR28_D_Msk (0xFFFFUL << BKP_DR28_D_Pos)
- #define BKP_DR28_D BKP_DR28_D_Msk
- #define BKP_DR29_D_Pos (0U)
- #define BKP_DR29_D_Msk (0xFFFFUL << BKP_DR29_D_Pos)
- #define BKP_DR29_D BKP_DR29_D_Msk
- #define BKP_DR30_D_Pos (0U)
- #define BKP_DR30_D_Msk (0xFFFFUL << BKP_DR30_D_Pos)
- #define BKP_DR30_D BKP_DR30_D_Msk
- #define BKP_DR31_D_Pos (0U)
- #define BKP_DR31_D_Msk (0xFFFFUL << BKP_DR31_D_Pos)
- #define BKP_DR31_D BKP_DR31_D_Msk
- #define BKP_DR32_D_Pos (0U)
- #define BKP_DR32_D_Msk (0xFFFFUL << BKP_DR32_D_Pos)
- #define BKP_DR32_D BKP_DR32_D_Msk
- #define BKP_DR33_D_Pos (0U)
- #define BKP_DR33_D_Msk (0xFFFFUL << BKP_DR33_D_Pos)
- #define BKP_DR33_D BKP_DR33_D_Msk
- #define BKP_DR34_D_Pos (0U)
- #define BKP_DR34_D_Msk (0xFFFFUL << BKP_DR34_D_Pos)
- #define BKP_DR34_D BKP_DR34_D_Msk
- #define BKP_DR35_D_Pos (0U)
- #define BKP_DR35_D_Msk (0xFFFFUL << BKP_DR35_D_Pos)
- #define BKP_DR35_D BKP_DR35_D_Msk
- #define BKP_DR36_D_Pos (0U)
- #define BKP_DR36_D_Msk (0xFFFFUL << BKP_DR36_D_Pos)
- #define BKP_DR36_D BKP_DR36_D_Msk
- #define BKP_DR37_D_Pos (0U)
- #define BKP_DR37_D_Msk (0xFFFFUL << BKP_DR37_D_Pos)
- #define BKP_DR37_D BKP_DR37_D_Msk
- #define BKP_DR38_D_Pos (0U)
- #define BKP_DR38_D_Msk (0xFFFFUL << BKP_DR38_D_Pos)
- #define BKP_DR38_D BKP_DR38_D_Msk
- #define BKP_DR39_D_Pos (0U)
- #define BKP_DR39_D_Msk (0xFFFFUL << BKP_DR39_D_Pos)
- #define BKP_DR39_D BKP_DR39_D_Msk
- #define BKP_DR40_D_Pos (0U)
- #define BKP_DR40_D_Msk (0xFFFFUL << BKP_DR40_D_Pos)
- #define BKP_DR40_D BKP_DR40_D_Msk
- #define BKP_DR41_D_Pos (0U)
- #define BKP_DR41_D_Msk (0xFFFFUL << BKP_DR41_D_Pos)
- #define BKP_DR41_D BKP_DR41_D_Msk
- #define BKP_DR42_D_Pos (0U)
- #define BKP_DR42_D_Msk (0xFFFFUL << BKP_DR42_D_Pos)
- #define BKP_DR42_D BKP_DR42_D_Msk
- #define RTC_BKP_NUMBER 42
- #define BKP_RTCCR_CAL_Pos (0U)
- #define BKP_RTCCR_CAL_Msk (0x7FUL << BKP_RTCCR_CAL_Pos)
- #define BKP_RTCCR_CAL BKP_RTCCR_CAL_Msk
- #define BKP_RTCCR_CCO_Pos (7U)
- #define BKP_RTCCR_CCO_Msk (0x1UL << BKP_RTCCR_CCO_Pos)
- #define BKP_RTCCR_CCO BKP_RTCCR_CCO_Msk
- #define BKP_RTCCR_ASOE_Pos (8U)
- #define BKP_RTCCR_ASOE_Msk (0x1UL << BKP_RTCCR_ASOE_Pos)
- #define BKP_RTCCR_ASOE BKP_RTCCR_ASOE_Msk
- #define BKP_RTCCR_ASOS_Pos (9U)
- #define BKP_RTCCR_ASOS_Msk (0x1UL << BKP_RTCCR_ASOS_Pos)
- #define BKP_RTCCR_ASOS BKP_RTCCR_ASOS_Msk
- #define BKP_CR_TPE_Pos (0U)
- #define BKP_CR_TPE_Msk (0x1UL << BKP_CR_TPE_Pos)
- #define BKP_CR_TPE BKP_CR_TPE_Msk
- #define BKP_CR_TPAL_Pos (1U)
- #define BKP_CR_TPAL_Msk (0x1UL << BKP_CR_TPAL_Pos)
- #define BKP_CR_TPAL BKP_CR_TPAL_Msk
- #define BKP_CSR_CTE_Pos (0U)
- #define BKP_CSR_CTE_Msk (0x1UL << BKP_CSR_CTE_Pos)
- #define BKP_CSR_CTE BKP_CSR_CTE_Msk
- #define BKP_CSR_CTI_Pos (1U)
- #define BKP_CSR_CTI_Msk (0x1UL << BKP_CSR_CTI_Pos)
- #define BKP_CSR_CTI BKP_CSR_CTI_Msk
- #define BKP_CSR_TPIE_Pos (2U)
- #define BKP_CSR_TPIE_Msk (0x1UL << BKP_CSR_TPIE_Pos)
- #define BKP_CSR_TPIE BKP_CSR_TPIE_Msk
- #define BKP_CSR_TEF_Pos (8U)
- #define BKP_CSR_TEF_Msk (0x1UL << BKP_CSR_TEF_Pos)
- #define BKP_CSR_TEF BKP_CSR_TEF_Msk
- #define BKP_CSR_TIF_Pos (9U)
- #define BKP_CSR_TIF_Msk (0x1UL << BKP_CSR_TIF_Pos)
- #define BKP_CSR_TIF BKP_CSR_TIF_Msk
- #define RCC_CR_HSION_Pos (0U)
- #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos)
- #define RCC_CR_HSION RCC_CR_HSION_Msk
- #define RCC_CR_HSIRDY_Pos (1U)
- #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos)
- #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk
- #define RCC_CR_HSITRIM_Pos (3U)
- #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos)
- #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk
- #define RCC_CR_HSICAL_Pos (8U)
- #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos)
- #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk
- #define RCC_CR_HSEON_Pos (16U)
- #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos)
- #define RCC_CR_HSEON RCC_CR_HSEON_Msk
- #define RCC_CR_HSERDY_Pos (17U)
- #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos)
- #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk
- #define RCC_CR_HSEBYP_Pos (18U)
- #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos)
- #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk
- #define RCC_CR_CSSON_Pos (19U)
- #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos)
- #define RCC_CR_CSSON RCC_CR_CSSON_Msk
- #define RCC_CR_PLLON_Pos (24U)
- #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos)
- #define RCC_CR_PLLON RCC_CR_PLLON_Msk
- #define RCC_CR_PLLRDY_Pos (25U)
- #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos)
- #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk
- #define RCC_CFGR_SW_Pos (0U)
- #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW RCC_CFGR_SW_Msk
- #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW_HSI 0x00000000U
- #define RCC_CFGR_SW_HSE 0x00000001U
- #define RCC_CFGR_SW_PLL 0x00000002U
- #define RCC_CFGR_SWS_Pos (2U)
- #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk
- #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS_HSI 0x00000000U
- #define RCC_CFGR_SWS_HSE 0x00000004U
- #define RCC_CFGR_SWS_PLL 0x00000008U
- #define RCC_CFGR_HPRE_Pos (4U)
- #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk
- #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_DIV1 0x00000000U
- #define RCC_CFGR_HPRE_DIV2 0x00000080U
- #define RCC_CFGR_HPRE_DIV4 0x00000090U
- #define RCC_CFGR_HPRE_DIV8 0x000000A0U
- #define RCC_CFGR_HPRE_DIV16 0x000000B0U
- #define RCC_CFGR_HPRE_DIV64 0x000000C0U
- #define RCC_CFGR_HPRE_DIV128 0x000000D0U
- #define RCC_CFGR_HPRE_DIV256 0x000000E0U
- #define RCC_CFGR_HPRE_DIV512 0x000000F0U
- #define RCC_CFGR_PPRE1_Pos (8U)
- #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk
- #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_DIV1 0x00000000U
- #define RCC_CFGR_PPRE1_DIV2 0x00000400U
- #define RCC_CFGR_PPRE1_DIV4 0x00000500U
- #define RCC_CFGR_PPRE1_DIV8 0x00000600U
- #define RCC_CFGR_PPRE1_DIV16 0x00000700U
- #define RCC_CFGR_PPRE2_Pos (11U)
- #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk
- #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_DIV1 0x00000000U
- #define RCC_CFGR_PPRE2_DIV2 0x00002000U
- #define RCC_CFGR_PPRE2_DIV4 0x00002800U
- #define RCC_CFGR_PPRE2_DIV8 0x00003000U
- #define RCC_CFGR_PPRE2_DIV16 0x00003800U
- #define RCC_CFGR_ADCPRE_Pos (14U)
- #define RCC_CFGR_ADCPRE_Msk (0x3UL << RCC_CFGR_ADCPRE_Pos)
- #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk
- #define RCC_CFGR_ADCPRE_0 (0x1UL << RCC_CFGR_ADCPRE_Pos)
- #define RCC_CFGR_ADCPRE_1 (0x2UL << RCC_CFGR_ADCPRE_Pos)
- #define RCC_CFGR_ADCPRE_DIV2 0x00000000U
- #define RCC_CFGR_ADCPRE_DIV4 0x00004000U
- #define RCC_CFGR_ADCPRE_DIV6 0x00008000U
- #define RCC_CFGR_ADCPRE_DIV8 0x0000C000U
- #define RCC_CFGR_PLLSRC_Pos (16U)
- #define RCC_CFGR_PLLSRC_Msk (0x1UL << RCC_CFGR_PLLSRC_Pos)
- #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk
- #define RCC_CFGR_PLLXTPRE_Pos (17U)
- #define RCC_CFGR_PLLXTPRE_Msk (0x1UL << RCC_CFGR_PLLXTPRE_Pos)
- #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk
- #define RCC_CFGR_PLLMULL_Pos (18U)
- #define RCC_CFGR_PLLMULL_Msk (0xFUL << RCC_CFGR_PLLMULL_Pos)
- #define RCC_CFGR_PLLMULL RCC_CFGR_PLLMULL_Msk
- #define RCC_CFGR_PLLMULL_0 (0x1UL << RCC_CFGR_PLLMULL_Pos)
- #define RCC_CFGR_PLLMULL_1 (0x2UL << RCC_CFGR_PLLMULL_Pos)
- #define RCC_CFGR_PLLMULL_2 (0x4UL << RCC_CFGR_PLLMULL_Pos)
- #define RCC_CFGR_PLLMULL_3 (0x8UL << RCC_CFGR_PLLMULL_Pos)
- #define RCC_CFGR_PLLXTPRE_HSE 0x00000000U
- #define RCC_CFGR_PLLXTPRE_HSE_DIV2 0x00020000U
- #define RCC_CFGR_PLLMULL2 0x00000000U
- #define RCC_CFGR_PLLMULL3_Pos (18U)
- #define RCC_CFGR_PLLMULL3_Msk (0x1UL << RCC_CFGR_PLLMULL3_Pos)
- #define RCC_CFGR_PLLMULL3 RCC_CFGR_PLLMULL3_Msk
- #define RCC_CFGR_PLLMULL4_Pos (19U)
- #define RCC_CFGR_PLLMULL4_Msk (0x1UL << RCC_CFGR_PLLMULL4_Pos)
- #define RCC_CFGR_PLLMULL4 RCC_CFGR_PLLMULL4_Msk
- #define RCC_CFGR_PLLMULL5_Pos (18U)
- #define RCC_CFGR_PLLMULL5_Msk (0x3UL << RCC_CFGR_PLLMULL5_Pos)
- #define RCC_CFGR_PLLMULL5 RCC_CFGR_PLLMULL5_Msk
- #define RCC_CFGR_PLLMULL6_Pos (20U)
- #define RCC_CFGR_PLLMULL6_Msk (0x1UL << RCC_CFGR_PLLMULL6_Pos)
- #define RCC_CFGR_PLLMULL6 RCC_CFGR_PLLMULL6_Msk
- #define RCC_CFGR_PLLMULL7_Pos (18U)
- #define RCC_CFGR_PLLMULL7_Msk (0x5UL << RCC_CFGR_PLLMULL7_Pos)
- #define RCC_CFGR_PLLMULL7 RCC_CFGR_PLLMULL7_Msk
- #define RCC_CFGR_PLLMULL8_Pos (19U)
- #define RCC_CFGR_PLLMULL8_Msk (0x3UL << RCC_CFGR_PLLMULL8_Pos)
- #define RCC_CFGR_PLLMULL8 RCC_CFGR_PLLMULL8_Msk
- #define RCC_CFGR_PLLMULL9_Pos (18U)
- #define RCC_CFGR_PLLMULL9_Msk (0x7UL << RCC_CFGR_PLLMULL9_Pos)
- #define RCC_CFGR_PLLMULL9 RCC_CFGR_PLLMULL9_Msk
- #define RCC_CFGR_PLLMULL10_Pos (21U)
- #define RCC_CFGR_PLLMULL10_Msk (0x1UL << RCC_CFGR_PLLMULL10_Pos)
- #define RCC_CFGR_PLLMULL10 RCC_CFGR_PLLMULL10_Msk
- #define RCC_CFGR_PLLMULL11_Pos (18U)
- #define RCC_CFGR_PLLMULL11_Msk (0x9UL << RCC_CFGR_PLLMULL11_Pos)
- #define RCC_CFGR_PLLMULL11 RCC_CFGR_PLLMULL11_Msk
- #define RCC_CFGR_PLLMULL12_Pos (19U)
- #define RCC_CFGR_PLLMULL12_Msk (0x5UL << RCC_CFGR_PLLMULL12_Pos)
- #define RCC_CFGR_PLLMULL12 RCC_CFGR_PLLMULL12_Msk
- #define RCC_CFGR_PLLMULL13_Pos (18U)
- #define RCC_CFGR_PLLMULL13_Msk (0xBUL << RCC_CFGR_PLLMULL13_Pos)
- #define RCC_CFGR_PLLMULL13 RCC_CFGR_PLLMULL13_Msk
- #define RCC_CFGR_PLLMULL14_Pos (20U)
- #define RCC_CFGR_PLLMULL14_Msk (0x3UL << RCC_CFGR_PLLMULL14_Pos)
- #define RCC_CFGR_PLLMULL14 RCC_CFGR_PLLMULL14_Msk
- #define RCC_CFGR_PLLMULL15_Pos (18U)
- #define RCC_CFGR_PLLMULL15_Msk (0xDUL << RCC_CFGR_PLLMULL15_Pos)
- #define RCC_CFGR_PLLMULL15 RCC_CFGR_PLLMULL15_Msk
- #define RCC_CFGR_PLLMULL16_Pos (19U)
- #define RCC_CFGR_PLLMULL16_Msk (0x7UL << RCC_CFGR_PLLMULL16_Pos)
- #define RCC_CFGR_PLLMULL16 RCC_CFGR_PLLMULL16_Msk
- #define RCC_CFGR_USBPRE_Pos (22U)
- #define RCC_CFGR_USBPRE_Msk (0x1UL << RCC_CFGR_USBPRE_Pos)
- #define RCC_CFGR_USBPRE RCC_CFGR_USBPRE_Msk
- #define RCC_CFGR_MCO_Pos (24U)
- #define RCC_CFGR_MCO_Msk (0x7UL << RCC_CFGR_MCO_Pos)
- #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk
- #define RCC_CFGR_MCO_0 (0x1UL << RCC_CFGR_MCO_Pos)
- #define RCC_CFGR_MCO_1 (0x2UL << RCC_CFGR_MCO_Pos)
- #define RCC_CFGR_MCO_2 (0x4UL << RCC_CFGR_MCO_Pos)
- #define RCC_CFGR_MCO_NOCLOCK 0x00000000U
- #define RCC_CFGR_MCO_SYSCLK 0x04000000U
- #define RCC_CFGR_MCO_HSI 0x05000000U
- #define RCC_CFGR_MCO_HSE 0x06000000U
- #define RCC_CFGR_MCO_PLLCLK_DIV2 0x07000000U
-
- #define RCC_CFGR_MCOSEL RCC_CFGR_MCO
- #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0
- #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1
- #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2
- #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK
- #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK
- #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI
- #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE
- #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLLCLK_DIV2
- #define RCC_CIR_LSIRDYF_Pos (0U)
- #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos)
- #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk
- #define RCC_CIR_LSERDYF_Pos (1U)
- #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos)
- #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk
- #define RCC_CIR_HSIRDYF_Pos (2U)
- #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos)
- #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk
- #define RCC_CIR_HSERDYF_Pos (3U)
- #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos)
- #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk
- #define RCC_CIR_PLLRDYF_Pos (4U)
- #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos)
- #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk
- #define RCC_CIR_CSSF_Pos (7U)
- #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos)
- #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk
- #define RCC_CIR_LSIRDYIE_Pos (8U)
- #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos)
- #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk
- #define RCC_CIR_LSERDYIE_Pos (9U)
- #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos)
- #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk
- #define RCC_CIR_HSIRDYIE_Pos (10U)
- #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos)
- #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk
- #define RCC_CIR_HSERDYIE_Pos (11U)
- #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos)
- #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk
- #define RCC_CIR_PLLRDYIE_Pos (12U)
- #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos)
- #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk
- #define RCC_CIR_LSIRDYC_Pos (16U)
- #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos)
- #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk
- #define RCC_CIR_LSERDYC_Pos (17U)
- #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos)
- #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk
- #define RCC_CIR_HSIRDYC_Pos (18U)
- #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos)
- #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk
- #define RCC_CIR_HSERDYC_Pos (19U)
- #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos)
- #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk
- #define RCC_CIR_PLLRDYC_Pos (20U)
- #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos)
- #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk
- #define RCC_CIR_CSSC_Pos (23U)
- #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos)
- #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk
- #define RCC_APB2RSTR_AFIORST_Pos (0U)
- #define RCC_APB2RSTR_AFIORST_Msk (0x1UL << RCC_APB2RSTR_AFIORST_Pos)
- #define RCC_APB2RSTR_AFIORST RCC_APB2RSTR_AFIORST_Msk
- #define RCC_APB2RSTR_IOPARST_Pos (2U)
- #define RCC_APB2RSTR_IOPARST_Msk (0x1UL << RCC_APB2RSTR_IOPARST_Pos)
- #define RCC_APB2RSTR_IOPARST RCC_APB2RSTR_IOPARST_Msk
- #define RCC_APB2RSTR_IOPBRST_Pos (3U)
- #define RCC_APB2RSTR_IOPBRST_Msk (0x1UL << RCC_APB2RSTR_IOPBRST_Pos)
- #define RCC_APB2RSTR_IOPBRST RCC_APB2RSTR_IOPBRST_Msk
- #define RCC_APB2RSTR_IOPCRST_Pos (4U)
- #define RCC_APB2RSTR_IOPCRST_Msk (0x1UL << RCC_APB2RSTR_IOPCRST_Pos)
- #define RCC_APB2RSTR_IOPCRST RCC_APB2RSTR_IOPCRST_Msk
- #define RCC_APB2RSTR_IOPDRST_Pos (5U)
- #define RCC_APB2RSTR_IOPDRST_Msk (0x1UL << RCC_APB2RSTR_IOPDRST_Pos)
- #define RCC_APB2RSTR_IOPDRST RCC_APB2RSTR_IOPDRST_Msk
- #define RCC_APB2RSTR_ADC1RST_Pos (9U)
- #define RCC_APB2RSTR_ADC1RST_Msk (0x1UL << RCC_APB2RSTR_ADC1RST_Pos)
- #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk
- #define RCC_APB2RSTR_ADC2RST_Pos (10U)
- #define RCC_APB2RSTR_ADC2RST_Msk (0x1UL << RCC_APB2RSTR_ADC2RST_Pos)
- #define RCC_APB2RSTR_ADC2RST RCC_APB2RSTR_ADC2RST_Msk
- #define RCC_APB2RSTR_TIM1RST_Pos (11U)
- #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos)
- #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
- #define RCC_APB2RSTR_SPI1RST_Pos (12U)
- #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos)
- #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
- #define RCC_APB2RSTR_USART1RST_Pos (14U)
- #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos)
- #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
- #define RCC_APB2RSTR_IOPERST_Pos (6U)
- #define RCC_APB2RSTR_IOPERST_Msk (0x1UL << RCC_APB2RSTR_IOPERST_Pos)
- #define RCC_APB2RSTR_IOPERST RCC_APB2RSTR_IOPERST_Msk
- #define RCC_APB2RSTR_IOPFRST_Pos (7U)
- #define RCC_APB2RSTR_IOPFRST_Msk (0x1UL << RCC_APB2RSTR_IOPFRST_Pos)
- #define RCC_APB2RSTR_IOPFRST RCC_APB2RSTR_IOPFRST_Msk
- #define RCC_APB2RSTR_IOPGRST_Pos (8U)
- #define RCC_APB2RSTR_IOPGRST_Msk (0x1UL << RCC_APB2RSTR_IOPGRST_Pos)
- #define RCC_APB2RSTR_IOPGRST RCC_APB2RSTR_IOPGRST_Msk
- #define RCC_APB2RSTR_TIM8RST_Pos (13U)
- #define RCC_APB2RSTR_TIM8RST_Msk (0x1UL << RCC_APB2RSTR_TIM8RST_Pos)
- #define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk
- #define RCC_APB2RSTR_ADC3RST_Pos (15U)
- #define RCC_APB2RSTR_ADC3RST_Msk (0x1UL << RCC_APB2RSTR_ADC3RST_Pos)
- #define RCC_APB2RSTR_ADC3RST RCC_APB2RSTR_ADC3RST_Msk
- #define RCC_APB2RSTR_TIM9RST_Pos (19U)
- #define RCC_APB2RSTR_TIM9RST_Msk (0x1UL << RCC_APB2RSTR_TIM9RST_Pos)
- #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk
- #define RCC_APB2RSTR_TIM10RST_Pos (20U)
- #define RCC_APB2RSTR_TIM10RST_Msk (0x1UL << RCC_APB2RSTR_TIM10RST_Pos)
- #define RCC_APB2RSTR_TIM10RST RCC_APB2RSTR_TIM10RST_Msk
- #define RCC_APB2RSTR_TIM11RST_Pos (21U)
- #define RCC_APB2RSTR_TIM11RST_Msk (0x1UL << RCC_APB2RSTR_TIM11RST_Pos)
- #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk
- #define RCC_APB1RSTR_TIM2RST_Pos (0U)
- #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos)
- #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk
- #define RCC_APB1RSTR_TIM3RST_Pos (1U)
- #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos)
- #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk
- #define RCC_APB1RSTR_WWDGRST_Pos (11U)
- #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos)
- #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk
- #define RCC_APB1RSTR_USART2RST_Pos (17U)
- #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos)
- #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk
- #define RCC_APB1RSTR_I2C1RST_Pos (21U)
- #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos)
- #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk
- #define RCC_APB1RSTR_CAN1RST_Pos (25U)
- #define RCC_APB1RSTR_CAN1RST_Msk (0x1UL << RCC_APB1RSTR_CAN1RST_Pos)
- #define RCC_APB1RSTR_CAN1RST RCC_APB1RSTR_CAN1RST_Msk
- #define RCC_APB1RSTR_BKPRST_Pos (27U)
- #define RCC_APB1RSTR_BKPRST_Msk (0x1UL << RCC_APB1RSTR_BKPRST_Pos)
- #define RCC_APB1RSTR_BKPRST RCC_APB1RSTR_BKPRST_Msk
- #define RCC_APB1RSTR_PWRRST_Pos (28U)
- #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos)
- #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk
- #define RCC_APB1RSTR_TIM4RST_Pos (2U)
- #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos)
- #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk
- #define RCC_APB1RSTR_SPI2RST_Pos (14U)
- #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos)
- #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk
- #define RCC_APB1RSTR_USART3RST_Pos (18U)
- #define RCC_APB1RSTR_USART3RST_Msk (0x1UL << RCC_APB1RSTR_USART3RST_Pos)
- #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk
- #define RCC_APB1RSTR_I2C2RST_Pos (22U)
- #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos)
- #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk
- #define RCC_APB1RSTR_USBRST_Pos (23U)
- #define RCC_APB1RSTR_USBRST_Msk (0x1UL << RCC_APB1RSTR_USBRST_Pos)
- #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk
- #define RCC_APB1RSTR_TIM5RST_Pos (3U)
- #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos)
- #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk
- #define RCC_APB1RSTR_TIM6RST_Pos (4U)
- #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos)
- #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk
- #define RCC_APB1RSTR_TIM7RST_Pos (5U)
- #define RCC_APB1RSTR_TIM7RST_Msk (0x1UL << RCC_APB1RSTR_TIM7RST_Pos)
- #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk
- #define RCC_APB1RSTR_SPI3RST_Pos (15U)
- #define RCC_APB1RSTR_SPI3RST_Msk (0x1UL << RCC_APB1RSTR_SPI3RST_Pos)
- #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk
- #define RCC_APB1RSTR_UART4RST_Pos (19U)
- #define RCC_APB1RSTR_UART4RST_Msk (0x1UL << RCC_APB1RSTR_UART4RST_Pos)
- #define RCC_APB1RSTR_UART4RST RCC_APB1RSTR_UART4RST_Msk
- #define RCC_APB1RSTR_UART5RST_Pos (20U)
- #define RCC_APB1RSTR_UART5RST_Msk (0x1UL << RCC_APB1RSTR_UART5RST_Pos)
- #define RCC_APB1RSTR_UART5RST RCC_APB1RSTR_UART5RST_Msk
- #define RCC_APB1RSTR_TIM12RST_Pos (6U)
- #define RCC_APB1RSTR_TIM12RST_Msk (0x1UL << RCC_APB1RSTR_TIM12RST_Pos)
- #define RCC_APB1RSTR_TIM12RST RCC_APB1RSTR_TIM12RST_Msk
- #define RCC_APB1RSTR_TIM13RST_Pos (7U)
- #define RCC_APB1RSTR_TIM13RST_Msk (0x1UL << RCC_APB1RSTR_TIM13RST_Pos)
- #define RCC_APB1RSTR_TIM13RST RCC_APB1RSTR_TIM13RST_Msk
- #define RCC_APB1RSTR_TIM14RST_Pos (8U)
- #define RCC_APB1RSTR_TIM14RST_Msk (0x1UL << RCC_APB1RSTR_TIM14RST_Pos)
- #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk
- #define RCC_APB1RSTR_DACRST_Pos (29U)
- #define RCC_APB1RSTR_DACRST_Msk (0x1UL << RCC_APB1RSTR_DACRST_Pos)
- #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk
- #define RCC_AHBENR_DMA1EN_Pos (0U)
- #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos)
- #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk
- #define RCC_AHBENR_SRAMEN_Pos (2U)
- #define RCC_AHBENR_SRAMEN_Msk (0x1UL << RCC_AHBENR_SRAMEN_Pos)
- #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk
- #define RCC_AHBENR_FLITFEN_Pos (4U)
- #define RCC_AHBENR_FLITFEN_Msk (0x1UL << RCC_AHBENR_FLITFEN_Pos)
- #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk
- #define RCC_AHBENR_CRCEN_Pos (6U)
- #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos)
- #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk
- #define RCC_AHBENR_DMA2EN_Pos (1U)
- #define RCC_AHBENR_DMA2EN_Msk (0x1UL << RCC_AHBENR_DMA2EN_Pos)
- #define RCC_AHBENR_DMA2EN RCC_AHBENR_DMA2EN_Msk
- #define RCC_AHBENR_FSMCEN_Pos (8U)
- #define RCC_AHBENR_FSMCEN_Msk (0x1UL << RCC_AHBENR_FSMCEN_Pos)
- #define RCC_AHBENR_FSMCEN RCC_AHBENR_FSMCEN_Msk
- #define RCC_AHBENR_SDIOEN_Pos (10U)
- #define RCC_AHBENR_SDIOEN_Msk (0x1UL << RCC_AHBENR_SDIOEN_Pos)
- #define RCC_AHBENR_SDIOEN RCC_AHBENR_SDIOEN_Msk
- #define RCC_APB2ENR_AFIOEN_Pos (0U)
- #define RCC_APB2ENR_AFIOEN_Msk (0x1UL << RCC_APB2ENR_AFIOEN_Pos)
- #define RCC_APB2ENR_AFIOEN RCC_APB2ENR_AFIOEN_Msk
- #define RCC_APB2ENR_IOPAEN_Pos (2U)
- #define RCC_APB2ENR_IOPAEN_Msk (0x1UL << RCC_APB2ENR_IOPAEN_Pos)
- #define RCC_APB2ENR_IOPAEN RCC_APB2ENR_IOPAEN_Msk
- #define RCC_APB2ENR_IOPBEN_Pos (3U)
- #define RCC_APB2ENR_IOPBEN_Msk (0x1UL << RCC_APB2ENR_IOPBEN_Pos)
- #define RCC_APB2ENR_IOPBEN RCC_APB2ENR_IOPBEN_Msk
- #define RCC_APB2ENR_IOPCEN_Pos (4U)
- #define RCC_APB2ENR_IOPCEN_Msk (0x1UL << RCC_APB2ENR_IOPCEN_Pos)
- #define RCC_APB2ENR_IOPCEN RCC_APB2ENR_IOPCEN_Msk
- #define RCC_APB2ENR_IOPDEN_Pos (5U)
- #define RCC_APB2ENR_IOPDEN_Msk (0x1UL << RCC_APB2ENR_IOPDEN_Pos)
- #define RCC_APB2ENR_IOPDEN RCC_APB2ENR_IOPDEN_Msk
- #define RCC_APB2ENR_ADC1EN_Pos (9U)
- #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos)
- #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk
- #define RCC_APB2ENR_ADC2EN_Pos (10U)
- #define RCC_APB2ENR_ADC2EN_Msk (0x1UL << RCC_APB2ENR_ADC2EN_Pos)
- #define RCC_APB2ENR_ADC2EN RCC_APB2ENR_ADC2EN_Msk
- #define RCC_APB2ENR_TIM1EN_Pos (11U)
- #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos)
- #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
- #define RCC_APB2ENR_SPI1EN_Pos (12U)
- #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos)
- #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
- #define RCC_APB2ENR_USART1EN_Pos (14U)
- #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos)
- #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
- #define RCC_APB2ENR_IOPEEN_Pos (6U)
- #define RCC_APB2ENR_IOPEEN_Msk (0x1UL << RCC_APB2ENR_IOPEEN_Pos)
- #define RCC_APB2ENR_IOPEEN RCC_APB2ENR_IOPEEN_Msk
- #define RCC_APB2ENR_IOPFEN_Pos (7U)
- #define RCC_APB2ENR_IOPFEN_Msk (0x1UL << RCC_APB2ENR_IOPFEN_Pos)
- #define RCC_APB2ENR_IOPFEN RCC_APB2ENR_IOPFEN_Msk
- #define RCC_APB2ENR_IOPGEN_Pos (8U)
- #define RCC_APB2ENR_IOPGEN_Msk (0x1UL << RCC_APB2ENR_IOPGEN_Pos)
- #define RCC_APB2ENR_IOPGEN RCC_APB2ENR_IOPGEN_Msk
- #define RCC_APB2ENR_TIM8EN_Pos (13U)
- #define RCC_APB2ENR_TIM8EN_Msk (0x1UL << RCC_APB2ENR_TIM8EN_Pos)
- #define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk
- #define RCC_APB2ENR_ADC3EN_Pos (15U)
- #define RCC_APB2ENR_ADC3EN_Msk (0x1UL << RCC_APB2ENR_ADC3EN_Pos)
- #define RCC_APB2ENR_ADC3EN RCC_APB2ENR_ADC3EN_Msk
- #define RCC_APB2ENR_TIM9EN_Pos (19U)
- #define RCC_APB2ENR_TIM9EN_Msk (0x1UL << RCC_APB2ENR_TIM9EN_Pos)
- #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk
- #define RCC_APB2ENR_TIM10EN_Pos (20U)
- #define RCC_APB2ENR_TIM10EN_Msk (0x1UL << RCC_APB2ENR_TIM10EN_Pos)
- #define RCC_APB2ENR_TIM10EN RCC_APB2ENR_TIM10EN_Msk
- #define RCC_APB2ENR_TIM11EN_Pos (21U)
- #define RCC_APB2ENR_TIM11EN_Msk (0x1UL << RCC_APB2ENR_TIM11EN_Pos)
- #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk
- #define RCC_APB1ENR_TIM2EN_Pos (0U)
- #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos)
- #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk
- #define RCC_APB1ENR_TIM3EN_Pos (1U)
- #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos)
- #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk
- #define RCC_APB1ENR_WWDGEN_Pos (11U)
- #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos)
- #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk
- #define RCC_APB1ENR_USART2EN_Pos (17U)
- #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos)
- #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk
- #define RCC_APB1ENR_I2C1EN_Pos (21U)
- #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos)
- #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk
- #define RCC_APB1ENR_CAN1EN_Pos (25U)
- #define RCC_APB1ENR_CAN1EN_Msk (0x1UL << RCC_APB1ENR_CAN1EN_Pos)
- #define RCC_APB1ENR_CAN1EN RCC_APB1ENR_CAN1EN_Msk
- #define RCC_APB1ENR_BKPEN_Pos (27U)
- #define RCC_APB1ENR_BKPEN_Msk (0x1UL << RCC_APB1ENR_BKPEN_Pos)
- #define RCC_APB1ENR_BKPEN RCC_APB1ENR_BKPEN_Msk
- #define RCC_APB1ENR_PWREN_Pos (28U)
- #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos)
- #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk
- #define RCC_APB1ENR_TIM4EN_Pos (2U)
- #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos)
- #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk
- #define RCC_APB1ENR_SPI2EN_Pos (14U)
- #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos)
- #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk
- #define RCC_APB1ENR_USART3EN_Pos (18U)
- #define RCC_APB1ENR_USART3EN_Msk (0x1UL << RCC_APB1ENR_USART3EN_Pos)
- #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk
- #define RCC_APB1ENR_I2C2EN_Pos (22U)
- #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos)
- #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk
- #define RCC_APB1ENR_USBEN_Pos (23U)
- #define RCC_APB1ENR_USBEN_Msk (0x1UL << RCC_APB1ENR_USBEN_Pos)
- #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk
- #define RCC_APB1ENR_TIM5EN_Pos (3U)
- #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos)
- #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk
- #define RCC_APB1ENR_TIM6EN_Pos (4U)
- #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos)
- #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk
- #define RCC_APB1ENR_TIM7EN_Pos (5U)
- #define RCC_APB1ENR_TIM7EN_Msk (0x1UL << RCC_APB1ENR_TIM7EN_Pos)
- #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk
- #define RCC_APB1ENR_SPI3EN_Pos (15U)
- #define RCC_APB1ENR_SPI3EN_Msk (0x1UL << RCC_APB1ENR_SPI3EN_Pos)
- #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk
- #define RCC_APB1ENR_UART4EN_Pos (19U)
- #define RCC_APB1ENR_UART4EN_Msk (0x1UL << RCC_APB1ENR_UART4EN_Pos)
- #define RCC_APB1ENR_UART4EN RCC_APB1ENR_UART4EN_Msk
- #define RCC_APB1ENR_UART5EN_Pos (20U)
- #define RCC_APB1ENR_UART5EN_Msk (0x1UL << RCC_APB1ENR_UART5EN_Pos)
- #define RCC_APB1ENR_UART5EN RCC_APB1ENR_UART5EN_Msk
- #define RCC_APB1ENR_TIM12EN_Pos (6U)
- #define RCC_APB1ENR_TIM12EN_Msk (0x1UL << RCC_APB1ENR_TIM12EN_Pos)
- #define RCC_APB1ENR_TIM12EN RCC_APB1ENR_TIM12EN_Msk
- #define RCC_APB1ENR_TIM13EN_Pos (7U)
- #define RCC_APB1ENR_TIM13EN_Msk (0x1UL << RCC_APB1ENR_TIM13EN_Pos)
- #define RCC_APB1ENR_TIM13EN RCC_APB1ENR_TIM13EN_Msk
- #define RCC_APB1ENR_TIM14EN_Pos (8U)
- #define RCC_APB1ENR_TIM14EN_Msk (0x1UL << RCC_APB1ENR_TIM14EN_Pos)
- #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk
- #define RCC_APB1ENR_DACEN_Pos (29U)
- #define RCC_APB1ENR_DACEN_Msk (0x1UL << RCC_APB1ENR_DACEN_Pos)
- #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk
- #define RCC_BDCR_LSEON_Pos (0U)
- #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos)
- #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
- #define RCC_BDCR_LSERDY_Pos (1U)
- #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos)
- #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
- #define RCC_BDCR_LSEBYP_Pos (2U)
- #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos)
- #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
- #define RCC_BDCR_RTCSEL_Pos (8U)
- #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos)
- #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
- #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos)
- #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos)
- #define RCC_BDCR_RTCSEL_NOCLOCK 0x00000000U
- #define RCC_BDCR_RTCSEL_LSE 0x00000100U
- #define RCC_BDCR_RTCSEL_LSI 0x00000200U
- #define RCC_BDCR_RTCSEL_HSE 0x00000300U
- #define RCC_BDCR_RTCEN_Pos (15U)
- #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos)
- #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
- #define RCC_BDCR_BDRST_Pos (16U)
- #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos)
- #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
-
- #define RCC_CSR_LSION_Pos (0U)
- #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos)
- #define RCC_CSR_LSION RCC_CSR_LSION_Msk
- #define RCC_CSR_LSIRDY_Pos (1U)
- #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos)
- #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
- #define RCC_CSR_RMVF_Pos (24U)
- #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos)
- #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
- #define RCC_CSR_PINRSTF_Pos (26U)
- #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos)
- #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
- #define RCC_CSR_PORRSTF_Pos (27U)
- #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos)
- #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk
- #define RCC_CSR_SFTRSTF_Pos (28U)
- #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos)
- #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
- #define RCC_CSR_IWDGRSTF_Pos (29U)
- #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos)
- #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
- #define RCC_CSR_WWDGRSTF_Pos (30U)
- #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos)
- #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
- #define RCC_CSR_LPWRRSTF_Pos (31U)
- #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos)
- #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
-
- #define GPIO_CRL_MODE_Pos (0U)
- #define GPIO_CRL_MODE_Msk (0x33333333UL << GPIO_CRL_MODE_Pos)
- #define GPIO_CRL_MODE GPIO_CRL_MODE_Msk
- #define GPIO_CRL_MODE0_Pos (0U)
- #define GPIO_CRL_MODE0_Msk (0x3UL << GPIO_CRL_MODE0_Pos)
- #define GPIO_CRL_MODE0 GPIO_CRL_MODE0_Msk
- #define GPIO_CRL_MODE0_0 (0x1UL << GPIO_CRL_MODE0_Pos)
- #define GPIO_CRL_MODE0_1 (0x2UL << GPIO_CRL_MODE0_Pos)
- #define GPIO_CRL_MODE1_Pos (4U)
- #define GPIO_CRL_MODE1_Msk (0x3UL << GPIO_CRL_MODE1_Pos)
- #define GPIO_CRL_MODE1 GPIO_CRL_MODE1_Msk
- #define GPIO_CRL_MODE1_0 (0x1UL << GPIO_CRL_MODE1_Pos)
- #define GPIO_CRL_MODE1_1 (0x2UL << GPIO_CRL_MODE1_Pos)
- #define GPIO_CRL_MODE2_Pos (8U)
- #define GPIO_CRL_MODE2_Msk (0x3UL << GPIO_CRL_MODE2_Pos)
- #define GPIO_CRL_MODE2 GPIO_CRL_MODE2_Msk
- #define GPIO_CRL_MODE2_0 (0x1UL << GPIO_CRL_MODE2_Pos)
- #define GPIO_CRL_MODE2_1 (0x2UL << GPIO_CRL_MODE2_Pos)
- #define GPIO_CRL_MODE3_Pos (12U)
- #define GPIO_CRL_MODE3_Msk (0x3UL << GPIO_CRL_MODE3_Pos)
- #define GPIO_CRL_MODE3 GPIO_CRL_MODE3_Msk
- #define GPIO_CRL_MODE3_0 (0x1UL << GPIO_CRL_MODE3_Pos)
- #define GPIO_CRL_MODE3_1 (0x2UL << GPIO_CRL_MODE3_Pos)
- #define GPIO_CRL_MODE4_Pos (16U)
- #define GPIO_CRL_MODE4_Msk (0x3UL << GPIO_CRL_MODE4_Pos)
- #define GPIO_CRL_MODE4 GPIO_CRL_MODE4_Msk
- #define GPIO_CRL_MODE4_0 (0x1UL << GPIO_CRL_MODE4_Pos)
- #define GPIO_CRL_MODE4_1 (0x2UL << GPIO_CRL_MODE4_Pos)
- #define GPIO_CRL_MODE5_Pos (20U)
- #define GPIO_CRL_MODE5_Msk (0x3UL << GPIO_CRL_MODE5_Pos)
- #define GPIO_CRL_MODE5 GPIO_CRL_MODE5_Msk
- #define GPIO_CRL_MODE5_0 (0x1UL << GPIO_CRL_MODE5_Pos)
- #define GPIO_CRL_MODE5_1 (0x2UL << GPIO_CRL_MODE5_Pos)
- #define GPIO_CRL_MODE6_Pos (24U)
- #define GPIO_CRL_MODE6_Msk (0x3UL << GPIO_CRL_MODE6_Pos)
- #define GPIO_CRL_MODE6 GPIO_CRL_MODE6_Msk
- #define GPIO_CRL_MODE6_0 (0x1UL << GPIO_CRL_MODE6_Pos)
- #define GPIO_CRL_MODE6_1 (0x2UL << GPIO_CRL_MODE6_Pos)
- #define GPIO_CRL_MODE7_Pos (28U)
- #define GPIO_CRL_MODE7_Msk (0x3UL << GPIO_CRL_MODE7_Pos)
- #define GPIO_CRL_MODE7 GPIO_CRL_MODE7_Msk
- #define GPIO_CRL_MODE7_0 (0x1UL << GPIO_CRL_MODE7_Pos)
- #define GPIO_CRL_MODE7_1 (0x2UL << GPIO_CRL_MODE7_Pos)
- #define GPIO_CRL_CNF_Pos (2U)
- #define GPIO_CRL_CNF_Msk (0x33333333UL << GPIO_CRL_CNF_Pos)
- #define GPIO_CRL_CNF GPIO_CRL_CNF_Msk
- #define GPIO_CRL_CNF0_Pos (2U)
- #define GPIO_CRL_CNF0_Msk (0x3UL << GPIO_CRL_CNF0_Pos)
- #define GPIO_CRL_CNF0 GPIO_CRL_CNF0_Msk
- #define GPIO_CRL_CNF0_0 (0x1UL << GPIO_CRL_CNF0_Pos)
- #define GPIO_CRL_CNF0_1 (0x2UL << GPIO_CRL_CNF0_Pos)
- #define GPIO_CRL_CNF1_Pos (6U)
- #define GPIO_CRL_CNF1_Msk (0x3UL << GPIO_CRL_CNF1_Pos)
- #define GPIO_CRL_CNF1 GPIO_CRL_CNF1_Msk
- #define GPIO_CRL_CNF1_0 (0x1UL << GPIO_CRL_CNF1_Pos)
- #define GPIO_CRL_CNF1_1 (0x2UL << GPIO_CRL_CNF1_Pos)
- #define GPIO_CRL_CNF2_Pos (10U)
- #define GPIO_CRL_CNF2_Msk (0x3UL << GPIO_CRL_CNF2_Pos)
- #define GPIO_CRL_CNF2 GPIO_CRL_CNF2_Msk
- #define GPIO_CRL_CNF2_0 (0x1UL << GPIO_CRL_CNF2_Pos)
- #define GPIO_CRL_CNF2_1 (0x2UL << GPIO_CRL_CNF2_Pos)
- #define GPIO_CRL_CNF3_Pos (14U)
- #define GPIO_CRL_CNF3_Msk (0x3UL << GPIO_CRL_CNF3_Pos)
- #define GPIO_CRL_CNF3 GPIO_CRL_CNF3_Msk
- #define GPIO_CRL_CNF3_0 (0x1UL << GPIO_CRL_CNF3_Pos)
- #define GPIO_CRL_CNF3_1 (0x2UL << GPIO_CRL_CNF3_Pos)
- #define GPIO_CRL_CNF4_Pos (18U)
- #define GPIO_CRL_CNF4_Msk (0x3UL << GPIO_CRL_CNF4_Pos)
- #define GPIO_CRL_CNF4 GPIO_CRL_CNF4_Msk
- #define GPIO_CRL_CNF4_0 (0x1UL << GPIO_CRL_CNF4_Pos)
- #define GPIO_CRL_CNF4_1 (0x2UL << GPIO_CRL_CNF4_Pos)
- #define GPIO_CRL_CNF5_Pos (22U)
- #define GPIO_CRL_CNF5_Msk (0x3UL << GPIO_CRL_CNF5_Pos)
- #define GPIO_CRL_CNF5 GPIO_CRL_CNF5_Msk
- #define GPIO_CRL_CNF5_0 (0x1UL << GPIO_CRL_CNF5_Pos)
- #define GPIO_CRL_CNF5_1 (0x2UL << GPIO_CRL_CNF5_Pos)
- #define GPIO_CRL_CNF6_Pos (26U)
- #define GPIO_CRL_CNF6_Msk (0x3UL << GPIO_CRL_CNF6_Pos)
- #define GPIO_CRL_CNF6 GPIO_CRL_CNF6_Msk
- #define GPIO_CRL_CNF6_0 (0x1UL << GPIO_CRL_CNF6_Pos)
- #define GPIO_CRL_CNF6_1 (0x2UL << GPIO_CRL_CNF6_Pos)
- #define GPIO_CRL_CNF7_Pos (30U)
- #define GPIO_CRL_CNF7_Msk (0x3UL << GPIO_CRL_CNF7_Pos)
- #define GPIO_CRL_CNF7 GPIO_CRL_CNF7_Msk
- #define GPIO_CRL_CNF7_0 (0x1UL << GPIO_CRL_CNF7_Pos)
- #define GPIO_CRL_CNF7_1 (0x2UL << GPIO_CRL_CNF7_Pos)
- #define GPIO_CRH_MODE_Pos (0U)
- #define GPIO_CRH_MODE_Msk (0x33333333UL << GPIO_CRH_MODE_Pos)
- #define GPIO_CRH_MODE GPIO_CRH_MODE_Msk
- #define GPIO_CRH_MODE8_Pos (0U)
- #define GPIO_CRH_MODE8_Msk (0x3UL << GPIO_CRH_MODE8_Pos)
- #define GPIO_CRH_MODE8 GPIO_CRH_MODE8_Msk
- #define GPIO_CRH_MODE8_0 (0x1UL << GPIO_CRH_MODE8_Pos)
- #define GPIO_CRH_MODE8_1 (0x2UL << GPIO_CRH_MODE8_Pos)
- #define GPIO_CRH_MODE9_Pos (4U)
- #define GPIO_CRH_MODE9_Msk (0x3UL << GPIO_CRH_MODE9_Pos)
- #define GPIO_CRH_MODE9 GPIO_CRH_MODE9_Msk
- #define GPIO_CRH_MODE9_0 (0x1UL << GPIO_CRH_MODE9_Pos)
- #define GPIO_CRH_MODE9_1 (0x2UL << GPIO_CRH_MODE9_Pos)
- #define GPIO_CRH_MODE10_Pos (8U)
- #define GPIO_CRH_MODE10_Msk (0x3UL << GPIO_CRH_MODE10_Pos)
- #define GPIO_CRH_MODE10 GPIO_CRH_MODE10_Msk
- #define GPIO_CRH_MODE10_0 (0x1UL << GPIO_CRH_MODE10_Pos)
- #define GPIO_CRH_MODE10_1 (0x2UL << GPIO_CRH_MODE10_Pos)
- #define GPIO_CRH_MODE11_Pos (12U)
- #define GPIO_CRH_MODE11_Msk (0x3UL << GPIO_CRH_MODE11_Pos)
- #define GPIO_CRH_MODE11 GPIO_CRH_MODE11_Msk
- #define GPIO_CRH_MODE11_0 (0x1UL << GPIO_CRH_MODE11_Pos)
- #define GPIO_CRH_MODE11_1 (0x2UL << GPIO_CRH_MODE11_Pos)
- #define GPIO_CRH_MODE12_Pos (16U)
- #define GPIO_CRH_MODE12_Msk (0x3UL << GPIO_CRH_MODE12_Pos)
- #define GPIO_CRH_MODE12 GPIO_CRH_MODE12_Msk
- #define GPIO_CRH_MODE12_0 (0x1UL << GPIO_CRH_MODE12_Pos)
- #define GPIO_CRH_MODE12_1 (0x2UL << GPIO_CRH_MODE12_Pos)
- #define GPIO_CRH_MODE13_Pos (20U)
- #define GPIO_CRH_MODE13_Msk (0x3UL << GPIO_CRH_MODE13_Pos)
- #define GPIO_CRH_MODE13 GPIO_CRH_MODE13_Msk
- #define GPIO_CRH_MODE13_0 (0x1UL << GPIO_CRH_MODE13_Pos)
- #define GPIO_CRH_MODE13_1 (0x2UL << GPIO_CRH_MODE13_Pos)
- #define GPIO_CRH_MODE14_Pos (24U)
- #define GPIO_CRH_MODE14_Msk (0x3UL << GPIO_CRH_MODE14_Pos)
- #define GPIO_CRH_MODE14 GPIO_CRH_MODE14_Msk
- #define GPIO_CRH_MODE14_0 (0x1UL << GPIO_CRH_MODE14_Pos)
- #define GPIO_CRH_MODE14_1 (0x2UL << GPIO_CRH_MODE14_Pos)
- #define GPIO_CRH_MODE15_Pos (28U)
- #define GPIO_CRH_MODE15_Msk (0x3UL << GPIO_CRH_MODE15_Pos)
- #define GPIO_CRH_MODE15 GPIO_CRH_MODE15_Msk
- #define GPIO_CRH_MODE15_0 (0x1UL << GPIO_CRH_MODE15_Pos)
- #define GPIO_CRH_MODE15_1 (0x2UL << GPIO_CRH_MODE15_Pos)
- #define GPIO_CRH_CNF_Pos (2U)
- #define GPIO_CRH_CNF_Msk (0x33333333UL << GPIO_CRH_CNF_Pos)
- #define GPIO_CRH_CNF GPIO_CRH_CNF_Msk
- #define GPIO_CRH_CNF8_Pos (2U)
- #define GPIO_CRH_CNF8_Msk (0x3UL << GPIO_CRH_CNF8_Pos)
- #define GPIO_CRH_CNF8 GPIO_CRH_CNF8_Msk
- #define GPIO_CRH_CNF8_0 (0x1UL << GPIO_CRH_CNF8_Pos)
- #define GPIO_CRH_CNF8_1 (0x2UL << GPIO_CRH_CNF8_Pos)
- #define GPIO_CRH_CNF9_Pos (6U)
- #define GPIO_CRH_CNF9_Msk (0x3UL << GPIO_CRH_CNF9_Pos)
- #define GPIO_CRH_CNF9 GPIO_CRH_CNF9_Msk
- #define GPIO_CRH_CNF9_0 (0x1UL << GPIO_CRH_CNF9_Pos)
- #define GPIO_CRH_CNF9_1 (0x2UL << GPIO_CRH_CNF9_Pos)
- #define GPIO_CRH_CNF10_Pos (10U)
- #define GPIO_CRH_CNF10_Msk (0x3UL << GPIO_CRH_CNF10_Pos)
- #define GPIO_CRH_CNF10 GPIO_CRH_CNF10_Msk
- #define GPIO_CRH_CNF10_0 (0x1UL << GPIO_CRH_CNF10_Pos)
- #define GPIO_CRH_CNF10_1 (0x2UL << GPIO_CRH_CNF10_Pos)
- #define GPIO_CRH_CNF11_Pos (14U)
- #define GPIO_CRH_CNF11_Msk (0x3UL << GPIO_CRH_CNF11_Pos)
- #define GPIO_CRH_CNF11 GPIO_CRH_CNF11_Msk
- #define GPIO_CRH_CNF11_0 (0x1UL << GPIO_CRH_CNF11_Pos)
- #define GPIO_CRH_CNF11_1 (0x2UL << GPIO_CRH_CNF11_Pos)
- #define GPIO_CRH_CNF12_Pos (18U)
- #define GPIO_CRH_CNF12_Msk (0x3UL << GPIO_CRH_CNF12_Pos)
- #define GPIO_CRH_CNF12 GPIO_CRH_CNF12_Msk
- #define GPIO_CRH_CNF12_0 (0x1UL << GPIO_CRH_CNF12_Pos)
- #define GPIO_CRH_CNF12_1 (0x2UL << GPIO_CRH_CNF12_Pos)
- #define GPIO_CRH_CNF13_Pos (22U)
- #define GPIO_CRH_CNF13_Msk (0x3UL << GPIO_CRH_CNF13_Pos)
- #define GPIO_CRH_CNF13 GPIO_CRH_CNF13_Msk
- #define GPIO_CRH_CNF13_0 (0x1UL << GPIO_CRH_CNF13_Pos)
- #define GPIO_CRH_CNF13_1 (0x2UL << GPIO_CRH_CNF13_Pos)
- #define GPIO_CRH_CNF14_Pos (26U)
- #define GPIO_CRH_CNF14_Msk (0x3UL << GPIO_CRH_CNF14_Pos)
- #define GPIO_CRH_CNF14 GPIO_CRH_CNF14_Msk
- #define GPIO_CRH_CNF14_0 (0x1UL << GPIO_CRH_CNF14_Pos)
- #define GPIO_CRH_CNF14_1 (0x2UL << GPIO_CRH_CNF14_Pos)
- #define GPIO_CRH_CNF15_Pos (30U)
- #define GPIO_CRH_CNF15_Msk (0x3UL << GPIO_CRH_CNF15_Pos)
- #define GPIO_CRH_CNF15 GPIO_CRH_CNF15_Msk
- #define GPIO_CRH_CNF15_0 (0x1UL << GPIO_CRH_CNF15_Pos)
- #define GPIO_CRH_CNF15_1 (0x2UL << GPIO_CRH_CNF15_Pos)
- #define GPIO_IDR_IDR0_Pos (0U)
- #define GPIO_IDR_IDR0_Msk (0x1UL << GPIO_IDR_IDR0_Pos)
- #define GPIO_IDR_IDR0 GPIO_IDR_IDR0_Msk
- #define GPIO_IDR_IDR1_Pos (1U)
- #define GPIO_IDR_IDR1_Msk (0x1UL << GPIO_IDR_IDR1_Pos)
- #define GPIO_IDR_IDR1 GPIO_IDR_IDR1_Msk
- #define GPIO_IDR_IDR2_Pos (2U)
- #define GPIO_IDR_IDR2_Msk (0x1UL << GPIO_IDR_IDR2_Pos)
- #define GPIO_IDR_IDR2 GPIO_IDR_IDR2_Msk
- #define GPIO_IDR_IDR3_Pos (3U)
- #define GPIO_IDR_IDR3_Msk (0x1UL << GPIO_IDR_IDR3_Pos)
- #define GPIO_IDR_IDR3 GPIO_IDR_IDR3_Msk
- #define GPIO_IDR_IDR4_Pos (4U)
- #define GPIO_IDR_IDR4_Msk (0x1UL << GPIO_IDR_IDR4_Pos)
- #define GPIO_IDR_IDR4 GPIO_IDR_IDR4_Msk
- #define GPIO_IDR_IDR5_Pos (5U)
- #define GPIO_IDR_IDR5_Msk (0x1UL << GPIO_IDR_IDR5_Pos)
- #define GPIO_IDR_IDR5 GPIO_IDR_IDR5_Msk
- #define GPIO_IDR_IDR6_Pos (6U)
- #define GPIO_IDR_IDR6_Msk (0x1UL << GPIO_IDR_IDR6_Pos)
- #define GPIO_IDR_IDR6 GPIO_IDR_IDR6_Msk
- #define GPIO_IDR_IDR7_Pos (7U)
- #define GPIO_IDR_IDR7_Msk (0x1UL << GPIO_IDR_IDR7_Pos)
- #define GPIO_IDR_IDR7 GPIO_IDR_IDR7_Msk
- #define GPIO_IDR_IDR8_Pos (8U)
- #define GPIO_IDR_IDR8_Msk (0x1UL << GPIO_IDR_IDR8_Pos)
- #define GPIO_IDR_IDR8 GPIO_IDR_IDR8_Msk
- #define GPIO_IDR_IDR9_Pos (9U)
- #define GPIO_IDR_IDR9_Msk (0x1UL << GPIO_IDR_IDR9_Pos)
- #define GPIO_IDR_IDR9 GPIO_IDR_IDR9_Msk
- #define GPIO_IDR_IDR10_Pos (10U)
- #define GPIO_IDR_IDR10_Msk (0x1UL << GPIO_IDR_IDR10_Pos)
- #define GPIO_IDR_IDR10 GPIO_IDR_IDR10_Msk
- #define GPIO_IDR_IDR11_Pos (11U)
- #define GPIO_IDR_IDR11_Msk (0x1UL << GPIO_IDR_IDR11_Pos)
- #define GPIO_IDR_IDR11 GPIO_IDR_IDR11_Msk
- #define GPIO_IDR_IDR12_Pos (12U)
- #define GPIO_IDR_IDR12_Msk (0x1UL << GPIO_IDR_IDR12_Pos)
- #define GPIO_IDR_IDR12 GPIO_IDR_IDR12_Msk
- #define GPIO_IDR_IDR13_Pos (13U)
- #define GPIO_IDR_IDR13_Msk (0x1UL << GPIO_IDR_IDR13_Pos)
- #define GPIO_IDR_IDR13 GPIO_IDR_IDR13_Msk
- #define GPIO_IDR_IDR14_Pos (14U)
- #define GPIO_IDR_IDR14_Msk (0x1UL << GPIO_IDR_IDR14_Pos)
- #define GPIO_IDR_IDR14 GPIO_IDR_IDR14_Msk
- #define GPIO_IDR_IDR15_Pos (15U)
- #define GPIO_IDR_IDR15_Msk (0x1UL << GPIO_IDR_IDR15_Pos)
- #define GPIO_IDR_IDR15 GPIO_IDR_IDR15_Msk
- #define GPIO_ODR_ODR0_Pos (0U)
- #define GPIO_ODR_ODR0_Msk (0x1UL << GPIO_ODR_ODR0_Pos)
- #define GPIO_ODR_ODR0 GPIO_ODR_ODR0_Msk
- #define GPIO_ODR_ODR1_Pos (1U)
- #define GPIO_ODR_ODR1_Msk (0x1UL << GPIO_ODR_ODR1_Pos)
- #define GPIO_ODR_ODR1 GPIO_ODR_ODR1_Msk
- #define GPIO_ODR_ODR2_Pos (2U)
- #define GPIO_ODR_ODR2_Msk (0x1UL << GPIO_ODR_ODR2_Pos)
- #define GPIO_ODR_ODR2 GPIO_ODR_ODR2_Msk
- #define GPIO_ODR_ODR3_Pos (3U)
- #define GPIO_ODR_ODR3_Msk (0x1UL << GPIO_ODR_ODR3_Pos)
- #define GPIO_ODR_ODR3 GPIO_ODR_ODR3_Msk
- #define GPIO_ODR_ODR4_Pos (4U)
- #define GPIO_ODR_ODR4_Msk (0x1UL << GPIO_ODR_ODR4_Pos)
- #define GPIO_ODR_ODR4 GPIO_ODR_ODR4_Msk
- #define GPIO_ODR_ODR5_Pos (5U)
- #define GPIO_ODR_ODR5_Msk (0x1UL << GPIO_ODR_ODR5_Pos)
- #define GPIO_ODR_ODR5 GPIO_ODR_ODR5_Msk
- #define GPIO_ODR_ODR6_Pos (6U)
- #define GPIO_ODR_ODR6_Msk (0x1UL << GPIO_ODR_ODR6_Pos)
- #define GPIO_ODR_ODR6 GPIO_ODR_ODR6_Msk
- #define GPIO_ODR_ODR7_Pos (7U)
- #define GPIO_ODR_ODR7_Msk (0x1UL << GPIO_ODR_ODR7_Pos)
- #define GPIO_ODR_ODR7 GPIO_ODR_ODR7_Msk
- #define GPIO_ODR_ODR8_Pos (8U)
- #define GPIO_ODR_ODR8_Msk (0x1UL << GPIO_ODR_ODR8_Pos)
- #define GPIO_ODR_ODR8 GPIO_ODR_ODR8_Msk
- #define GPIO_ODR_ODR9_Pos (9U)
- #define GPIO_ODR_ODR9_Msk (0x1UL << GPIO_ODR_ODR9_Pos)
- #define GPIO_ODR_ODR9 GPIO_ODR_ODR9_Msk
- #define GPIO_ODR_ODR10_Pos (10U)
- #define GPIO_ODR_ODR10_Msk (0x1UL << GPIO_ODR_ODR10_Pos)
- #define GPIO_ODR_ODR10 GPIO_ODR_ODR10_Msk
- #define GPIO_ODR_ODR11_Pos (11U)
- #define GPIO_ODR_ODR11_Msk (0x1UL << GPIO_ODR_ODR11_Pos)
- #define GPIO_ODR_ODR11 GPIO_ODR_ODR11_Msk
- #define GPIO_ODR_ODR12_Pos (12U)
- #define GPIO_ODR_ODR12_Msk (0x1UL << GPIO_ODR_ODR12_Pos)
- #define GPIO_ODR_ODR12 GPIO_ODR_ODR12_Msk
- #define GPIO_ODR_ODR13_Pos (13U)
- #define GPIO_ODR_ODR13_Msk (0x1UL << GPIO_ODR_ODR13_Pos)
- #define GPIO_ODR_ODR13 GPIO_ODR_ODR13_Msk
- #define GPIO_ODR_ODR14_Pos (14U)
- #define GPIO_ODR_ODR14_Msk (0x1UL << GPIO_ODR_ODR14_Pos)
- #define GPIO_ODR_ODR14 GPIO_ODR_ODR14_Msk
- #define GPIO_ODR_ODR15_Pos (15U)
- #define GPIO_ODR_ODR15_Msk (0x1UL << GPIO_ODR_ODR15_Pos)
- #define GPIO_ODR_ODR15 GPIO_ODR_ODR15_Msk
- #define GPIO_BSRR_BS0_Pos (0U)
- #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos)
- #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
- #define GPIO_BSRR_BS1_Pos (1U)
- #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos)
- #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
- #define GPIO_BSRR_BS2_Pos (2U)
- #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos)
- #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
- #define GPIO_BSRR_BS3_Pos (3U)
- #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos)
- #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
- #define GPIO_BSRR_BS4_Pos (4U)
- #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos)
- #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
- #define GPIO_BSRR_BS5_Pos (5U)
- #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos)
- #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
- #define GPIO_BSRR_BS6_Pos (6U)
- #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos)
- #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
- #define GPIO_BSRR_BS7_Pos (7U)
- #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos)
- #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
- #define GPIO_BSRR_BS8_Pos (8U)
- #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos)
- #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
- #define GPIO_BSRR_BS9_Pos (9U)
- #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos)
- #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
- #define GPIO_BSRR_BS10_Pos (10U)
- #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos)
- #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
- #define GPIO_BSRR_BS11_Pos (11U)
- #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos)
- #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
- #define GPIO_BSRR_BS12_Pos (12U)
- #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos)
- #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
- #define GPIO_BSRR_BS13_Pos (13U)
- #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos)
- #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
- #define GPIO_BSRR_BS14_Pos (14U)
- #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos)
- #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
- #define GPIO_BSRR_BS15_Pos (15U)
- #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos)
- #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
- #define GPIO_BSRR_BR0_Pos (16U)
- #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos)
- #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
- #define GPIO_BSRR_BR1_Pos (17U)
- #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos)
- #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
- #define GPIO_BSRR_BR2_Pos (18U)
- #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos)
- #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
- #define GPIO_BSRR_BR3_Pos (19U)
- #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos)
- #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
- #define GPIO_BSRR_BR4_Pos (20U)
- #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos)
- #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
- #define GPIO_BSRR_BR5_Pos (21U)
- #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos)
- #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
- #define GPIO_BSRR_BR6_Pos (22U)
- #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos)
- #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
- #define GPIO_BSRR_BR7_Pos (23U)
- #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos)
- #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
- #define GPIO_BSRR_BR8_Pos (24U)
- #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos)
- #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
- #define GPIO_BSRR_BR9_Pos (25U)
- #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos)
- #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
- #define GPIO_BSRR_BR10_Pos (26U)
- #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos)
- #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
- #define GPIO_BSRR_BR11_Pos (27U)
- #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos)
- #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
- #define GPIO_BSRR_BR12_Pos (28U)
- #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos)
- #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
- #define GPIO_BSRR_BR13_Pos (29U)
- #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos)
- #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
- #define GPIO_BSRR_BR14_Pos (30U)
- #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos)
- #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
- #define GPIO_BSRR_BR15_Pos (31U)
- #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos)
- #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
- #define GPIO_BRR_BR0_Pos (0U)
- #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos)
- #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
- #define GPIO_BRR_BR1_Pos (1U)
- #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos)
- #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
- #define GPIO_BRR_BR2_Pos (2U)
- #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos)
- #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
- #define GPIO_BRR_BR3_Pos (3U)
- #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos)
- #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
- #define GPIO_BRR_BR4_Pos (4U)
- #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos)
- #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
- #define GPIO_BRR_BR5_Pos (5U)
- #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos)
- #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
- #define GPIO_BRR_BR6_Pos (6U)
- #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos)
- #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
- #define GPIO_BRR_BR7_Pos (7U)
- #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos)
- #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
- #define GPIO_BRR_BR8_Pos (8U)
- #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos)
- #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
- #define GPIO_BRR_BR9_Pos (9U)
- #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos)
- #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
- #define GPIO_BRR_BR10_Pos (10U)
- #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos)
- #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
- #define GPIO_BRR_BR11_Pos (11U)
- #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos)
- #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
- #define GPIO_BRR_BR12_Pos (12U)
- #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos)
- #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
- #define GPIO_BRR_BR13_Pos (13U)
- #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos)
- #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
- #define GPIO_BRR_BR14_Pos (14U)
- #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos)
- #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
- #define GPIO_BRR_BR15_Pos (15U)
- #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos)
- #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
- #define GPIO_LCKR_LCK0_Pos (0U)
- #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos)
- #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
- #define GPIO_LCKR_LCK1_Pos (1U)
- #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos)
- #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
- #define GPIO_LCKR_LCK2_Pos (2U)
- #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos)
- #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
- #define GPIO_LCKR_LCK3_Pos (3U)
- #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos)
- #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
- #define GPIO_LCKR_LCK4_Pos (4U)
- #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos)
- #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
- #define GPIO_LCKR_LCK5_Pos (5U)
- #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos)
- #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
- #define GPIO_LCKR_LCK6_Pos (6U)
- #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos)
- #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
- #define GPIO_LCKR_LCK7_Pos (7U)
- #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos)
- #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
- #define GPIO_LCKR_LCK8_Pos (8U)
- #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos)
- #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
- #define GPIO_LCKR_LCK9_Pos (9U)
- #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos)
- #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
- #define GPIO_LCKR_LCK10_Pos (10U)
- #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos)
- #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
- #define GPIO_LCKR_LCK11_Pos (11U)
- #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos)
- #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
- #define GPIO_LCKR_LCK12_Pos (12U)
- #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos)
- #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
- #define GPIO_LCKR_LCK13_Pos (13U)
- #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos)
- #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
- #define GPIO_LCKR_LCK14_Pos (14U)
- #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos)
- #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
- #define GPIO_LCKR_LCK15_Pos (15U)
- #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos)
- #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
- #define GPIO_LCKR_LCKK_Pos (16U)
- #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos)
- #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
- #define AFIO_EVCR_PIN_Pos (0U)
- #define AFIO_EVCR_PIN_Msk (0xFUL << AFIO_EVCR_PIN_Pos)
- #define AFIO_EVCR_PIN AFIO_EVCR_PIN_Msk
- #define AFIO_EVCR_PIN_0 (0x1UL << AFIO_EVCR_PIN_Pos)
- #define AFIO_EVCR_PIN_1 (0x2UL << AFIO_EVCR_PIN_Pos)
- #define AFIO_EVCR_PIN_2 (0x4UL << AFIO_EVCR_PIN_Pos)
- #define AFIO_EVCR_PIN_3 (0x8UL << AFIO_EVCR_PIN_Pos)
- #define AFIO_EVCR_PIN_PX0 0x00000000U
- #define AFIO_EVCR_PIN_PX1_Pos (0U)
- #define AFIO_EVCR_PIN_PX1_Msk (0x1UL << AFIO_EVCR_PIN_PX1_Pos)
- #define AFIO_EVCR_PIN_PX1 AFIO_EVCR_PIN_PX1_Msk
- #define AFIO_EVCR_PIN_PX2_Pos (1U)
- #define AFIO_EVCR_PIN_PX2_Msk (0x1UL << AFIO_EVCR_PIN_PX2_Pos)
- #define AFIO_EVCR_PIN_PX2 AFIO_EVCR_PIN_PX2_Msk
- #define AFIO_EVCR_PIN_PX3_Pos (0U)
- #define AFIO_EVCR_PIN_PX3_Msk (0x3UL << AFIO_EVCR_PIN_PX3_Pos)
- #define AFIO_EVCR_PIN_PX3 AFIO_EVCR_PIN_PX3_Msk
- #define AFIO_EVCR_PIN_PX4_Pos (2U)
- #define AFIO_EVCR_PIN_PX4_Msk (0x1UL << AFIO_EVCR_PIN_PX4_Pos)
- #define AFIO_EVCR_PIN_PX4 AFIO_EVCR_PIN_PX4_Msk
- #define AFIO_EVCR_PIN_PX5_Pos (0U)
- #define AFIO_EVCR_PIN_PX5_Msk (0x5UL << AFIO_EVCR_PIN_PX5_Pos)
- #define AFIO_EVCR_PIN_PX5 AFIO_EVCR_PIN_PX5_Msk
- #define AFIO_EVCR_PIN_PX6_Pos (1U)
- #define AFIO_EVCR_PIN_PX6_Msk (0x3UL << AFIO_EVCR_PIN_PX6_Pos)
- #define AFIO_EVCR_PIN_PX6 AFIO_EVCR_PIN_PX6_Msk
- #define AFIO_EVCR_PIN_PX7_Pos (0U)
- #define AFIO_EVCR_PIN_PX7_Msk (0x7UL << AFIO_EVCR_PIN_PX7_Pos)
- #define AFIO_EVCR_PIN_PX7 AFIO_EVCR_PIN_PX7_Msk
- #define AFIO_EVCR_PIN_PX8_Pos (3U)
- #define AFIO_EVCR_PIN_PX8_Msk (0x1UL << AFIO_EVCR_PIN_PX8_Pos)
- #define AFIO_EVCR_PIN_PX8 AFIO_EVCR_PIN_PX8_Msk
- #define AFIO_EVCR_PIN_PX9_Pos (0U)
- #define AFIO_EVCR_PIN_PX9_Msk (0x9UL << AFIO_EVCR_PIN_PX9_Pos)
- #define AFIO_EVCR_PIN_PX9 AFIO_EVCR_PIN_PX9_Msk
- #define AFIO_EVCR_PIN_PX10_Pos (1U)
- #define AFIO_EVCR_PIN_PX10_Msk (0x5UL << AFIO_EVCR_PIN_PX10_Pos)
- #define AFIO_EVCR_PIN_PX10 AFIO_EVCR_PIN_PX10_Msk
- #define AFIO_EVCR_PIN_PX11_Pos (0U)
- #define AFIO_EVCR_PIN_PX11_Msk (0xBUL << AFIO_EVCR_PIN_PX11_Pos)
- #define AFIO_EVCR_PIN_PX11 AFIO_EVCR_PIN_PX11_Msk
- #define AFIO_EVCR_PIN_PX12_Pos (2U)
- #define AFIO_EVCR_PIN_PX12_Msk (0x3UL << AFIO_EVCR_PIN_PX12_Pos)
- #define AFIO_EVCR_PIN_PX12 AFIO_EVCR_PIN_PX12_Msk
- #define AFIO_EVCR_PIN_PX13_Pos (0U)
- #define AFIO_EVCR_PIN_PX13_Msk (0xDUL << AFIO_EVCR_PIN_PX13_Pos)
- #define AFIO_EVCR_PIN_PX13 AFIO_EVCR_PIN_PX13_Msk
- #define AFIO_EVCR_PIN_PX14_Pos (1U)
- #define AFIO_EVCR_PIN_PX14_Msk (0x7UL << AFIO_EVCR_PIN_PX14_Pos)
- #define AFIO_EVCR_PIN_PX14 AFIO_EVCR_PIN_PX14_Msk
- #define AFIO_EVCR_PIN_PX15_Pos (0U)
- #define AFIO_EVCR_PIN_PX15_Msk (0xFUL << AFIO_EVCR_PIN_PX15_Pos)
- #define AFIO_EVCR_PIN_PX15 AFIO_EVCR_PIN_PX15_Msk
- #define AFIO_EVCR_PORT_Pos (4U)
- #define AFIO_EVCR_PORT_Msk (0x7UL << AFIO_EVCR_PORT_Pos)
- #define AFIO_EVCR_PORT AFIO_EVCR_PORT_Msk
- #define AFIO_EVCR_PORT_0 (0x1UL << AFIO_EVCR_PORT_Pos)
- #define AFIO_EVCR_PORT_1 (0x2UL << AFIO_EVCR_PORT_Pos)
- #define AFIO_EVCR_PORT_2 (0x4UL << AFIO_EVCR_PORT_Pos)
- #define AFIO_EVCR_PORT_PA 0x00000000
- #define AFIO_EVCR_PORT_PB_Pos (4U)
- #define AFIO_EVCR_PORT_PB_Msk (0x1UL << AFIO_EVCR_PORT_PB_Pos)
- #define AFIO_EVCR_PORT_PB AFIO_EVCR_PORT_PB_Msk
- #define AFIO_EVCR_PORT_PC_Pos (5U)
- #define AFIO_EVCR_PORT_PC_Msk (0x1UL << AFIO_EVCR_PORT_PC_Pos)
- #define AFIO_EVCR_PORT_PC AFIO_EVCR_PORT_PC_Msk
- #define AFIO_EVCR_PORT_PD_Pos (4U)
- #define AFIO_EVCR_PORT_PD_Msk (0x3UL << AFIO_EVCR_PORT_PD_Pos)
- #define AFIO_EVCR_PORT_PD AFIO_EVCR_PORT_PD_Msk
- #define AFIO_EVCR_PORT_PE_Pos (6U)
- #define AFIO_EVCR_PORT_PE_Msk (0x1UL << AFIO_EVCR_PORT_PE_Pos)
- #define AFIO_EVCR_PORT_PE AFIO_EVCR_PORT_PE_Msk
- #define AFIO_EVCR_EVOE_Pos (7U)
- #define AFIO_EVCR_EVOE_Msk (0x1UL << AFIO_EVCR_EVOE_Pos)
- #define AFIO_EVCR_EVOE AFIO_EVCR_EVOE_Msk
- #define AFIO_MAPR_SPI1_REMAP_Pos (0U)
- #define AFIO_MAPR_SPI1_REMAP_Msk (0x1UL << AFIO_MAPR_SPI1_REMAP_Pos)
- #define AFIO_MAPR_SPI1_REMAP AFIO_MAPR_SPI1_REMAP_Msk
- #define AFIO_MAPR_I2C1_REMAP_Pos (1U)
- #define AFIO_MAPR_I2C1_REMAP_Msk (0x1UL << AFIO_MAPR_I2C1_REMAP_Pos)
- #define AFIO_MAPR_I2C1_REMAP AFIO_MAPR_I2C1_REMAP_Msk
- #define AFIO_MAPR_USART1_REMAP_Pos (2U)
- #define AFIO_MAPR_USART1_REMAP_Msk (0x1UL << AFIO_MAPR_USART1_REMAP_Pos)
- #define AFIO_MAPR_USART1_REMAP AFIO_MAPR_USART1_REMAP_Msk
- #define AFIO_MAPR_USART2_REMAP_Pos (3U)
- #define AFIO_MAPR_USART2_REMAP_Msk (0x1UL << AFIO_MAPR_USART2_REMAP_Pos)
- #define AFIO_MAPR_USART2_REMAP AFIO_MAPR_USART2_REMAP_Msk
- #define AFIO_MAPR_USART3_REMAP_Pos (4U)
- #define AFIO_MAPR_USART3_REMAP_Msk (0x3UL << AFIO_MAPR_USART3_REMAP_Pos)
- #define AFIO_MAPR_USART3_REMAP AFIO_MAPR_USART3_REMAP_Msk
- #define AFIO_MAPR_USART3_REMAP_0 (0x1UL << AFIO_MAPR_USART3_REMAP_Pos)
- #define AFIO_MAPR_USART3_REMAP_1 (0x2UL << AFIO_MAPR_USART3_REMAP_Pos)
- #define AFIO_MAPR_USART3_REMAP_NOREMAP 0x00000000U
- #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos (4U)
- #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos)
- #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk
- #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos (4U)
- #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos)
- #define AFIO_MAPR_USART3_REMAP_FULLREMAP AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk
- #define AFIO_MAPR_TIM1_REMAP_Pos (6U)
- #define AFIO_MAPR_TIM1_REMAP_Msk (0x3UL << AFIO_MAPR_TIM1_REMAP_Pos)
- #define AFIO_MAPR_TIM1_REMAP AFIO_MAPR_TIM1_REMAP_Msk
- #define AFIO_MAPR_TIM1_REMAP_0 (0x1UL << AFIO_MAPR_TIM1_REMAP_Pos)
- #define AFIO_MAPR_TIM1_REMAP_1 (0x2UL << AFIO_MAPR_TIM1_REMAP_Pos)
- #define AFIO_MAPR_TIM1_REMAP_NOREMAP 0x00000000U
- #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos (6U)
- #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos)
- #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk
- #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos (6U)
- #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos)
- #define AFIO_MAPR_TIM1_REMAP_FULLREMAP AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk
- #define AFIO_MAPR_TIM2_REMAP_Pos (8U)
- #define AFIO_MAPR_TIM2_REMAP_Msk (0x3UL << AFIO_MAPR_TIM2_REMAP_Pos)
- #define AFIO_MAPR_TIM2_REMAP AFIO_MAPR_TIM2_REMAP_Msk
- #define AFIO_MAPR_TIM2_REMAP_0 (0x1UL << AFIO_MAPR_TIM2_REMAP_Pos)
- #define AFIO_MAPR_TIM2_REMAP_1 (0x2UL << AFIO_MAPR_TIM2_REMAP_Pos)
- #define AFIO_MAPR_TIM2_REMAP_NOREMAP 0x00000000U
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos (8U)
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk (0x1UL << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos)
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos (9U)
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk (0x1UL << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos)
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk
- #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos (8U)
- #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos)
- #define AFIO_MAPR_TIM2_REMAP_FULLREMAP AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk
- #define AFIO_MAPR_TIM3_REMAP_Pos (10U)
- #define AFIO_MAPR_TIM3_REMAP_Msk (0x3UL << AFIO_MAPR_TIM3_REMAP_Pos)
- #define AFIO_MAPR_TIM3_REMAP AFIO_MAPR_TIM3_REMAP_Msk
- #define AFIO_MAPR_TIM3_REMAP_0 (0x1UL << AFIO_MAPR_TIM3_REMAP_Pos)
- #define AFIO_MAPR_TIM3_REMAP_1 (0x2UL << AFIO_MAPR_TIM3_REMAP_Pos)
- #define AFIO_MAPR_TIM3_REMAP_NOREMAP 0x00000000U
- #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos (11U)
- #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos)
- #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk
- #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos (10U)
- #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos)
- #define AFIO_MAPR_TIM3_REMAP_FULLREMAP AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk
- #define AFIO_MAPR_TIM4_REMAP_Pos (12U)
- #define AFIO_MAPR_TIM4_REMAP_Msk (0x1UL << AFIO_MAPR_TIM4_REMAP_Pos)
- #define AFIO_MAPR_TIM4_REMAP AFIO_MAPR_TIM4_REMAP_Msk
- #define AFIO_MAPR_CAN_REMAP_Pos (13U)
- #define AFIO_MAPR_CAN_REMAP_Msk (0x3UL << AFIO_MAPR_CAN_REMAP_Pos)
- #define AFIO_MAPR_CAN_REMAP AFIO_MAPR_CAN_REMAP_Msk
- #define AFIO_MAPR_CAN_REMAP_0 (0x1UL << AFIO_MAPR_CAN_REMAP_Pos)
- #define AFIO_MAPR_CAN_REMAP_1 (0x2UL << AFIO_MAPR_CAN_REMAP_Pos)
- #define AFIO_MAPR_CAN_REMAP_REMAP1 0x00000000U
- #define AFIO_MAPR_CAN_REMAP_REMAP2_Pos (14U)
- #define AFIO_MAPR_CAN_REMAP_REMAP2_Msk (0x1UL << AFIO_MAPR_CAN_REMAP_REMAP2_Pos)
- #define AFIO_MAPR_CAN_REMAP_REMAP2 AFIO_MAPR_CAN_REMAP_REMAP2_Msk
- #define AFIO_MAPR_CAN_REMAP_REMAP3_Pos (13U)
- #define AFIO_MAPR_CAN_REMAP_REMAP3_Msk (0x3UL << AFIO_MAPR_CAN_REMAP_REMAP3_Pos)
- #define AFIO_MAPR_CAN_REMAP_REMAP3 AFIO_MAPR_CAN_REMAP_REMAP3_Msk
- #define AFIO_MAPR_PD01_REMAP_Pos (15U)
- #define AFIO_MAPR_PD01_REMAP_Msk (0x1UL << AFIO_MAPR_PD01_REMAP_Pos)
- #define AFIO_MAPR_PD01_REMAP AFIO_MAPR_PD01_REMAP_Msk
- #define AFIO_MAPR_TIM5CH4_IREMAP_Pos (16U)
- #define AFIO_MAPR_TIM5CH4_IREMAP_Msk (0x1UL << AFIO_MAPR_TIM5CH4_IREMAP_Pos)
- #define AFIO_MAPR_TIM5CH4_IREMAP AFIO_MAPR_TIM5CH4_IREMAP_Msk
- #define AFIO_MAPR_ADC1_ETRGINJ_REMAP_Pos (17U)
- #define AFIO_MAPR_ADC1_ETRGINJ_REMAP_Msk (0x1UL << AFIO_MAPR_ADC1_ETRGINJ_REMAP_Pos)
- #define AFIO_MAPR_ADC1_ETRGINJ_REMAP AFIO_MAPR_ADC1_ETRGINJ_REMAP_Msk
- #define AFIO_MAPR_ADC1_ETRGREG_REMAP_Pos (18U)
- #define AFIO_MAPR_ADC1_ETRGREG_REMAP_Msk (0x1UL << AFIO_MAPR_ADC1_ETRGREG_REMAP_Pos)
- #define AFIO_MAPR_ADC1_ETRGREG_REMAP AFIO_MAPR_ADC1_ETRGREG_REMAP_Msk
- #define AFIO_MAPR_ADC2_ETRGINJ_REMAP_Pos (19U)
- #define AFIO_MAPR_ADC2_ETRGINJ_REMAP_Msk (0x1UL << AFIO_MAPR_ADC2_ETRGINJ_REMAP_Pos)
- #define AFIO_MAPR_ADC2_ETRGINJ_REMAP AFIO_MAPR_ADC2_ETRGINJ_REMAP_Msk
- #define AFIO_MAPR_ADC2_ETRGREG_REMAP_Pos (20U)
- #define AFIO_MAPR_ADC2_ETRGREG_REMAP_Msk (0x1UL << AFIO_MAPR_ADC2_ETRGREG_REMAP_Pos)
- #define AFIO_MAPR_ADC2_ETRGREG_REMAP AFIO_MAPR_ADC2_ETRGREG_REMAP_Msk
- #define AFIO_MAPR_SWJ_CFG_Pos (24U)
- #define AFIO_MAPR_SWJ_CFG_Msk (0x7UL << AFIO_MAPR_SWJ_CFG_Pos)
- #define AFIO_MAPR_SWJ_CFG AFIO_MAPR_SWJ_CFG_Msk
- #define AFIO_MAPR_SWJ_CFG_0 (0x1UL << AFIO_MAPR_SWJ_CFG_Pos)
- #define AFIO_MAPR_SWJ_CFG_1 (0x2UL << AFIO_MAPR_SWJ_CFG_Pos)
- #define AFIO_MAPR_SWJ_CFG_2 (0x4UL << AFIO_MAPR_SWJ_CFG_Pos)
- #define AFIO_MAPR_SWJ_CFG_RESET 0x00000000U
- #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos (24U)
- #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos)
- #define AFIO_MAPR_SWJ_CFG_NOJNTRST AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk
- #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos (25U)
- #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos)
- #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk
- #define AFIO_MAPR_SWJ_CFG_DISABLE_Pos (26U)
- #define AFIO_MAPR_SWJ_CFG_DISABLE_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_DISABLE_Pos)
- #define AFIO_MAPR_SWJ_CFG_DISABLE AFIO_MAPR_SWJ_CFG_DISABLE_Msk
- #define AFIO_EXTICR1_EXTI0_Pos (0U)
- #define AFIO_EXTICR1_EXTI0_Msk (0xFUL << AFIO_EXTICR1_EXTI0_Pos)
- #define AFIO_EXTICR1_EXTI0 AFIO_EXTICR1_EXTI0_Msk
- #define AFIO_EXTICR1_EXTI1_Pos (4U)
- #define AFIO_EXTICR1_EXTI1_Msk (0xFUL << AFIO_EXTICR1_EXTI1_Pos)
- #define AFIO_EXTICR1_EXTI1 AFIO_EXTICR1_EXTI1_Msk
- #define AFIO_EXTICR1_EXTI2_Pos (8U)
- #define AFIO_EXTICR1_EXTI2_Msk (0xFUL << AFIO_EXTICR1_EXTI2_Pos)
- #define AFIO_EXTICR1_EXTI2 AFIO_EXTICR1_EXTI2_Msk
- #define AFIO_EXTICR1_EXTI3_Pos (12U)
- #define AFIO_EXTICR1_EXTI3_Msk (0xFUL << AFIO_EXTICR1_EXTI3_Pos)
- #define AFIO_EXTICR1_EXTI3 AFIO_EXTICR1_EXTI3_Msk
- #define AFIO_EXTICR1_EXTI0_PA 0x00000000U
- #define AFIO_EXTICR1_EXTI0_PB_Pos (0U)
- #define AFIO_EXTICR1_EXTI0_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PB_Pos)
- #define AFIO_EXTICR1_EXTI0_PB AFIO_EXTICR1_EXTI0_PB_Msk
- #define AFIO_EXTICR1_EXTI0_PC_Pos (1U)
- #define AFIO_EXTICR1_EXTI0_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PC_Pos)
- #define AFIO_EXTICR1_EXTI0_PC AFIO_EXTICR1_EXTI0_PC_Msk
- #define AFIO_EXTICR1_EXTI0_PD_Pos (0U)
- #define AFIO_EXTICR1_EXTI0_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI0_PD_Pos)
- #define AFIO_EXTICR1_EXTI0_PD AFIO_EXTICR1_EXTI0_PD_Msk
- #define AFIO_EXTICR1_EXTI0_PE_Pos (2U)
- #define AFIO_EXTICR1_EXTI0_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PE_Pos)
- #define AFIO_EXTICR1_EXTI0_PE AFIO_EXTICR1_EXTI0_PE_Msk
- #define AFIO_EXTICR1_EXTI0_PF_Pos (0U)
- #define AFIO_EXTICR1_EXTI0_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI0_PF_Pos)
- #define AFIO_EXTICR1_EXTI0_PF AFIO_EXTICR1_EXTI0_PF_Msk
- #define AFIO_EXTICR1_EXTI0_PG_Pos (1U)
- #define AFIO_EXTICR1_EXTI0_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI0_PG_Pos)
- #define AFIO_EXTICR1_EXTI0_PG AFIO_EXTICR1_EXTI0_PG_Msk
- #define AFIO_EXTICR1_EXTI1_PA 0x00000000U
- #define AFIO_EXTICR1_EXTI1_PB_Pos (4U)
- #define AFIO_EXTICR1_EXTI1_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PB_Pos)
- #define AFIO_EXTICR1_EXTI1_PB AFIO_EXTICR1_EXTI1_PB_Msk
- #define AFIO_EXTICR1_EXTI1_PC_Pos (5U)
- #define AFIO_EXTICR1_EXTI1_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PC_Pos)
- #define AFIO_EXTICR1_EXTI1_PC AFIO_EXTICR1_EXTI1_PC_Msk
- #define AFIO_EXTICR1_EXTI1_PD_Pos (4U)
- #define AFIO_EXTICR1_EXTI1_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI1_PD_Pos)
- #define AFIO_EXTICR1_EXTI1_PD AFIO_EXTICR1_EXTI1_PD_Msk
- #define AFIO_EXTICR1_EXTI1_PE_Pos (6U)
- #define AFIO_EXTICR1_EXTI1_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PE_Pos)
- #define AFIO_EXTICR1_EXTI1_PE AFIO_EXTICR1_EXTI1_PE_Msk
- #define AFIO_EXTICR1_EXTI1_PF_Pos (4U)
- #define AFIO_EXTICR1_EXTI1_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI1_PF_Pos)
- #define AFIO_EXTICR1_EXTI1_PF AFIO_EXTICR1_EXTI1_PF_Msk
- #define AFIO_EXTICR1_EXTI1_PG_Pos (5U)
- #define AFIO_EXTICR1_EXTI1_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI1_PG_Pos)
- #define AFIO_EXTICR1_EXTI1_PG AFIO_EXTICR1_EXTI1_PG_Msk
-
- #define AFIO_EXTICR1_EXTI2_PA 0x00000000U
- #define AFIO_EXTICR1_EXTI2_PB_Pos (8U)
- #define AFIO_EXTICR1_EXTI2_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PB_Pos)
- #define AFIO_EXTICR1_EXTI2_PB AFIO_EXTICR1_EXTI2_PB_Msk
- #define AFIO_EXTICR1_EXTI2_PC_Pos (9U)
- #define AFIO_EXTICR1_EXTI2_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PC_Pos)
- #define AFIO_EXTICR1_EXTI2_PC AFIO_EXTICR1_EXTI2_PC_Msk
- #define AFIO_EXTICR1_EXTI2_PD_Pos (8U)
- #define AFIO_EXTICR1_EXTI2_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI2_PD_Pos)
- #define AFIO_EXTICR1_EXTI2_PD AFIO_EXTICR1_EXTI2_PD_Msk
- #define AFIO_EXTICR1_EXTI2_PE_Pos (10U)
- #define AFIO_EXTICR1_EXTI2_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PE_Pos)
- #define AFIO_EXTICR1_EXTI2_PE AFIO_EXTICR1_EXTI2_PE_Msk
- #define AFIO_EXTICR1_EXTI2_PF_Pos (8U)
- #define AFIO_EXTICR1_EXTI2_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI2_PF_Pos)
- #define AFIO_EXTICR1_EXTI2_PF AFIO_EXTICR1_EXTI2_PF_Msk
- #define AFIO_EXTICR1_EXTI2_PG_Pos (9U)
- #define AFIO_EXTICR1_EXTI2_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI2_PG_Pos)
- #define AFIO_EXTICR1_EXTI2_PG AFIO_EXTICR1_EXTI2_PG_Msk
- #define AFIO_EXTICR1_EXTI3_PA 0x00000000U
- #define AFIO_EXTICR1_EXTI3_PB_Pos (12U)
- #define AFIO_EXTICR1_EXTI3_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PB_Pos)
- #define AFIO_EXTICR1_EXTI3_PB AFIO_EXTICR1_EXTI3_PB_Msk
- #define AFIO_EXTICR1_EXTI3_PC_Pos (13U)
- #define AFIO_EXTICR1_EXTI3_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PC_Pos)
- #define AFIO_EXTICR1_EXTI3_PC AFIO_EXTICR1_EXTI3_PC_Msk
- #define AFIO_EXTICR1_EXTI3_PD_Pos (12U)
- #define AFIO_EXTICR1_EXTI3_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI3_PD_Pos)
- #define AFIO_EXTICR1_EXTI3_PD AFIO_EXTICR1_EXTI3_PD_Msk
- #define AFIO_EXTICR1_EXTI3_PE_Pos (14U)
- #define AFIO_EXTICR1_EXTI3_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PE_Pos)
- #define AFIO_EXTICR1_EXTI3_PE AFIO_EXTICR1_EXTI3_PE_Msk
- #define AFIO_EXTICR1_EXTI3_PF_Pos (12U)
- #define AFIO_EXTICR1_EXTI3_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI3_PF_Pos)
- #define AFIO_EXTICR1_EXTI3_PF AFIO_EXTICR1_EXTI3_PF_Msk
- #define AFIO_EXTICR1_EXTI3_PG_Pos (13U)
- #define AFIO_EXTICR1_EXTI3_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI3_PG_Pos)
- #define AFIO_EXTICR1_EXTI3_PG AFIO_EXTICR1_EXTI3_PG_Msk
- #define AFIO_EXTICR2_EXTI4_Pos (0U)
- #define AFIO_EXTICR2_EXTI4_Msk (0xFUL << AFIO_EXTICR2_EXTI4_Pos)
- #define AFIO_EXTICR2_EXTI4 AFIO_EXTICR2_EXTI4_Msk
- #define AFIO_EXTICR2_EXTI5_Pos (4U)
- #define AFIO_EXTICR2_EXTI5_Msk (0xFUL << AFIO_EXTICR2_EXTI5_Pos)
- #define AFIO_EXTICR2_EXTI5 AFIO_EXTICR2_EXTI5_Msk
- #define AFIO_EXTICR2_EXTI6_Pos (8U)
- #define AFIO_EXTICR2_EXTI6_Msk (0xFUL << AFIO_EXTICR2_EXTI6_Pos)
- #define AFIO_EXTICR2_EXTI6 AFIO_EXTICR2_EXTI6_Msk
- #define AFIO_EXTICR2_EXTI7_Pos (12U)
- #define AFIO_EXTICR2_EXTI7_Msk (0xFUL << AFIO_EXTICR2_EXTI7_Pos)
- #define AFIO_EXTICR2_EXTI7 AFIO_EXTICR2_EXTI7_Msk
- #define AFIO_EXTICR2_EXTI4_PA 0x00000000U
- #define AFIO_EXTICR2_EXTI4_PB_Pos (0U)
- #define AFIO_EXTICR2_EXTI4_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PB_Pos)
- #define AFIO_EXTICR2_EXTI4_PB AFIO_EXTICR2_EXTI4_PB_Msk
- #define AFIO_EXTICR2_EXTI4_PC_Pos (1U)
- #define AFIO_EXTICR2_EXTI4_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PC_Pos)
- #define AFIO_EXTICR2_EXTI4_PC AFIO_EXTICR2_EXTI4_PC_Msk
- #define AFIO_EXTICR2_EXTI4_PD_Pos (0U)
- #define AFIO_EXTICR2_EXTI4_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI4_PD_Pos)
- #define AFIO_EXTICR2_EXTI4_PD AFIO_EXTICR2_EXTI4_PD_Msk
- #define AFIO_EXTICR2_EXTI4_PE_Pos (2U)
- #define AFIO_EXTICR2_EXTI4_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PE_Pos)
- #define AFIO_EXTICR2_EXTI4_PE AFIO_EXTICR2_EXTI4_PE_Msk
- #define AFIO_EXTICR2_EXTI4_PF_Pos (0U)
- #define AFIO_EXTICR2_EXTI4_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI4_PF_Pos)
- #define AFIO_EXTICR2_EXTI4_PF AFIO_EXTICR2_EXTI4_PF_Msk
- #define AFIO_EXTICR2_EXTI4_PG_Pos (1U)
- #define AFIO_EXTICR2_EXTI4_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI4_PG_Pos)
- #define AFIO_EXTICR2_EXTI4_PG AFIO_EXTICR2_EXTI4_PG_Msk
- #define AFIO_EXTICR2_EXTI5_PA 0x00000000U
- #define AFIO_EXTICR2_EXTI5_PB_Pos (4U)
- #define AFIO_EXTICR2_EXTI5_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PB_Pos)
- #define AFIO_EXTICR2_EXTI5_PB AFIO_EXTICR2_EXTI5_PB_Msk
- #define AFIO_EXTICR2_EXTI5_PC_Pos (5U)
- #define AFIO_EXTICR2_EXTI5_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PC_Pos)
- #define AFIO_EXTICR2_EXTI5_PC AFIO_EXTICR2_EXTI5_PC_Msk
- #define AFIO_EXTICR2_EXTI5_PD_Pos (4U)
- #define AFIO_EXTICR2_EXTI5_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI5_PD_Pos)
- #define AFIO_EXTICR2_EXTI5_PD AFIO_EXTICR2_EXTI5_PD_Msk
- #define AFIO_EXTICR2_EXTI5_PE_Pos (6U)
- #define AFIO_EXTICR2_EXTI5_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PE_Pos)
- #define AFIO_EXTICR2_EXTI5_PE AFIO_EXTICR2_EXTI5_PE_Msk
- #define AFIO_EXTICR2_EXTI5_PF_Pos (4U)
- #define AFIO_EXTICR2_EXTI5_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI5_PF_Pos)
- #define AFIO_EXTICR2_EXTI5_PF AFIO_EXTICR2_EXTI5_PF_Msk
- #define AFIO_EXTICR2_EXTI5_PG_Pos (5U)
- #define AFIO_EXTICR2_EXTI5_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI5_PG_Pos)
- #define AFIO_EXTICR2_EXTI5_PG AFIO_EXTICR2_EXTI5_PG_Msk
-
- #define AFIO_EXTICR2_EXTI6_PA 0x00000000U
- #define AFIO_EXTICR2_EXTI6_PB_Pos (8U)
- #define AFIO_EXTICR2_EXTI6_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PB_Pos)
- #define AFIO_EXTICR2_EXTI6_PB AFIO_EXTICR2_EXTI6_PB_Msk
- #define AFIO_EXTICR2_EXTI6_PC_Pos (9U)
- #define AFIO_EXTICR2_EXTI6_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PC_Pos)
- #define AFIO_EXTICR2_EXTI6_PC AFIO_EXTICR2_EXTI6_PC_Msk
- #define AFIO_EXTICR2_EXTI6_PD_Pos (8U)
- #define AFIO_EXTICR2_EXTI6_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI6_PD_Pos)
- #define AFIO_EXTICR2_EXTI6_PD AFIO_EXTICR2_EXTI6_PD_Msk
- #define AFIO_EXTICR2_EXTI6_PE_Pos (10U)
- #define AFIO_EXTICR2_EXTI6_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PE_Pos)
- #define AFIO_EXTICR2_EXTI6_PE AFIO_EXTICR2_EXTI6_PE_Msk
- #define AFIO_EXTICR2_EXTI6_PF_Pos (8U)
- #define AFIO_EXTICR2_EXTI6_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI6_PF_Pos)
- #define AFIO_EXTICR2_EXTI6_PF AFIO_EXTICR2_EXTI6_PF_Msk
- #define AFIO_EXTICR2_EXTI6_PG_Pos (9U)
- #define AFIO_EXTICR2_EXTI6_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI6_PG_Pos)
- #define AFIO_EXTICR2_EXTI6_PG AFIO_EXTICR2_EXTI6_PG_Msk
- #define AFIO_EXTICR2_EXTI7_PA 0x00000000U
- #define AFIO_EXTICR2_EXTI7_PB_Pos (12U)
- #define AFIO_EXTICR2_EXTI7_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PB_Pos)
- #define AFIO_EXTICR2_EXTI7_PB AFIO_EXTICR2_EXTI7_PB_Msk
- #define AFIO_EXTICR2_EXTI7_PC_Pos (13U)
- #define AFIO_EXTICR2_EXTI7_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PC_Pos)
- #define AFIO_EXTICR2_EXTI7_PC AFIO_EXTICR2_EXTI7_PC_Msk
- #define AFIO_EXTICR2_EXTI7_PD_Pos (12U)
- #define AFIO_EXTICR2_EXTI7_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI7_PD_Pos)
- #define AFIO_EXTICR2_EXTI7_PD AFIO_EXTICR2_EXTI7_PD_Msk
- #define AFIO_EXTICR2_EXTI7_PE_Pos (14U)
- #define AFIO_EXTICR2_EXTI7_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PE_Pos)
- #define AFIO_EXTICR2_EXTI7_PE AFIO_EXTICR2_EXTI7_PE_Msk
- #define AFIO_EXTICR2_EXTI7_PF_Pos (12U)
- #define AFIO_EXTICR2_EXTI7_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI7_PF_Pos)
- #define AFIO_EXTICR2_EXTI7_PF AFIO_EXTICR2_EXTI7_PF_Msk
- #define AFIO_EXTICR2_EXTI7_PG_Pos (13U)
- #define AFIO_EXTICR2_EXTI7_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI7_PG_Pos)
- #define AFIO_EXTICR2_EXTI7_PG AFIO_EXTICR2_EXTI7_PG_Msk
- #define AFIO_EXTICR3_EXTI8_Pos (0U)
- #define AFIO_EXTICR3_EXTI8_Msk (0xFUL << AFIO_EXTICR3_EXTI8_Pos)
- #define AFIO_EXTICR3_EXTI8 AFIO_EXTICR3_EXTI8_Msk
- #define AFIO_EXTICR3_EXTI9_Pos (4U)
- #define AFIO_EXTICR3_EXTI9_Msk (0xFUL << AFIO_EXTICR3_EXTI9_Pos)
- #define AFIO_EXTICR3_EXTI9 AFIO_EXTICR3_EXTI9_Msk
- #define AFIO_EXTICR3_EXTI10_Pos (8U)
- #define AFIO_EXTICR3_EXTI10_Msk (0xFUL << AFIO_EXTICR3_EXTI10_Pos)
- #define AFIO_EXTICR3_EXTI10 AFIO_EXTICR3_EXTI10_Msk
- #define AFIO_EXTICR3_EXTI11_Pos (12U)
- #define AFIO_EXTICR3_EXTI11_Msk (0xFUL << AFIO_EXTICR3_EXTI11_Pos)
- #define AFIO_EXTICR3_EXTI11 AFIO_EXTICR3_EXTI11_Msk
- #define AFIO_EXTICR3_EXTI8_PA 0x00000000U
- #define AFIO_EXTICR3_EXTI8_PB_Pos (0U)
- #define AFIO_EXTICR3_EXTI8_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PB_Pos)
- #define AFIO_EXTICR3_EXTI8_PB AFIO_EXTICR3_EXTI8_PB_Msk
- #define AFIO_EXTICR3_EXTI8_PC_Pos (1U)
- #define AFIO_EXTICR3_EXTI8_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PC_Pos)
- #define AFIO_EXTICR3_EXTI8_PC AFIO_EXTICR3_EXTI8_PC_Msk
- #define AFIO_EXTICR3_EXTI8_PD_Pos (0U)
- #define AFIO_EXTICR3_EXTI8_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI8_PD_Pos)
- #define AFIO_EXTICR3_EXTI8_PD AFIO_EXTICR3_EXTI8_PD_Msk
- #define AFIO_EXTICR3_EXTI8_PE_Pos (2U)
- #define AFIO_EXTICR3_EXTI8_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PE_Pos)
- #define AFIO_EXTICR3_EXTI8_PE AFIO_EXTICR3_EXTI8_PE_Msk
- #define AFIO_EXTICR3_EXTI8_PF_Pos (0U)
- #define AFIO_EXTICR3_EXTI8_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI8_PF_Pos)
- #define AFIO_EXTICR3_EXTI8_PF AFIO_EXTICR3_EXTI8_PF_Msk
- #define AFIO_EXTICR3_EXTI8_PG_Pos (1U)
- #define AFIO_EXTICR3_EXTI8_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI8_PG_Pos)
- #define AFIO_EXTICR3_EXTI8_PG AFIO_EXTICR3_EXTI8_PG_Msk
- #define AFIO_EXTICR3_EXTI9_PA 0x00000000U
- #define AFIO_EXTICR3_EXTI9_PB_Pos (4U)
- #define AFIO_EXTICR3_EXTI9_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PB_Pos)
- #define AFIO_EXTICR3_EXTI9_PB AFIO_EXTICR3_EXTI9_PB_Msk
- #define AFIO_EXTICR3_EXTI9_PC_Pos (5U)
- #define AFIO_EXTICR3_EXTI9_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PC_Pos)
- #define AFIO_EXTICR3_EXTI9_PC AFIO_EXTICR3_EXTI9_PC_Msk
- #define AFIO_EXTICR3_EXTI9_PD_Pos (4U)
- #define AFIO_EXTICR3_EXTI9_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI9_PD_Pos)
- #define AFIO_EXTICR3_EXTI9_PD AFIO_EXTICR3_EXTI9_PD_Msk
- #define AFIO_EXTICR3_EXTI9_PE_Pos (6U)
- #define AFIO_EXTICR3_EXTI9_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PE_Pos)
- #define AFIO_EXTICR3_EXTI9_PE AFIO_EXTICR3_EXTI9_PE_Msk
- #define AFIO_EXTICR3_EXTI9_PF_Pos (4U)
- #define AFIO_EXTICR3_EXTI9_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI9_PF_Pos)
- #define AFIO_EXTICR3_EXTI9_PF AFIO_EXTICR3_EXTI9_PF_Msk
- #define AFIO_EXTICR3_EXTI9_PG_Pos (5U)
- #define AFIO_EXTICR3_EXTI9_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI9_PG_Pos)
- #define AFIO_EXTICR3_EXTI9_PG AFIO_EXTICR3_EXTI9_PG_Msk
-
- #define AFIO_EXTICR3_EXTI10_PA 0x00000000U
- #define AFIO_EXTICR3_EXTI10_PB_Pos (8U)
- #define AFIO_EXTICR3_EXTI10_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PB_Pos)
- #define AFIO_EXTICR3_EXTI10_PB AFIO_EXTICR3_EXTI10_PB_Msk
- #define AFIO_EXTICR3_EXTI10_PC_Pos (9U)
- #define AFIO_EXTICR3_EXTI10_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PC_Pos)
- #define AFIO_EXTICR3_EXTI10_PC AFIO_EXTICR3_EXTI10_PC_Msk
- #define AFIO_EXTICR3_EXTI10_PD_Pos (8U)
- #define AFIO_EXTICR3_EXTI10_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI10_PD_Pos)
- #define AFIO_EXTICR3_EXTI10_PD AFIO_EXTICR3_EXTI10_PD_Msk
- #define AFIO_EXTICR3_EXTI10_PE_Pos (10U)
- #define AFIO_EXTICR3_EXTI10_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PE_Pos)
- #define AFIO_EXTICR3_EXTI10_PE AFIO_EXTICR3_EXTI10_PE_Msk
- #define AFIO_EXTICR3_EXTI10_PF_Pos (8U)
- #define AFIO_EXTICR3_EXTI10_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI10_PF_Pos)
- #define AFIO_EXTICR3_EXTI10_PF AFIO_EXTICR3_EXTI10_PF_Msk
- #define AFIO_EXTICR3_EXTI10_PG_Pos (9U)
- #define AFIO_EXTICR3_EXTI10_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI10_PG_Pos)
- #define AFIO_EXTICR3_EXTI10_PG AFIO_EXTICR3_EXTI10_PG_Msk
- #define AFIO_EXTICR3_EXTI11_PA 0x00000000U
- #define AFIO_EXTICR3_EXTI11_PB_Pos (12U)
- #define AFIO_EXTICR3_EXTI11_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PB_Pos)
- #define AFIO_EXTICR3_EXTI11_PB AFIO_EXTICR3_EXTI11_PB_Msk
- #define AFIO_EXTICR3_EXTI11_PC_Pos (13U)
- #define AFIO_EXTICR3_EXTI11_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PC_Pos)
- #define AFIO_EXTICR3_EXTI11_PC AFIO_EXTICR3_EXTI11_PC_Msk
- #define AFIO_EXTICR3_EXTI11_PD_Pos (12U)
- #define AFIO_EXTICR3_EXTI11_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI11_PD_Pos)
- #define AFIO_EXTICR3_EXTI11_PD AFIO_EXTICR3_EXTI11_PD_Msk
- #define AFIO_EXTICR3_EXTI11_PE_Pos (14U)
- #define AFIO_EXTICR3_EXTI11_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PE_Pos)
- #define AFIO_EXTICR3_EXTI11_PE AFIO_EXTICR3_EXTI11_PE_Msk
- #define AFIO_EXTICR3_EXTI11_PF_Pos (12U)
- #define AFIO_EXTICR3_EXTI11_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI11_PF_Pos)
- #define AFIO_EXTICR3_EXTI11_PF AFIO_EXTICR3_EXTI11_PF_Msk
- #define AFIO_EXTICR3_EXTI11_PG_Pos (13U)
- #define AFIO_EXTICR3_EXTI11_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI11_PG_Pos)
- #define AFIO_EXTICR3_EXTI11_PG AFIO_EXTICR3_EXTI11_PG_Msk
- #define AFIO_EXTICR4_EXTI12_Pos (0U)
- #define AFIO_EXTICR4_EXTI12_Msk (0xFUL << AFIO_EXTICR4_EXTI12_Pos)
- #define AFIO_EXTICR4_EXTI12 AFIO_EXTICR4_EXTI12_Msk
- #define AFIO_EXTICR4_EXTI13_Pos (4U)
- #define AFIO_EXTICR4_EXTI13_Msk (0xFUL << AFIO_EXTICR4_EXTI13_Pos)
- #define AFIO_EXTICR4_EXTI13 AFIO_EXTICR4_EXTI13_Msk
- #define AFIO_EXTICR4_EXTI14_Pos (8U)
- #define AFIO_EXTICR4_EXTI14_Msk (0xFUL << AFIO_EXTICR4_EXTI14_Pos)
- #define AFIO_EXTICR4_EXTI14 AFIO_EXTICR4_EXTI14_Msk
- #define AFIO_EXTICR4_EXTI15_Pos (12U)
- #define AFIO_EXTICR4_EXTI15_Msk (0xFUL << AFIO_EXTICR4_EXTI15_Pos)
- #define AFIO_EXTICR4_EXTI15 AFIO_EXTICR4_EXTI15_Msk
- #define AFIO_EXTICR4_EXTI12_PA 0x00000000U
- #define AFIO_EXTICR4_EXTI12_PB_Pos (0U)
- #define AFIO_EXTICR4_EXTI12_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PB_Pos)
- #define AFIO_EXTICR4_EXTI12_PB AFIO_EXTICR4_EXTI12_PB_Msk
- #define AFIO_EXTICR4_EXTI12_PC_Pos (1U)
- #define AFIO_EXTICR4_EXTI12_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PC_Pos)
- #define AFIO_EXTICR4_EXTI12_PC AFIO_EXTICR4_EXTI12_PC_Msk
- #define AFIO_EXTICR4_EXTI12_PD_Pos (0U)
- #define AFIO_EXTICR4_EXTI12_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI12_PD_Pos)
- #define AFIO_EXTICR4_EXTI12_PD AFIO_EXTICR4_EXTI12_PD_Msk
- #define AFIO_EXTICR4_EXTI12_PE_Pos (2U)
- #define AFIO_EXTICR4_EXTI12_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PE_Pos)
- #define AFIO_EXTICR4_EXTI12_PE AFIO_EXTICR4_EXTI12_PE_Msk
- #define AFIO_EXTICR4_EXTI12_PF_Pos (0U)
- #define AFIO_EXTICR4_EXTI12_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI12_PF_Pos)
- #define AFIO_EXTICR4_EXTI12_PF AFIO_EXTICR4_EXTI12_PF_Msk
- #define AFIO_EXTICR4_EXTI12_PG_Pos (1U)
- #define AFIO_EXTICR4_EXTI12_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI12_PG_Pos)
- #define AFIO_EXTICR4_EXTI12_PG AFIO_EXTICR4_EXTI12_PG_Msk
- #define AFIO_EXTICR4_EXTI13_PA 0x00000000U
- #define AFIO_EXTICR4_EXTI13_PB_Pos (4U)
- #define AFIO_EXTICR4_EXTI13_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PB_Pos)
- #define AFIO_EXTICR4_EXTI13_PB AFIO_EXTICR4_EXTI13_PB_Msk
- #define AFIO_EXTICR4_EXTI13_PC_Pos (5U)
- #define AFIO_EXTICR4_EXTI13_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PC_Pos)
- #define AFIO_EXTICR4_EXTI13_PC AFIO_EXTICR4_EXTI13_PC_Msk
- #define AFIO_EXTICR4_EXTI13_PD_Pos (4U)
- #define AFIO_EXTICR4_EXTI13_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI13_PD_Pos)
- #define AFIO_EXTICR4_EXTI13_PD AFIO_EXTICR4_EXTI13_PD_Msk
- #define AFIO_EXTICR4_EXTI13_PE_Pos (6U)
- #define AFIO_EXTICR4_EXTI13_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PE_Pos)
- #define AFIO_EXTICR4_EXTI13_PE AFIO_EXTICR4_EXTI13_PE_Msk
- #define AFIO_EXTICR4_EXTI13_PF_Pos (4U)
- #define AFIO_EXTICR4_EXTI13_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI13_PF_Pos)
- #define AFIO_EXTICR4_EXTI13_PF AFIO_EXTICR4_EXTI13_PF_Msk
- #define AFIO_EXTICR4_EXTI13_PG_Pos (5U)
- #define AFIO_EXTICR4_EXTI13_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI13_PG_Pos)
- #define AFIO_EXTICR4_EXTI13_PG AFIO_EXTICR4_EXTI13_PG_Msk
-
- #define AFIO_EXTICR4_EXTI14_PA 0x00000000U
- #define AFIO_EXTICR4_EXTI14_PB_Pos (8U)
- #define AFIO_EXTICR4_EXTI14_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PB_Pos)
- #define AFIO_EXTICR4_EXTI14_PB AFIO_EXTICR4_EXTI14_PB_Msk
- #define AFIO_EXTICR4_EXTI14_PC_Pos (9U)
- #define AFIO_EXTICR4_EXTI14_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PC_Pos)
- #define AFIO_EXTICR4_EXTI14_PC AFIO_EXTICR4_EXTI14_PC_Msk
- #define AFIO_EXTICR4_EXTI14_PD_Pos (8U)
- #define AFIO_EXTICR4_EXTI14_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI14_PD_Pos)
- #define AFIO_EXTICR4_EXTI14_PD AFIO_EXTICR4_EXTI14_PD_Msk
- #define AFIO_EXTICR4_EXTI14_PE_Pos (10U)
- #define AFIO_EXTICR4_EXTI14_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PE_Pos)
- #define AFIO_EXTICR4_EXTI14_PE AFIO_EXTICR4_EXTI14_PE_Msk
- #define AFIO_EXTICR4_EXTI14_PF_Pos (8U)
- #define AFIO_EXTICR4_EXTI14_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI14_PF_Pos)
- #define AFIO_EXTICR4_EXTI14_PF AFIO_EXTICR4_EXTI14_PF_Msk
- #define AFIO_EXTICR4_EXTI14_PG_Pos (9U)
- #define AFIO_EXTICR4_EXTI14_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI14_PG_Pos)
- #define AFIO_EXTICR4_EXTI14_PG AFIO_EXTICR4_EXTI14_PG_Msk
- #define AFIO_EXTICR4_EXTI15_PA 0x00000000U
- #define AFIO_EXTICR4_EXTI15_PB_Pos (12U)
- #define AFIO_EXTICR4_EXTI15_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PB_Pos)
- #define AFIO_EXTICR4_EXTI15_PB AFIO_EXTICR4_EXTI15_PB_Msk
- #define AFIO_EXTICR4_EXTI15_PC_Pos (13U)
- #define AFIO_EXTICR4_EXTI15_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PC_Pos)
- #define AFIO_EXTICR4_EXTI15_PC AFIO_EXTICR4_EXTI15_PC_Msk
- #define AFIO_EXTICR4_EXTI15_PD_Pos (12U)
- #define AFIO_EXTICR4_EXTI15_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI15_PD_Pos)
- #define AFIO_EXTICR4_EXTI15_PD AFIO_EXTICR4_EXTI15_PD_Msk
- #define AFIO_EXTICR4_EXTI15_PE_Pos (14U)
- #define AFIO_EXTICR4_EXTI15_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PE_Pos)
- #define AFIO_EXTICR4_EXTI15_PE AFIO_EXTICR4_EXTI15_PE_Msk
- #define AFIO_EXTICR4_EXTI15_PF_Pos (12U)
- #define AFIO_EXTICR4_EXTI15_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI15_PF_Pos)
- #define AFIO_EXTICR4_EXTI15_PF AFIO_EXTICR4_EXTI15_PF_Msk
- #define AFIO_EXTICR4_EXTI15_PG_Pos (13U)
- #define AFIO_EXTICR4_EXTI15_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI15_PG_Pos)
- #define AFIO_EXTICR4_EXTI15_PG AFIO_EXTICR4_EXTI15_PG_Msk
- #define AFIO_MAPR2_TIM9_REMAP_Pos (5U)
- #define AFIO_MAPR2_TIM9_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM9_REMAP_Pos)
- #define AFIO_MAPR2_TIM9_REMAP AFIO_MAPR2_TIM9_REMAP_Msk
- #define AFIO_MAPR2_TIM10_REMAP_Pos (6U)
- #define AFIO_MAPR2_TIM10_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM10_REMAP_Pos)
- #define AFIO_MAPR2_TIM10_REMAP AFIO_MAPR2_TIM10_REMAP_Msk
- #define AFIO_MAPR2_TIM11_REMAP_Pos (7U)
- #define AFIO_MAPR2_TIM11_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM11_REMAP_Pos)
- #define AFIO_MAPR2_TIM11_REMAP AFIO_MAPR2_TIM11_REMAP_Msk
- #define AFIO_MAPR2_TIM13_REMAP_Pos (8U)
- #define AFIO_MAPR2_TIM13_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM13_REMAP_Pos)
- #define AFIO_MAPR2_TIM13_REMAP AFIO_MAPR2_TIM13_REMAP_Msk
- #define AFIO_MAPR2_TIM14_REMAP_Pos (9U)
- #define AFIO_MAPR2_TIM14_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM14_REMAP_Pos)
- #define AFIO_MAPR2_TIM14_REMAP AFIO_MAPR2_TIM14_REMAP_Msk
- #define AFIO_MAPR2_FSMC_NADV_REMAP_Pos (10U)
- #define AFIO_MAPR2_FSMC_NADV_REMAP_Msk (0x1UL << AFIO_MAPR2_FSMC_NADV_REMAP_Pos)
- #define AFIO_MAPR2_FSMC_NADV_REMAP AFIO_MAPR2_FSMC_NADV_REMAP_Msk
- #define EXTI_IMR_MR0_Pos (0U)
- #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos)
- #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk
- #define EXTI_IMR_MR1_Pos (1U)
- #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos)
- #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk
- #define EXTI_IMR_MR2_Pos (2U)
- #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos)
- #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk
- #define EXTI_IMR_MR3_Pos (3U)
- #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos)
- #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk
- #define EXTI_IMR_MR4_Pos (4U)
- #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos)
- #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk
- #define EXTI_IMR_MR5_Pos (5U)
- #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos)
- #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk
- #define EXTI_IMR_MR6_Pos (6U)
- #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos)
- #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk
- #define EXTI_IMR_MR7_Pos (7U)
- #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos)
- #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk
- #define EXTI_IMR_MR8_Pos (8U)
- #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos)
- #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk
- #define EXTI_IMR_MR9_Pos (9U)
- #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos)
- #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk
- #define EXTI_IMR_MR10_Pos (10U)
- #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos)
- #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk
- #define EXTI_IMR_MR11_Pos (11U)
- #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos)
- #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk
- #define EXTI_IMR_MR12_Pos (12U)
- #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos)
- #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk
- #define EXTI_IMR_MR13_Pos (13U)
- #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos)
- #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk
- #define EXTI_IMR_MR14_Pos (14U)
- #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos)
- #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk
- #define EXTI_IMR_MR15_Pos (15U)
- #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos)
- #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk
- #define EXTI_IMR_MR16_Pos (16U)
- #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos)
- #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk
- #define EXTI_IMR_MR17_Pos (17U)
- #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos)
- #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk
- #define EXTI_IMR_MR18_Pos (18U)
- #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos)
- #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk
- #define EXTI_IMR_IM0 EXTI_IMR_MR0
- #define EXTI_IMR_IM1 EXTI_IMR_MR1
- #define EXTI_IMR_IM2 EXTI_IMR_MR2
- #define EXTI_IMR_IM3 EXTI_IMR_MR3
- #define EXTI_IMR_IM4 EXTI_IMR_MR4
- #define EXTI_IMR_IM5 EXTI_IMR_MR5
- #define EXTI_IMR_IM6 EXTI_IMR_MR6
- #define EXTI_IMR_IM7 EXTI_IMR_MR7
- #define EXTI_IMR_IM8 EXTI_IMR_MR8
- #define EXTI_IMR_IM9 EXTI_IMR_MR9
- #define EXTI_IMR_IM10 EXTI_IMR_MR10
- #define EXTI_IMR_IM11 EXTI_IMR_MR11
- #define EXTI_IMR_IM12 EXTI_IMR_MR12
- #define EXTI_IMR_IM13 EXTI_IMR_MR13
- #define EXTI_IMR_IM14 EXTI_IMR_MR14
- #define EXTI_IMR_IM15 EXTI_IMR_MR15
- #define EXTI_IMR_IM16 EXTI_IMR_MR16
- #define EXTI_IMR_IM17 EXTI_IMR_MR17
- #define EXTI_IMR_IM18 EXTI_IMR_MR18
- #define EXTI_IMR_IM 0x0007FFFFU
-
- #define EXTI_EMR_MR0_Pos (0U)
- #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos)
- #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk
- #define EXTI_EMR_MR1_Pos (1U)
- #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos)
- #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk
- #define EXTI_EMR_MR2_Pos (2U)
- #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos)
- #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk
- #define EXTI_EMR_MR3_Pos (3U)
- #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos)
- #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk
- #define EXTI_EMR_MR4_Pos (4U)
- #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos)
- #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk
- #define EXTI_EMR_MR5_Pos (5U)
- #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos)
- #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk
- #define EXTI_EMR_MR6_Pos (6U)
- #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos)
- #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk
- #define EXTI_EMR_MR7_Pos (7U)
- #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos)
- #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk
- #define EXTI_EMR_MR8_Pos (8U)
- #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos)
- #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk
- #define EXTI_EMR_MR9_Pos (9U)
- #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos)
- #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk
- #define EXTI_EMR_MR10_Pos (10U)
- #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos)
- #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk
- #define EXTI_EMR_MR11_Pos (11U)
- #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos)
- #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk
- #define EXTI_EMR_MR12_Pos (12U)
- #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos)
- #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk
- #define EXTI_EMR_MR13_Pos (13U)
- #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos)
- #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk
- #define EXTI_EMR_MR14_Pos (14U)
- #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos)
- #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk
- #define EXTI_EMR_MR15_Pos (15U)
- #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos)
- #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk
- #define EXTI_EMR_MR16_Pos (16U)
- #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos)
- #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk
- #define EXTI_EMR_MR17_Pos (17U)
- #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos)
- #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk
- #define EXTI_EMR_MR18_Pos (18U)
- #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos)
- #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk
- #define EXTI_EMR_EM0 EXTI_EMR_MR0
- #define EXTI_EMR_EM1 EXTI_EMR_MR1
- #define EXTI_EMR_EM2 EXTI_EMR_MR2
- #define EXTI_EMR_EM3 EXTI_EMR_MR3
- #define EXTI_EMR_EM4 EXTI_EMR_MR4
- #define EXTI_EMR_EM5 EXTI_EMR_MR5
- #define EXTI_EMR_EM6 EXTI_EMR_MR6
- #define EXTI_EMR_EM7 EXTI_EMR_MR7
- #define EXTI_EMR_EM8 EXTI_EMR_MR8
- #define EXTI_EMR_EM9 EXTI_EMR_MR9
- #define EXTI_EMR_EM10 EXTI_EMR_MR10
- #define EXTI_EMR_EM11 EXTI_EMR_MR11
- #define EXTI_EMR_EM12 EXTI_EMR_MR12
- #define EXTI_EMR_EM13 EXTI_EMR_MR13
- #define EXTI_EMR_EM14 EXTI_EMR_MR14
- #define EXTI_EMR_EM15 EXTI_EMR_MR15
- #define EXTI_EMR_EM16 EXTI_EMR_MR16
- #define EXTI_EMR_EM17 EXTI_EMR_MR17
- #define EXTI_EMR_EM18 EXTI_EMR_MR18
- #define EXTI_RTSR_TR0_Pos (0U)
- #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos)
- #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk
- #define EXTI_RTSR_TR1_Pos (1U)
- #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos)
- #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk
- #define EXTI_RTSR_TR2_Pos (2U)
- #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos)
- #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk
- #define EXTI_RTSR_TR3_Pos (3U)
- #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos)
- #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk
- #define EXTI_RTSR_TR4_Pos (4U)
- #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos)
- #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk
- #define EXTI_RTSR_TR5_Pos (5U)
- #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos)
- #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk
- #define EXTI_RTSR_TR6_Pos (6U)
- #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos)
- #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk
- #define EXTI_RTSR_TR7_Pos (7U)
- #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos)
- #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk
- #define EXTI_RTSR_TR8_Pos (8U)
- #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos)
- #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk
- #define EXTI_RTSR_TR9_Pos (9U)
- #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos)
- #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk
- #define EXTI_RTSR_TR10_Pos (10U)
- #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos)
- #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk
- #define EXTI_RTSR_TR11_Pos (11U)
- #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos)
- #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk
- #define EXTI_RTSR_TR12_Pos (12U)
- #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos)
- #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk
- #define EXTI_RTSR_TR13_Pos (13U)
- #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos)
- #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk
- #define EXTI_RTSR_TR14_Pos (14U)
- #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos)
- #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk
- #define EXTI_RTSR_TR15_Pos (15U)
- #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos)
- #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk
- #define EXTI_RTSR_TR16_Pos (16U)
- #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos)
- #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk
- #define EXTI_RTSR_TR17_Pos (17U)
- #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos)
- #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk
- #define EXTI_RTSR_TR18_Pos (18U)
- #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos)
- #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk
- #define EXTI_RTSR_RT0 EXTI_RTSR_TR0
- #define EXTI_RTSR_RT1 EXTI_RTSR_TR1
- #define EXTI_RTSR_RT2 EXTI_RTSR_TR2
- #define EXTI_RTSR_RT3 EXTI_RTSR_TR3
- #define EXTI_RTSR_RT4 EXTI_RTSR_TR4
- #define EXTI_RTSR_RT5 EXTI_RTSR_TR5
- #define EXTI_RTSR_RT6 EXTI_RTSR_TR6
- #define EXTI_RTSR_RT7 EXTI_RTSR_TR7
- #define EXTI_RTSR_RT8 EXTI_RTSR_TR8
- #define EXTI_RTSR_RT9 EXTI_RTSR_TR9
- #define EXTI_RTSR_RT10 EXTI_RTSR_TR10
- #define EXTI_RTSR_RT11 EXTI_RTSR_TR11
- #define EXTI_RTSR_RT12 EXTI_RTSR_TR12
- #define EXTI_RTSR_RT13 EXTI_RTSR_TR13
- #define EXTI_RTSR_RT14 EXTI_RTSR_TR14
- #define EXTI_RTSR_RT15 EXTI_RTSR_TR15
- #define EXTI_RTSR_RT16 EXTI_RTSR_TR16
- #define EXTI_RTSR_RT17 EXTI_RTSR_TR17
- #define EXTI_RTSR_RT18 EXTI_RTSR_TR18
- #define EXTI_FTSR_TR0_Pos (0U)
- #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos)
- #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk
- #define EXTI_FTSR_TR1_Pos (1U)
- #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos)
- #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk
- #define EXTI_FTSR_TR2_Pos (2U)
- #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos)
- #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk
- #define EXTI_FTSR_TR3_Pos (3U)
- #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos)
- #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk
- #define EXTI_FTSR_TR4_Pos (4U)
- #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos)
- #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk
- #define EXTI_FTSR_TR5_Pos (5U)
- #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos)
- #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk
- #define EXTI_FTSR_TR6_Pos (6U)
- #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos)
- #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk
- #define EXTI_FTSR_TR7_Pos (7U)
- #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos)
- #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk
- #define EXTI_FTSR_TR8_Pos (8U)
- #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos)
- #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk
- #define EXTI_FTSR_TR9_Pos (9U)
- #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos)
- #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk
- #define EXTI_FTSR_TR10_Pos (10U)
- #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos)
- #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk
- #define EXTI_FTSR_TR11_Pos (11U)
- #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos)
- #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk
- #define EXTI_FTSR_TR12_Pos (12U)
- #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos)
- #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk
- #define EXTI_FTSR_TR13_Pos (13U)
- #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos)
- #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk
- #define EXTI_FTSR_TR14_Pos (14U)
- #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos)
- #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk
- #define EXTI_FTSR_TR15_Pos (15U)
- #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos)
- #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk
- #define EXTI_FTSR_TR16_Pos (16U)
- #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos)
- #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk
- #define EXTI_FTSR_TR17_Pos (17U)
- #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos)
- #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk
- #define EXTI_FTSR_TR18_Pos (18U)
- #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos)
- #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk
- #define EXTI_FTSR_FT0 EXTI_FTSR_TR0
- #define EXTI_FTSR_FT1 EXTI_FTSR_TR1
- #define EXTI_FTSR_FT2 EXTI_FTSR_TR2
- #define EXTI_FTSR_FT3 EXTI_FTSR_TR3
- #define EXTI_FTSR_FT4 EXTI_FTSR_TR4
- #define EXTI_FTSR_FT5 EXTI_FTSR_TR5
- #define EXTI_FTSR_FT6 EXTI_FTSR_TR6
- #define EXTI_FTSR_FT7 EXTI_FTSR_TR7
- #define EXTI_FTSR_FT8 EXTI_FTSR_TR8
- #define EXTI_FTSR_FT9 EXTI_FTSR_TR9
- #define EXTI_FTSR_FT10 EXTI_FTSR_TR10
- #define EXTI_FTSR_FT11 EXTI_FTSR_TR11
- #define EXTI_FTSR_FT12 EXTI_FTSR_TR12
- #define EXTI_FTSR_FT13 EXTI_FTSR_TR13
- #define EXTI_FTSR_FT14 EXTI_FTSR_TR14
- #define EXTI_FTSR_FT15 EXTI_FTSR_TR15
- #define EXTI_FTSR_FT16 EXTI_FTSR_TR16
- #define EXTI_FTSR_FT17 EXTI_FTSR_TR17
- #define EXTI_FTSR_FT18 EXTI_FTSR_TR18
- #define EXTI_SWIER_SWIER0_Pos (0U)
- #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos)
- #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk
- #define EXTI_SWIER_SWIER1_Pos (1U)
- #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos)
- #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk
- #define EXTI_SWIER_SWIER2_Pos (2U)
- #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos)
- #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk
- #define EXTI_SWIER_SWIER3_Pos (3U)
- #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos)
- #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk
- #define EXTI_SWIER_SWIER4_Pos (4U)
- #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos)
- #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk
- #define EXTI_SWIER_SWIER5_Pos (5U)
- #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos)
- #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk
- #define EXTI_SWIER_SWIER6_Pos (6U)
- #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos)
- #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk
- #define EXTI_SWIER_SWIER7_Pos (7U)
- #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos)
- #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk
- #define EXTI_SWIER_SWIER8_Pos (8U)
- #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos)
- #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk
- #define EXTI_SWIER_SWIER9_Pos (9U)
- #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos)
- #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk
- #define EXTI_SWIER_SWIER10_Pos (10U)
- #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos)
- #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk
- #define EXTI_SWIER_SWIER11_Pos (11U)
- #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos)
- #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk
- #define EXTI_SWIER_SWIER12_Pos (12U)
- #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos)
- #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk
- #define EXTI_SWIER_SWIER13_Pos (13U)
- #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos)
- #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk
- #define EXTI_SWIER_SWIER14_Pos (14U)
- #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos)
- #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk
- #define EXTI_SWIER_SWIER15_Pos (15U)
- #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos)
- #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk
- #define EXTI_SWIER_SWIER16_Pos (16U)
- #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos)
- #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk
- #define EXTI_SWIER_SWIER17_Pos (17U)
- #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos)
- #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk
- #define EXTI_SWIER_SWIER18_Pos (18U)
- #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos)
- #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk
- #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0
- #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1
- #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2
- #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3
- #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4
- #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5
- #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6
- #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7
- #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8
- #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9
- #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10
- #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11
- #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12
- #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13
- #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14
- #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15
- #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16
- #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17
- #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18
- #define EXTI_PR_PR0_Pos (0U)
- #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos)
- #define EXTI_PR_PR0 EXTI_PR_PR0_Msk
- #define EXTI_PR_PR1_Pos (1U)
- #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos)
- #define EXTI_PR_PR1 EXTI_PR_PR1_Msk
- #define EXTI_PR_PR2_Pos (2U)
- #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos)
- #define EXTI_PR_PR2 EXTI_PR_PR2_Msk
- #define EXTI_PR_PR3_Pos (3U)
- #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos)
- #define EXTI_PR_PR3 EXTI_PR_PR3_Msk
- #define EXTI_PR_PR4_Pos (4U)
- #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos)
- #define EXTI_PR_PR4 EXTI_PR_PR4_Msk
- #define EXTI_PR_PR5_Pos (5U)
- #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos)
- #define EXTI_PR_PR5 EXTI_PR_PR5_Msk
- #define EXTI_PR_PR6_Pos (6U)
- #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos)
- #define EXTI_PR_PR6 EXTI_PR_PR6_Msk
- #define EXTI_PR_PR7_Pos (7U)
- #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos)
- #define EXTI_PR_PR7 EXTI_PR_PR7_Msk
- #define EXTI_PR_PR8_Pos (8U)
- #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos)
- #define EXTI_PR_PR8 EXTI_PR_PR8_Msk
- #define EXTI_PR_PR9_Pos (9U)
- #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos)
- #define EXTI_PR_PR9 EXTI_PR_PR9_Msk
- #define EXTI_PR_PR10_Pos (10U)
- #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos)
- #define EXTI_PR_PR10 EXTI_PR_PR10_Msk
- #define EXTI_PR_PR11_Pos (11U)
- #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos)
- #define EXTI_PR_PR11 EXTI_PR_PR11_Msk
- #define EXTI_PR_PR12_Pos (12U)
- #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos)
- #define EXTI_PR_PR12 EXTI_PR_PR12_Msk
- #define EXTI_PR_PR13_Pos (13U)
- #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos)
- #define EXTI_PR_PR13 EXTI_PR_PR13_Msk
- #define EXTI_PR_PR14_Pos (14U)
- #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos)
- #define EXTI_PR_PR14 EXTI_PR_PR14_Msk
- #define EXTI_PR_PR15_Pos (15U)
- #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos)
- #define EXTI_PR_PR15 EXTI_PR_PR15_Msk
- #define EXTI_PR_PR16_Pos (16U)
- #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos)
- #define EXTI_PR_PR16 EXTI_PR_PR16_Msk
- #define EXTI_PR_PR17_Pos (17U)
- #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos)
- #define EXTI_PR_PR17 EXTI_PR_PR17_Msk
- #define EXTI_PR_PR18_Pos (18U)
- #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos)
- #define EXTI_PR_PR18 EXTI_PR_PR18_Msk
- #define EXTI_PR_PIF0 EXTI_PR_PR0
- #define EXTI_PR_PIF1 EXTI_PR_PR1
- #define EXTI_PR_PIF2 EXTI_PR_PR2
- #define EXTI_PR_PIF3 EXTI_PR_PR3
- #define EXTI_PR_PIF4 EXTI_PR_PR4
- #define EXTI_PR_PIF5 EXTI_PR_PR5
- #define EXTI_PR_PIF6 EXTI_PR_PR6
- #define EXTI_PR_PIF7 EXTI_PR_PR7
- #define EXTI_PR_PIF8 EXTI_PR_PR8
- #define EXTI_PR_PIF9 EXTI_PR_PR9
- #define EXTI_PR_PIF10 EXTI_PR_PR10
- #define EXTI_PR_PIF11 EXTI_PR_PR11
- #define EXTI_PR_PIF12 EXTI_PR_PR12
- #define EXTI_PR_PIF13 EXTI_PR_PR13
- #define EXTI_PR_PIF14 EXTI_PR_PR14
- #define EXTI_PR_PIF15 EXTI_PR_PR15
- #define EXTI_PR_PIF16 EXTI_PR_PR16
- #define EXTI_PR_PIF17 EXTI_PR_PR17
- #define EXTI_PR_PIF18 EXTI_PR_PR18
- #define DMA_ISR_GIF1_Pos (0U)
- #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos)
- #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk
- #define DMA_ISR_TCIF1_Pos (1U)
- #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos)
- #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk
- #define DMA_ISR_HTIF1_Pos (2U)
- #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos)
- #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk
- #define DMA_ISR_TEIF1_Pos (3U)
- #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos)
- #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk
- #define DMA_ISR_GIF2_Pos (4U)
- #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos)
- #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk
- #define DMA_ISR_TCIF2_Pos (5U)
- #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos)
- #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk
- #define DMA_ISR_HTIF2_Pos (6U)
- #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos)
- #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk
- #define DMA_ISR_TEIF2_Pos (7U)
- #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos)
- #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk
- #define DMA_ISR_GIF3_Pos (8U)
- #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos)
- #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk
- #define DMA_ISR_TCIF3_Pos (9U)
- #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos)
- #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk
- #define DMA_ISR_HTIF3_Pos (10U)
- #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos)
- #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk
- #define DMA_ISR_TEIF3_Pos (11U)
- #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos)
- #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk
- #define DMA_ISR_GIF4_Pos (12U)
- #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos)
- #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk
- #define DMA_ISR_TCIF4_Pos (13U)
- #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos)
- #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk
- #define DMA_ISR_HTIF4_Pos (14U)
- #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos)
- #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk
- #define DMA_ISR_TEIF4_Pos (15U)
- #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos)
- #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk
- #define DMA_ISR_GIF5_Pos (16U)
- #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos)
- #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk
- #define DMA_ISR_TCIF5_Pos (17U)
- #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos)
- #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk
- #define DMA_ISR_HTIF5_Pos (18U)
- #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos)
- #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk
- #define DMA_ISR_TEIF5_Pos (19U)
- #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos)
- #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk
- #define DMA_ISR_GIF6_Pos (20U)
- #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos)
- #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk
- #define DMA_ISR_TCIF6_Pos (21U)
- #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos)
- #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk
- #define DMA_ISR_HTIF6_Pos (22U)
- #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos)
- #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk
- #define DMA_ISR_TEIF6_Pos (23U)
- #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos)
- #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk
- #define DMA_ISR_GIF7_Pos (24U)
- #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos)
- #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk
- #define DMA_ISR_TCIF7_Pos (25U)
- #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos)
- #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk
- #define DMA_ISR_HTIF7_Pos (26U)
- #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos)
- #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk
- #define DMA_ISR_TEIF7_Pos (27U)
- #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos)
- #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk
- #define DMA_IFCR_CGIF1_Pos (0U)
- #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos)
- #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk
- #define DMA_IFCR_CTCIF1_Pos (1U)
- #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos)
- #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk
- #define DMA_IFCR_CHTIF1_Pos (2U)
- #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos)
- #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk
- #define DMA_IFCR_CTEIF1_Pos (3U)
- #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos)
- #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk
- #define DMA_IFCR_CGIF2_Pos (4U)
- #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos)
- #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk
- #define DMA_IFCR_CTCIF2_Pos (5U)
- #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos)
- #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk
- #define DMA_IFCR_CHTIF2_Pos (6U)
- #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos)
- #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk
- #define DMA_IFCR_CTEIF2_Pos (7U)
- #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos)
- #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk
- #define DMA_IFCR_CGIF3_Pos (8U)
- #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos)
- #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk
- #define DMA_IFCR_CTCIF3_Pos (9U)
- #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos)
- #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk
- #define DMA_IFCR_CHTIF3_Pos (10U)
- #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos)
- #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk
- #define DMA_IFCR_CTEIF3_Pos (11U)
- #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos)
- #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk
- #define DMA_IFCR_CGIF4_Pos (12U)
- #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos)
- #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk
- #define DMA_IFCR_CTCIF4_Pos (13U)
- #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos)
- #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk
- #define DMA_IFCR_CHTIF4_Pos (14U)
- #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos)
- #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk
- #define DMA_IFCR_CTEIF4_Pos (15U)
- #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos)
- #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk
- #define DMA_IFCR_CGIF5_Pos (16U)
- #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos)
- #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk
- #define DMA_IFCR_CTCIF5_Pos (17U)
- #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos)
- #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk
- #define DMA_IFCR_CHTIF5_Pos (18U)
- #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos)
- #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk
- #define DMA_IFCR_CTEIF5_Pos (19U)
- #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos)
- #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk
- #define DMA_IFCR_CGIF6_Pos (20U)
- #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos)
- #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk
- #define DMA_IFCR_CTCIF6_Pos (21U)
- #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos)
- #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk
- #define DMA_IFCR_CHTIF6_Pos (22U)
- #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos)
- #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk
- #define DMA_IFCR_CTEIF6_Pos (23U)
- #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos)
- #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk
- #define DMA_IFCR_CGIF7_Pos (24U)
- #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos)
- #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk
- #define DMA_IFCR_CTCIF7_Pos (25U)
- #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos)
- #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk
- #define DMA_IFCR_CHTIF7_Pos (26U)
- #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos)
- #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk
- #define DMA_IFCR_CTEIF7_Pos (27U)
- #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos)
- #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk
- #define DMA_CCR_EN_Pos (0U)
- #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos)
- #define DMA_CCR_EN DMA_CCR_EN_Msk
- #define DMA_CCR_TCIE_Pos (1U)
- #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos)
- #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk
- #define DMA_CCR_HTIE_Pos (2U)
- #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos)
- #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk
- #define DMA_CCR_TEIE_Pos (3U)
- #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos)
- #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk
- #define DMA_CCR_DIR_Pos (4U)
- #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos)
- #define DMA_CCR_DIR DMA_CCR_DIR_Msk
- #define DMA_CCR_CIRC_Pos (5U)
- #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos)
- #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk
- #define DMA_CCR_PINC_Pos (6U)
- #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos)
- #define DMA_CCR_PINC DMA_CCR_PINC_Msk
- #define DMA_CCR_MINC_Pos (7U)
- #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos)
- #define DMA_CCR_MINC DMA_CCR_MINC_Msk
- #define DMA_CCR_PSIZE_Pos (8U)
- #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos)
- #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk
- #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos)
- #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos)
- #define DMA_CCR_MSIZE_Pos (10U)
- #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos)
- #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk
- #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos)
- #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos)
- #define DMA_CCR_PL_Pos (12U)
- #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos)
- #define DMA_CCR_PL DMA_CCR_PL_Msk
- #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos)
- #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos)
- #define DMA_CCR_MEM2MEM_Pos (14U)
- #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos)
- #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk
- #define DMA_CNDTR_NDT_Pos (0U)
- #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos)
- #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk
- #define DMA_CPAR_PA_Pos (0U)
- #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos)
- #define DMA_CPAR_PA DMA_CPAR_PA_Msk
- #define DMA_CMAR_MA_Pos (0U)
- #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos)
- #define DMA_CMAR_MA DMA_CMAR_MA_Msk
- #define ADC_MULTIMODE_SUPPORT
- #define ADC_SR_AWD_Pos (0U)
- #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos)
- #define ADC_SR_AWD ADC_SR_AWD_Msk
- #define ADC_SR_EOS_Pos (1U)
- #define ADC_SR_EOS_Msk (0x1UL << ADC_SR_EOS_Pos)
- #define ADC_SR_EOS ADC_SR_EOS_Msk
- #define ADC_SR_JEOS_Pos (2U)
- #define ADC_SR_JEOS_Msk (0x1UL << ADC_SR_JEOS_Pos)
- #define ADC_SR_JEOS ADC_SR_JEOS_Msk
- #define ADC_SR_JSTRT_Pos (3U)
- #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos)
- #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk
- #define ADC_SR_STRT_Pos (4U)
- #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos)
- #define ADC_SR_STRT ADC_SR_STRT_Msk
- #define ADC_SR_EOC (ADC_SR_EOS)
- #define ADC_SR_JEOC (ADC_SR_JEOS)
- #define ADC_CR1_AWDCH_Pos (0U)
- #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk
- #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_EOSIE_Pos (5U)
- #define ADC_CR1_EOSIE_Msk (0x1UL << ADC_CR1_EOSIE_Pos)
- #define ADC_CR1_EOSIE ADC_CR1_EOSIE_Msk
- #define ADC_CR1_AWDIE_Pos (6U)
- #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos)
- #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk
- #define ADC_CR1_JEOSIE_Pos (7U)
- #define ADC_CR1_JEOSIE_Msk (0x1UL << ADC_CR1_JEOSIE_Pos)
- #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk
- #define ADC_CR1_SCAN_Pos (8U)
- #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos)
- #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk
- #define ADC_CR1_AWDSGL_Pos (9U)
- #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos)
- #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk
- #define ADC_CR1_JAUTO_Pos (10U)
- #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos)
- #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk
- #define ADC_CR1_DISCEN_Pos (11U)
- #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos)
- #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk
- #define ADC_CR1_JDISCEN_Pos (12U)
- #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos)
- #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk
- #define ADC_CR1_DISCNUM_Pos (13U)
- #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk
- #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_DUALMOD_Pos (16U)
- #define ADC_CR1_DUALMOD_Msk (0xFUL << ADC_CR1_DUALMOD_Pos)
- #define ADC_CR1_DUALMOD ADC_CR1_DUALMOD_Msk
- #define ADC_CR1_DUALMOD_0 (0x1UL << ADC_CR1_DUALMOD_Pos)
- #define ADC_CR1_DUALMOD_1 (0x2UL << ADC_CR1_DUALMOD_Pos)
- #define ADC_CR1_DUALMOD_2 (0x4UL << ADC_CR1_DUALMOD_Pos)
- #define ADC_CR1_DUALMOD_3 (0x8UL << ADC_CR1_DUALMOD_Pos)
- #define ADC_CR1_JAWDEN_Pos (22U)
- #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos)
- #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk
- #define ADC_CR1_AWDEN_Pos (23U)
- #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos)
- #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk
- #define ADC_CR1_EOCIE (ADC_CR1_EOSIE)
- #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE)
- #define ADC_CR2_ADON_Pos (0U)
- #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos)
- #define ADC_CR2_ADON ADC_CR2_ADON_Msk
- #define ADC_CR2_CONT_Pos (1U)
- #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos)
- #define ADC_CR2_CONT ADC_CR2_CONT_Msk
- #define ADC_CR2_CAL_Pos (2U)
- #define ADC_CR2_CAL_Msk (0x1UL << ADC_CR2_CAL_Pos)
- #define ADC_CR2_CAL ADC_CR2_CAL_Msk
- #define ADC_CR2_RSTCAL_Pos (3U)
- #define ADC_CR2_RSTCAL_Msk (0x1UL << ADC_CR2_RSTCAL_Pos)
- #define ADC_CR2_RSTCAL ADC_CR2_RSTCAL_Msk
- #define ADC_CR2_DMA_Pos (8U)
- #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos)
- #define ADC_CR2_DMA ADC_CR2_DMA_Msk
- #define ADC_CR2_ALIGN_Pos (11U)
- #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos)
- #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk
- #define ADC_CR2_JEXTSEL_Pos (12U)
- #define ADC_CR2_JEXTSEL_Msk (0x7UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk
- #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTTRIG_Pos (15U)
- #define ADC_CR2_JEXTTRIG_Msk (0x1UL << ADC_CR2_JEXTTRIG_Pos)
- #define ADC_CR2_JEXTTRIG ADC_CR2_JEXTTRIG_Msk
- #define ADC_CR2_EXTSEL_Pos (17U)
- #define ADC_CR2_EXTSEL_Msk (0x7UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk
- #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTTRIG_Pos (20U)
- #define ADC_CR2_EXTTRIG_Msk (0x1UL << ADC_CR2_EXTTRIG_Pos)
- #define ADC_CR2_EXTTRIG ADC_CR2_EXTTRIG_Msk
- #define ADC_CR2_JSWSTART_Pos (21U)
- #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos)
- #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk
- #define ADC_CR2_SWSTART_Pos (22U)
- #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos)
- #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk
- #define ADC_CR2_TSVREFE_Pos (23U)
- #define ADC_CR2_TSVREFE_Msk (0x1UL << ADC_CR2_TSVREFE_Pos)
- #define ADC_CR2_TSVREFE ADC_CR2_TSVREFE_Msk
- #define ADC_SMPR1_SMP10_Pos (0U)
- #define ADC_SMPR1_SMP10_Msk (0x7UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk
- #define ADC_SMPR1_SMP10_0 (0x1UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP10_1 (0x2UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP10_2 (0x4UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP11_Pos (3U)
- #define ADC_SMPR1_SMP11_Msk (0x7UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk
- #define ADC_SMPR1_SMP11_0 (0x1UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP11_1 (0x2UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP11_2 (0x4UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP12_Pos (6U)
- #define ADC_SMPR1_SMP12_Msk (0x7UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk
- #define ADC_SMPR1_SMP12_0 (0x1UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP12_1 (0x2UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP12_2 (0x4UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP13_Pos (9U)
- #define ADC_SMPR1_SMP13_Msk (0x7UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk
- #define ADC_SMPR1_SMP13_0 (0x1UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP13_1 (0x2UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP13_2 (0x4UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP14_Pos (12U)
- #define ADC_SMPR1_SMP14_Msk (0x7UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk
- #define ADC_SMPR1_SMP14_0 (0x1UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP14_1 (0x2UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP14_2 (0x4UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP15_Pos (15U)
- #define ADC_SMPR1_SMP15_Msk (0x7UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk
- #define ADC_SMPR1_SMP15_0 (0x1UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP15_1 (0x2UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP15_2 (0x4UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP16_Pos (18U)
- #define ADC_SMPR1_SMP16_Msk (0x7UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk
- #define ADC_SMPR1_SMP16_0 (0x1UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP16_1 (0x2UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP16_2 (0x4UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP17_Pos (21U)
- #define ADC_SMPR1_SMP17_Msk (0x7UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk
- #define ADC_SMPR1_SMP17_0 (0x1UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR1_SMP17_1 (0x2UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR1_SMP17_2 (0x4UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR2_SMP0_Pos (0U)
- #define ADC_SMPR2_SMP0_Msk (0x7UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk
- #define ADC_SMPR2_SMP0_0 (0x1UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP0_1 (0x2UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP0_2 (0x4UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP1_Pos (3U)
- #define ADC_SMPR2_SMP1_Msk (0x7UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk
- #define ADC_SMPR2_SMP1_0 (0x1UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP1_1 (0x2UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP1_2 (0x4UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP2_Pos (6U)
- #define ADC_SMPR2_SMP2_Msk (0x7UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk
- #define ADC_SMPR2_SMP2_0 (0x1UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP2_1 (0x2UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP2_2 (0x4UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP3_Pos (9U)
- #define ADC_SMPR2_SMP3_Msk (0x7UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk
- #define ADC_SMPR2_SMP3_0 (0x1UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP3_1 (0x2UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP3_2 (0x4UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP4_Pos (12U)
- #define ADC_SMPR2_SMP4_Msk (0x7UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk
- #define ADC_SMPR2_SMP4_0 (0x1UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP4_1 (0x2UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP4_2 (0x4UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP5_Pos (15U)
- #define ADC_SMPR2_SMP5_Msk (0x7UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk
- #define ADC_SMPR2_SMP5_0 (0x1UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP5_1 (0x2UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP5_2 (0x4UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP6_Pos (18U)
- #define ADC_SMPR2_SMP6_Msk (0x7UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk
- #define ADC_SMPR2_SMP6_0 (0x1UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP6_1 (0x2UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP6_2 (0x4UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP7_Pos (21U)
- #define ADC_SMPR2_SMP7_Msk (0x7UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk
- #define ADC_SMPR2_SMP7_0 (0x1UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP7_1 (0x2UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP7_2 (0x4UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP8_Pos (24U)
- #define ADC_SMPR2_SMP8_Msk (0x7UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk
- #define ADC_SMPR2_SMP8_0 (0x1UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP8_1 (0x2UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP8_2 (0x4UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP9_Pos (27U)
- #define ADC_SMPR2_SMP9_Msk (0x7UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk
- #define ADC_SMPR2_SMP9_0 (0x1UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_SMPR2_SMP9_1 (0x2UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_SMPR2_SMP9_2 (0x4UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_JOFR1_JOFFSET1_Pos (0U)
- #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos)
- #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk
- #define ADC_JOFR2_JOFFSET2_Pos (0U)
- #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos)
- #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk
- #define ADC_JOFR3_JOFFSET3_Pos (0U)
- #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos)
- #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk
- #define ADC_JOFR4_JOFFSET4_Pos (0U)
- #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos)
- #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk
- #define ADC_HTR_HT_Pos (0U)
- #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos)
- #define ADC_HTR_HT ADC_HTR_HT_Msk
- #define ADC_LTR_LT_Pos (0U)
- #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos)
- #define ADC_LTR_LT ADC_LTR_LT_Msk
- #define ADC_SQR1_SQ13_Pos (0U)
- #define ADC_SQR1_SQ13_Msk (0x1FUL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk
- #define ADC_SQR1_SQ13_0 (0x01UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_1 (0x02UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_2 (0x04UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_3 (0x08UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_4 (0x10UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ14_Pos (5U)
- #define ADC_SQR1_SQ14_Msk (0x1FUL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk
- #define ADC_SQR1_SQ14_0 (0x01UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_1 (0x02UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_2 (0x04UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_3 (0x08UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_4 (0x10UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ15_Pos (10U)
- #define ADC_SQR1_SQ15_Msk (0x1FUL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk
- #define ADC_SQR1_SQ15_0 (0x01UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_1 (0x02UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_2 (0x04UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_3 (0x08UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_4 (0x10UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ16_Pos (15U)
- #define ADC_SQR1_SQ16_Msk (0x1FUL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk
- #define ADC_SQR1_SQ16_0 (0x01UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_1 (0x02UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_2 (0x04UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_3 (0x08UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_4 (0x10UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_L_Pos (20U)
- #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L ADC_SQR1_L_Msk
- #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos)
- #define ADC_SQR2_SQ7_Pos (0U)
- #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk
- #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ8_Pos (5U)
- #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk
- #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ9_Pos (10U)
- #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk
- #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ10_Pos (15U)
- #define ADC_SQR2_SQ10_Msk (0x1FUL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk
- #define ADC_SQR2_SQ10_0 (0x01UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_1 (0x02UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_2 (0x04UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_3 (0x08UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_4 (0x10UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ11_Pos (20U)
- #define ADC_SQR2_SQ11_Msk (0x1FUL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk
- #define ADC_SQR2_SQ11_0 (0x01UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_1 (0x02UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_2 (0x04UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_3 (0x08UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_4 (0x10UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ12_Pos (25U)
- #define ADC_SQR2_SQ12_Msk (0x1FUL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk
- #define ADC_SQR2_SQ12_0 (0x01UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_1 (0x02UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_2 (0x04UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_3 (0x08UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_4 (0x10UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR3_SQ1_Pos (0U)
- #define ADC_SQR3_SQ1_Msk (0x1FUL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk
- #define ADC_SQR3_SQ1_0 (0x01UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_1 (0x02UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_2 (0x04UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_3 (0x08UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_4 (0x10UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ2_Pos (5U)
- #define ADC_SQR3_SQ2_Msk (0x1FUL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk
- #define ADC_SQR3_SQ2_0 (0x01UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_1 (0x02UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_2 (0x04UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_3 (0x08UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_4 (0x10UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ3_Pos (10U)
- #define ADC_SQR3_SQ3_Msk (0x1FUL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk
- #define ADC_SQR3_SQ3_0 (0x01UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_1 (0x02UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_2 (0x04UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_3 (0x08UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_4 (0x10UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ4_Pos (15U)
- #define ADC_SQR3_SQ4_Msk (0x1FUL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk
- #define ADC_SQR3_SQ4_0 (0x01UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_1 (0x02UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_2 (0x04UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_3 (0x08UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_4 (0x10UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ5_Pos (20U)
- #define ADC_SQR3_SQ5_Msk (0x1FUL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk
- #define ADC_SQR3_SQ5_0 (0x01UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_1 (0x02UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_2 (0x04UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_3 (0x08UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_4 (0x10UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ6_Pos (25U)
- #define ADC_SQR3_SQ6_Msk (0x1FUL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk
- #define ADC_SQR3_SQ6_0 (0x01UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_1 (0x02UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_2 (0x04UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_3 (0x08UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_4 (0x10UL << ADC_SQR3_SQ6_Pos)
- #define ADC_JSQR_JSQ1_Pos (0U)
- #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk
- #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ2_Pos (5U)
- #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk
- #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ3_Pos (10U)
- #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk
- #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ4_Pos (15U)
- #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk
- #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JL_Pos (20U)
- #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos)
- #define ADC_JSQR_JL ADC_JSQR_JL_Msk
- #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos)
- #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos)
- #define ADC_JDR1_JDATA_Pos (0U)
- #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos)
- #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk
- #define ADC_JDR2_JDATA_Pos (0U)
- #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos)
- #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk
- #define ADC_JDR3_JDATA_Pos (0U)
- #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos)
- #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk
- #define ADC_JDR4_JDATA_Pos (0U)
- #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos)
- #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk
- #define ADC_DR_DATA_Pos (0U)
- #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos)
- #define ADC_DR_DATA ADC_DR_DATA_Msk
- #define ADC_DR_ADC2DATA_Pos (16U)
- #define ADC_DR_ADC2DATA_Msk (0xFFFFUL << ADC_DR_ADC2DATA_Pos)
- #define ADC_DR_ADC2DATA ADC_DR_ADC2DATA_Msk
- #define DAC_CR_EN1_Pos (0U)
- #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos)
- #define DAC_CR_EN1 DAC_CR_EN1_Msk
- #define DAC_CR_BOFF1_Pos (1U)
- #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos)
- #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk
- #define DAC_CR_TEN1_Pos (2U)
- #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos)
- #define DAC_CR_TEN1 DAC_CR_TEN1_Msk
- #define DAC_CR_TSEL1_Pos (3U)
- #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk
- #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_WAVE1_Pos (6U)
- #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos)
- #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk
- #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos)
- #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos)
- #define DAC_CR_MAMP1_Pos (8U)
- #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk
- #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_DMAEN1_Pos (12U)
- #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos)
- #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk
- #define DAC_CR_EN2_Pos (16U)
- #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos)
- #define DAC_CR_EN2 DAC_CR_EN2_Msk
- #define DAC_CR_BOFF2_Pos (17U)
- #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos)
- #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk
- #define DAC_CR_TEN2_Pos (18U)
- #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos)
- #define DAC_CR_TEN2 DAC_CR_TEN2_Msk
- #define DAC_CR_TSEL2_Pos (19U)
- #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk
- #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_WAVE2_Pos (22U)
- #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos)
- #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk
- #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos)
- #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos)
- #define DAC_CR_MAMP2_Pos (24U)
- #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk
- #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_DMAEN2_Pos (28U)
- #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos)
- #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk
- #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
- #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos)
- #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk
- #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
- #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos)
- #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk
- #define DAC_DHR12R1_DACC1DHR_Pos (0U)
- #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos)
- #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk
- #define DAC_DHR12L1_DACC1DHR_Pos (4U)
- #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos)
- #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk
- #define DAC_DHR8R1_DACC1DHR_Pos (0U)
- #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos)
- #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk
- #define DAC_DHR12R2_DACC2DHR_Pos (0U)
- #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos)
- #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk
- #define DAC_DHR12L2_DACC2DHR_Pos (4U)
- #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos)
- #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk
- #define DAC_DHR8R2_DACC2DHR_Pos (0U)
- #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos)
- #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk
- #define DAC_DHR12RD_DACC1DHR_Pos (0U)
- #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos)
- #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk
- #define DAC_DHR12RD_DACC2DHR_Pos (16U)
- #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos)
- #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk
- #define DAC_DHR12LD_DACC1DHR_Pos (4U)
- #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos)
- #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk
- #define DAC_DHR12LD_DACC2DHR_Pos (20U)
- #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos)
- #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk
- #define DAC_DHR8RD_DACC1DHR_Pos (0U)
- #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos)
- #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk
- #define DAC_DHR8RD_DACC2DHR_Pos (8U)
- #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos)
- #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk
- #define DAC_DOR1_DACC1DOR_Pos (0U)
- #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos)
- #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk
- #define DAC_DOR2_DACC2DOR_Pos (0U)
- #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos)
- #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk
- #define TIM_CR1_CEN_Pos (0U)
- #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos)
- #define TIM_CR1_CEN TIM_CR1_CEN_Msk
- #define TIM_CR1_UDIS_Pos (1U)
- #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos)
- #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk
- #define TIM_CR1_URS_Pos (2U)
- #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos)
- #define TIM_CR1_URS TIM_CR1_URS_Msk
- #define TIM_CR1_OPM_Pos (3U)
- #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos)
- #define TIM_CR1_OPM TIM_CR1_OPM_Msk
- #define TIM_CR1_DIR_Pos (4U)
- #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos)
- #define TIM_CR1_DIR TIM_CR1_DIR_Msk
- #define TIM_CR1_CMS_Pos (5U)
- #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos)
- #define TIM_CR1_CMS TIM_CR1_CMS_Msk
- #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos)
- #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos)
- #define TIM_CR1_ARPE_Pos (7U)
- #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos)
- #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk
- #define TIM_CR1_CKD_Pos (8U)
- #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos)
- #define TIM_CR1_CKD TIM_CR1_CKD_Msk
- #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos)
- #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos)
- #define TIM_CR2_CCPC_Pos (0U)
- #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos)
- #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk
- #define TIM_CR2_CCUS_Pos (2U)
- #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos)
- #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk
- #define TIM_CR2_CCDS_Pos (3U)
- #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos)
- #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk
- #define TIM_CR2_MMS_Pos (4U)
- #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS TIM_CR2_MMS_Msk
- #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_TI1S_Pos (7U)
- #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos)
- #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk
- #define TIM_CR2_OIS1_Pos (8U)
- #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos)
- #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk
- #define TIM_CR2_OIS1N_Pos (9U)
- #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos)
- #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk
- #define TIM_CR2_OIS2_Pos (10U)
- #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos)
- #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk
- #define TIM_CR2_OIS2N_Pos (11U)
- #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos)
- #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk
- #define TIM_CR2_OIS3_Pos (12U)
- #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos)
- #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk
- #define TIM_CR2_OIS3N_Pos (13U)
- #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos)
- #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk
- #define TIM_CR2_OIS4_Pos (14U)
- #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos)
- #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk
- #define TIM_SMCR_SMS_Pos (0U)
- #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk
- #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_TS_Pos (4U)
- #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS TIM_SMCR_TS_Msk
- #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_MSM_Pos (7U)
- #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos)
- #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk
- #define TIM_SMCR_ETF_Pos (8U)
- #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk
- #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETPS_Pos (12U)
- #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk
- #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ECE_Pos (14U)
- #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos)
- #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk
- #define TIM_SMCR_ETP_Pos (15U)
- #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos)
- #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk
- #define TIM_DIER_UIE_Pos (0U)
- #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos)
- #define TIM_DIER_UIE TIM_DIER_UIE_Msk
- #define TIM_DIER_CC1IE_Pos (1U)
- #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos)
- #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk
- #define TIM_DIER_CC2IE_Pos (2U)
- #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos)
- #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk
- #define TIM_DIER_CC3IE_Pos (3U)
- #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos)
- #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk
- #define TIM_DIER_CC4IE_Pos (4U)
- #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos)
- #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk
- #define TIM_DIER_COMIE_Pos (5U)
- #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos)
- #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk
- #define TIM_DIER_TIE_Pos (6U)
- #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos)
- #define TIM_DIER_TIE TIM_DIER_TIE_Msk
- #define TIM_DIER_BIE_Pos (7U)
- #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos)
- #define TIM_DIER_BIE TIM_DIER_BIE_Msk
- #define TIM_DIER_UDE_Pos (8U)
- #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos)
- #define TIM_DIER_UDE TIM_DIER_UDE_Msk
- #define TIM_DIER_CC1DE_Pos (9U)
- #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos)
- #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk
- #define TIM_DIER_CC2DE_Pos (10U)
- #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos)
- #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk
- #define TIM_DIER_CC3DE_Pos (11U)
- #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos)
- #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk
- #define TIM_DIER_CC4DE_Pos (12U)
- #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos)
- #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk
- #define TIM_DIER_COMDE_Pos (13U)
- #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos)
- #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk
- #define TIM_DIER_TDE_Pos (14U)
- #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos)
- #define TIM_DIER_TDE TIM_DIER_TDE_Msk
- #define TIM_SR_UIF_Pos (0U)
- #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos)
- #define TIM_SR_UIF TIM_SR_UIF_Msk
- #define TIM_SR_CC1IF_Pos (1U)
- #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos)
- #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk
- #define TIM_SR_CC2IF_Pos (2U)
- #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos)
- #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk
- #define TIM_SR_CC3IF_Pos (3U)
- #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos)
- #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk
- #define TIM_SR_CC4IF_Pos (4U)
- #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos)
- #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk
- #define TIM_SR_COMIF_Pos (5U)
- #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos)
- #define TIM_SR_COMIF TIM_SR_COMIF_Msk
- #define TIM_SR_TIF_Pos (6U)
- #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos)
- #define TIM_SR_TIF TIM_SR_TIF_Msk
- #define TIM_SR_BIF_Pos (7U)
- #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos)
- #define TIM_SR_BIF TIM_SR_BIF_Msk
- #define TIM_SR_CC1OF_Pos (9U)
- #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos)
- #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk
- #define TIM_SR_CC2OF_Pos (10U)
- #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos)
- #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk
- #define TIM_SR_CC3OF_Pos (11U)
- #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos)
- #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk
- #define TIM_SR_CC4OF_Pos (12U)
- #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos)
- #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk
- #define TIM_EGR_UG_Pos (0U)
- #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos)
- #define TIM_EGR_UG TIM_EGR_UG_Msk
- #define TIM_EGR_CC1G_Pos (1U)
- #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos)
- #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk
- #define TIM_EGR_CC2G_Pos (2U)
- #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos)
- #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk
- #define TIM_EGR_CC3G_Pos (3U)
- #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos)
- #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk
- #define TIM_EGR_CC4G_Pos (4U)
- #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos)
- #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk
- #define TIM_EGR_COMG_Pos (5U)
- #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos)
- #define TIM_EGR_COMG TIM_EGR_COMG_Msk
- #define TIM_EGR_TG_Pos (6U)
- #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos)
- #define TIM_EGR_TG TIM_EGR_TG_Msk
- #define TIM_EGR_BG_Pos (7U)
- #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos)
- #define TIM_EGR_BG TIM_EGR_BG_Msk
- #define TIM_CCMR1_CC1S_Pos (0U)
- #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk
- #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_OC1FE_Pos (2U)
- #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos)
- #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk
- #define TIM_CCMR1_OC1PE_Pos (3U)
- #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos)
- #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk
- #define TIM_CCMR1_OC1M_Pos (4U)
- #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk
- #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1CE_Pos (7U)
- #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos)
- #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk
- #define TIM_CCMR1_CC2S_Pos (8U)
- #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk
- #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_OC2FE_Pos (10U)
- #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos)
- #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk
- #define TIM_CCMR1_OC2PE_Pos (11U)
- #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos)
- #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk
- #define TIM_CCMR1_OC2M_Pos (12U)
- #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk
- #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2CE_Pos (15U)
- #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos)
- #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk
- #define TIM_CCMR1_IC1PSC_Pos (2U)
- #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk
- #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1F_Pos (4U)
- #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk
- #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC2PSC_Pos (10U)
- #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk
- #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2F_Pos (12U)
- #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk
- #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR2_CC3S_Pos (0U)
- #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk
- #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_OC3FE_Pos (2U)
- #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos)
- #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk
- #define TIM_CCMR2_OC3PE_Pos (3U)
- #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos)
- #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk
- #define TIM_CCMR2_OC3M_Pos (4U)
- #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk
- #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3CE_Pos (7U)
- #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos)
- #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk
- #define TIM_CCMR2_CC4S_Pos (8U)
- #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk
- #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_OC4FE_Pos (10U)
- #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos)
- #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk
- #define TIM_CCMR2_OC4PE_Pos (11U)
- #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos)
- #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk
- #define TIM_CCMR2_OC4M_Pos (12U)
- #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk
- #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4CE_Pos (15U)
- #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos)
- #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk
- #define TIM_CCMR2_IC3PSC_Pos (2U)
- #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk
- #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3F_Pos (4U)
- #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk
- #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC4PSC_Pos (10U)
- #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk
- #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4F_Pos (12U)
- #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk
- #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCER_CC1E_Pos (0U)
- #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos)
- #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk
- #define TIM_CCER_CC1P_Pos (1U)
- #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos)
- #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk
- #define TIM_CCER_CC1NE_Pos (2U)
- #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos)
- #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk
- #define TIM_CCER_CC1NP_Pos (3U)
- #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos)
- #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk
- #define TIM_CCER_CC2E_Pos (4U)
- #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos)
- #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk
- #define TIM_CCER_CC2P_Pos (5U)
- #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos)
- #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk
- #define TIM_CCER_CC2NE_Pos (6U)
- #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos)
- #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk
- #define TIM_CCER_CC2NP_Pos (7U)
- #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos)
- #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk
- #define TIM_CCER_CC3E_Pos (8U)
- #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos)
- #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk
- #define TIM_CCER_CC3P_Pos (9U)
- #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos)
- #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk
- #define TIM_CCER_CC3NE_Pos (10U)
- #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos)
- #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk
- #define TIM_CCER_CC3NP_Pos (11U)
- #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos)
- #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk
- #define TIM_CCER_CC4E_Pos (12U)
- #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos)
- #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk
- #define TIM_CCER_CC4P_Pos (13U)
- #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos)
- #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk
- #define TIM_CNT_CNT_Pos (0U)
- #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos)
- #define TIM_CNT_CNT TIM_CNT_CNT_Msk
- #define TIM_PSC_PSC_Pos (0U)
- #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos)
- #define TIM_PSC_PSC TIM_PSC_PSC_Msk
- #define TIM_ARR_ARR_Pos (0U)
- #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos)
- #define TIM_ARR_ARR TIM_ARR_ARR_Msk
- #define TIM_RCR_REP_Pos (0U)
- #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos)
- #define TIM_RCR_REP TIM_RCR_REP_Msk
- #define TIM_CCR1_CCR1_Pos (0U)
- #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos)
- #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk
- #define TIM_CCR2_CCR2_Pos (0U)
- #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos)
- #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk
- #define TIM_CCR3_CCR3_Pos (0U)
- #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos)
- #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk
- #define TIM_CCR4_CCR4_Pos (0U)
- #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos)
- #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk
- #define TIM_BDTR_DTG_Pos (0U)
- #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk
- #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_LOCK_Pos (8U)
- #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos)
- #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk
- #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos)
- #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos)
- #define TIM_BDTR_OSSI_Pos (10U)
- #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos)
- #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk
- #define TIM_BDTR_OSSR_Pos (11U)
- #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos)
- #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk
- #define TIM_BDTR_BKE_Pos (12U)
- #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos)
- #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk
- #define TIM_BDTR_BKP_Pos (13U)
- #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos)
- #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk
- #define TIM_BDTR_AOE_Pos (14U)
- #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos)
- #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk
- #define TIM_BDTR_MOE_Pos (15U)
- #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos)
- #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk
- #define TIM_DCR_DBA_Pos (0U)
- #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA TIM_DCR_DBA_Msk
- #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBL_Pos (8U)
- #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL TIM_DCR_DBL_Msk
- #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos)
- #define TIM_DMAR_DMAB_Pos (0U)
- #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos)
- #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk
- #define RTC_CRH_SECIE_Pos (0U)
- #define RTC_CRH_SECIE_Msk (0x1UL << RTC_CRH_SECIE_Pos)
- #define RTC_CRH_SECIE RTC_CRH_SECIE_Msk
- #define RTC_CRH_ALRIE_Pos (1U)
- #define RTC_CRH_ALRIE_Msk (0x1UL << RTC_CRH_ALRIE_Pos)
- #define RTC_CRH_ALRIE RTC_CRH_ALRIE_Msk
- #define RTC_CRH_OWIE_Pos (2U)
- #define RTC_CRH_OWIE_Msk (0x1UL << RTC_CRH_OWIE_Pos)
- #define RTC_CRH_OWIE RTC_CRH_OWIE_Msk
- #define RTC_CRL_SECF_Pos (0U)
- #define RTC_CRL_SECF_Msk (0x1UL << RTC_CRL_SECF_Pos)
- #define RTC_CRL_SECF RTC_CRL_SECF_Msk
- #define RTC_CRL_ALRF_Pos (1U)
- #define RTC_CRL_ALRF_Msk (0x1UL << RTC_CRL_ALRF_Pos)
- #define RTC_CRL_ALRF RTC_CRL_ALRF_Msk
- #define RTC_CRL_OWF_Pos (2U)
- #define RTC_CRL_OWF_Msk (0x1UL << RTC_CRL_OWF_Pos)
- #define RTC_CRL_OWF RTC_CRL_OWF_Msk
- #define RTC_CRL_RSF_Pos (3U)
- #define RTC_CRL_RSF_Msk (0x1UL << RTC_CRL_RSF_Pos)
- #define RTC_CRL_RSF RTC_CRL_RSF_Msk
- #define RTC_CRL_CNF_Pos (4U)
- #define RTC_CRL_CNF_Msk (0x1UL << RTC_CRL_CNF_Pos)
- #define RTC_CRL_CNF RTC_CRL_CNF_Msk
- #define RTC_CRL_RTOFF_Pos (5U)
- #define RTC_CRL_RTOFF_Msk (0x1UL << RTC_CRL_RTOFF_Pos)
- #define RTC_CRL_RTOFF RTC_CRL_RTOFF_Msk
- #define RTC_PRLH_PRL_Pos (0U)
- #define RTC_PRLH_PRL_Msk (0xFUL << RTC_PRLH_PRL_Pos)
- #define RTC_PRLH_PRL RTC_PRLH_PRL_Msk
- #define RTC_PRLL_PRL_Pos (0U)
- #define RTC_PRLL_PRL_Msk (0xFFFFUL << RTC_PRLL_PRL_Pos)
- #define RTC_PRLL_PRL RTC_PRLL_PRL_Msk
- #define RTC_DIVH_RTC_DIV_Pos (0U)
- #define RTC_DIVH_RTC_DIV_Msk (0xFUL << RTC_DIVH_RTC_DIV_Pos)
- #define RTC_DIVH_RTC_DIV RTC_DIVH_RTC_DIV_Msk
- #define RTC_DIVL_RTC_DIV_Pos (0U)
- #define RTC_DIVL_RTC_DIV_Msk (0xFFFFUL << RTC_DIVL_RTC_DIV_Pos)
- #define RTC_DIVL_RTC_DIV RTC_DIVL_RTC_DIV_Msk
- #define RTC_CNTH_RTC_CNT_Pos (0U)
- #define RTC_CNTH_RTC_CNT_Msk (0xFFFFUL << RTC_CNTH_RTC_CNT_Pos)
- #define RTC_CNTH_RTC_CNT RTC_CNTH_RTC_CNT_Msk
- #define RTC_CNTL_RTC_CNT_Pos (0U)
- #define RTC_CNTL_RTC_CNT_Msk (0xFFFFUL << RTC_CNTL_RTC_CNT_Pos)
- #define RTC_CNTL_RTC_CNT RTC_CNTL_RTC_CNT_Msk
- #define RTC_ALRH_RTC_ALR_Pos (0U)
- #define RTC_ALRH_RTC_ALR_Msk (0xFFFFUL << RTC_ALRH_RTC_ALR_Pos)
- #define RTC_ALRH_RTC_ALR RTC_ALRH_RTC_ALR_Msk
- #define RTC_ALRL_RTC_ALR_Pos (0U)
- #define RTC_ALRL_RTC_ALR_Msk (0xFFFFUL << RTC_ALRL_RTC_ALR_Pos)
- #define RTC_ALRL_RTC_ALR RTC_ALRL_RTC_ALR_Msk
- #define IWDG_KR_KEY_Pos (0U)
- #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos)
- #define IWDG_KR_KEY IWDG_KR_KEY_Msk
- #define IWDG_PR_PR_Pos (0U)
- #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR IWDG_PR_PR_Msk
- #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos)
- #define IWDG_RLR_RL_Pos (0U)
- #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos)
- #define IWDG_RLR_RL IWDG_RLR_RL_Msk
- #define IWDG_SR_PVU_Pos (0U)
- #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos)
- #define IWDG_SR_PVU IWDG_SR_PVU_Msk
- #define IWDG_SR_RVU_Pos (1U)
- #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos)
- #define IWDG_SR_RVU IWDG_SR_RVU_Msk
- #define WWDG_CR_T_Pos (0U)
- #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos)
- #define WWDG_CR_T WWDG_CR_T_Msk
- #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T0 WWDG_CR_T_0
- #define WWDG_CR_T1 WWDG_CR_T_1
- #define WWDG_CR_T2 WWDG_CR_T_2
- #define WWDG_CR_T3 WWDG_CR_T_3
- #define WWDG_CR_T4 WWDG_CR_T_4
- #define WWDG_CR_T5 WWDG_CR_T_5
- #define WWDG_CR_T6 WWDG_CR_T_6
- #define WWDG_CR_WDGA_Pos (7U)
- #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos)
- #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk
- #define WWDG_CFR_W_Pos (0U)
- #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W WWDG_CFR_W_Msk
- #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W0 WWDG_CFR_W_0
- #define WWDG_CFR_W1 WWDG_CFR_W_1
- #define WWDG_CFR_W2 WWDG_CFR_W_2
- #define WWDG_CFR_W3 WWDG_CFR_W_3
- #define WWDG_CFR_W4 WWDG_CFR_W_4
- #define WWDG_CFR_W5 WWDG_CFR_W_5
- #define WWDG_CFR_W6 WWDG_CFR_W_6
- #define WWDG_CFR_WDGTB_Pos (7U)
- #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk
- #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
- #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
- #define WWDG_CFR_EWI_Pos (9U)
- #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos)
- #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk
- #define WWDG_SR_EWIF_Pos (0U)
- #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos)
- #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk
- #define FSMC_BCRx_MBKEN_Pos (0U)
- #define FSMC_BCRx_MBKEN_Msk (0x1UL << FSMC_BCRx_MBKEN_Pos)
- #define FSMC_BCRx_MBKEN FSMC_BCRx_MBKEN_Msk
- #define FSMC_BCRx_MUXEN_Pos (1U)
- #define FSMC_BCRx_MUXEN_Msk (0x1UL << FSMC_BCRx_MUXEN_Pos)
- #define FSMC_BCRx_MUXEN FSMC_BCRx_MUXEN_Msk
- #define FSMC_BCRx_MTYP_Pos (2U)
- #define FSMC_BCRx_MTYP_Msk (0x3UL << FSMC_BCRx_MTYP_Pos)
- #define FSMC_BCRx_MTYP FSMC_BCRx_MTYP_Msk
- #define FSMC_BCRx_MTYP_0 (0x1UL << FSMC_BCRx_MTYP_Pos)
- #define FSMC_BCRx_MTYP_1 (0x2UL << FSMC_BCRx_MTYP_Pos)
- #define FSMC_BCRx_MWID_Pos (4U)
- #define FSMC_BCRx_MWID_Msk (0x3UL << FSMC_BCRx_MWID_Pos)
- #define FSMC_BCRx_MWID FSMC_BCRx_MWID_Msk
- #define FSMC_BCRx_MWID_0 (0x1UL << FSMC_BCRx_MWID_Pos)
- #define FSMC_BCRx_MWID_1 (0x2UL << FSMC_BCRx_MWID_Pos)
- #define FSMC_BCRx_FACCEN_Pos (6U)
- #define FSMC_BCRx_FACCEN_Msk (0x1UL << FSMC_BCRx_FACCEN_Pos)
- #define FSMC_BCRx_FACCEN FSMC_BCRx_FACCEN_Msk
- #define FSMC_BCRx_BURSTEN_Pos (8U)
- #define FSMC_BCRx_BURSTEN_Msk (0x1UL << FSMC_BCRx_BURSTEN_Pos)
- #define FSMC_BCRx_BURSTEN FSMC_BCRx_BURSTEN_Msk
- #define FSMC_BCRx_WAITPOL_Pos (9U)
- #define FSMC_BCRx_WAITPOL_Msk (0x1UL << FSMC_BCRx_WAITPOL_Pos)
- #define FSMC_BCRx_WAITPOL FSMC_BCRx_WAITPOL_Msk
- #define FSMC_BCRx_WRAPMOD_Pos (10U)
- #define FSMC_BCRx_WRAPMOD_Msk (0x1UL << FSMC_BCRx_WRAPMOD_Pos)
- #define FSMC_BCRx_WRAPMOD FSMC_BCRx_WRAPMOD_Msk
- #define FSMC_BCRx_WAITCFG_Pos (11U)
- #define FSMC_BCRx_WAITCFG_Msk (0x1UL << FSMC_BCRx_WAITCFG_Pos)
- #define FSMC_BCRx_WAITCFG FSMC_BCRx_WAITCFG_Msk
- #define FSMC_BCRx_WREN_Pos (12U)
- #define FSMC_BCRx_WREN_Msk (0x1UL << FSMC_BCRx_WREN_Pos)
- #define FSMC_BCRx_WREN FSMC_BCRx_WREN_Msk
- #define FSMC_BCRx_WAITEN_Pos (13U)
- #define FSMC_BCRx_WAITEN_Msk (0x1UL << FSMC_BCRx_WAITEN_Pos)
- #define FSMC_BCRx_WAITEN FSMC_BCRx_WAITEN_Msk
- #define FSMC_BCRx_EXTMOD_Pos (14U)
- #define FSMC_BCRx_EXTMOD_Msk (0x1UL << FSMC_BCRx_EXTMOD_Pos)
- #define FSMC_BCRx_EXTMOD FSMC_BCRx_EXTMOD_Msk
- #define FSMC_BCRx_ASYNCWAIT_Pos (15U)
- #define FSMC_BCRx_ASYNCWAIT_Msk (0x1UL << FSMC_BCRx_ASYNCWAIT_Pos)
- #define FSMC_BCRx_ASYNCWAIT FSMC_BCRx_ASYNCWAIT_Msk
- #define FSMC_BCRx_CBURSTRW_Pos (19U)
- #define FSMC_BCRx_CBURSTRW_Msk (0x1UL << FSMC_BCRx_CBURSTRW_Pos)
- #define FSMC_BCRx_CBURSTRW FSMC_BCRx_CBURSTRW_Msk
- #define FSMC_BTRx_ADDSET_Pos (0U)
- #define FSMC_BTRx_ADDSET_Msk (0xFUL << FSMC_BTRx_ADDSET_Pos)
- #define FSMC_BTRx_ADDSET FSMC_BTRx_ADDSET_Msk
- #define FSMC_BTRx_ADDSET_0 (0x1UL << FSMC_BTRx_ADDSET_Pos)
- #define FSMC_BTRx_ADDSET_1 (0x2UL << FSMC_BTRx_ADDSET_Pos)
- #define FSMC_BTRx_ADDSET_2 (0x4UL << FSMC_BTRx_ADDSET_Pos)
- #define FSMC_BTRx_ADDSET_3 (0x8UL << FSMC_BTRx_ADDSET_Pos)
- #define FSMC_BTRx_ADDHLD_Pos (4U)
- #define FSMC_BTRx_ADDHLD_Msk (0xFUL << FSMC_BTRx_ADDHLD_Pos)
- #define FSMC_BTRx_ADDHLD FSMC_BTRx_ADDHLD_Msk
- #define FSMC_BTRx_ADDHLD_0 (0x1UL << FSMC_BTRx_ADDHLD_Pos)
- #define FSMC_BTRx_ADDHLD_1 (0x2UL << FSMC_BTRx_ADDHLD_Pos)
- #define FSMC_BTRx_ADDHLD_2 (0x4UL << FSMC_BTRx_ADDHLD_Pos)
- #define FSMC_BTRx_ADDHLD_3 (0x8UL << FSMC_BTRx_ADDHLD_Pos)
- #define FSMC_BTRx_DATAST_Pos (8U)
- #define FSMC_BTRx_DATAST_Msk (0xFFUL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST FSMC_BTRx_DATAST_Msk
- #define FSMC_BTRx_DATAST_0 (0x01UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_1 (0x02UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_2 (0x04UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_3 (0x08UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_4 (0x10UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_5 (0x20UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_6 (0x40UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_7 (0x80UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_BUSTURN_Pos (16U)
- #define FSMC_BTRx_BUSTURN_Msk (0xFUL << FSMC_BTRx_BUSTURN_Pos)
- #define FSMC_BTRx_BUSTURN FSMC_BTRx_BUSTURN_Msk
- #define FSMC_BTRx_BUSTURN_0 (0x1UL << FSMC_BTRx_BUSTURN_Pos)
- #define FSMC_BTRx_BUSTURN_1 (0x2UL << FSMC_BTRx_BUSTURN_Pos)
- #define FSMC_BTRx_BUSTURN_2 (0x4UL << FSMC_BTRx_BUSTURN_Pos)
- #define FSMC_BTRx_BUSTURN_3 (0x8UL << FSMC_BTRx_BUSTURN_Pos)
- #define FSMC_BTRx_CLKDIV_Pos (20U)
- #define FSMC_BTRx_CLKDIV_Msk (0xFUL << FSMC_BTRx_CLKDIV_Pos)
- #define FSMC_BTRx_CLKDIV FSMC_BTRx_CLKDIV_Msk
- #define FSMC_BTRx_CLKDIV_0 (0x1UL << FSMC_BTRx_CLKDIV_Pos)
- #define FSMC_BTRx_CLKDIV_1 (0x2UL << FSMC_BTRx_CLKDIV_Pos)
- #define FSMC_BTRx_CLKDIV_2 (0x4UL << FSMC_BTRx_CLKDIV_Pos)
- #define FSMC_BTRx_CLKDIV_3 (0x8UL << FSMC_BTRx_CLKDIV_Pos)
- #define FSMC_BTRx_DATLAT_Pos (24U)
- #define FSMC_BTRx_DATLAT_Msk (0xFUL << FSMC_BTRx_DATLAT_Pos)
- #define FSMC_BTRx_DATLAT FSMC_BTRx_DATLAT_Msk
- #define FSMC_BTRx_DATLAT_0 (0x1UL << FSMC_BTRx_DATLAT_Pos)
- #define FSMC_BTRx_DATLAT_1 (0x2UL << FSMC_BTRx_DATLAT_Pos)
- #define FSMC_BTRx_DATLAT_2 (0x4UL << FSMC_BTRx_DATLAT_Pos)
- #define FSMC_BTRx_DATLAT_3 (0x8UL << FSMC_BTRx_DATLAT_Pos)
- #define FSMC_BTRx_ACCMOD_Pos (28U)
- #define FSMC_BTRx_ACCMOD_Msk (0x3UL << FSMC_BTRx_ACCMOD_Pos)
- #define FSMC_BTRx_ACCMOD FSMC_BTRx_ACCMOD_Msk
- #define FSMC_BTRx_ACCMOD_0 (0x1UL << FSMC_BTRx_ACCMOD_Pos)
- #define FSMC_BTRx_ACCMOD_1 (0x2UL << FSMC_BTRx_ACCMOD_Pos)
- #define FSMC_BWTRx_ADDSET_Pos (0U)
- #define FSMC_BWTRx_ADDSET_Msk (0xFUL << FSMC_BWTRx_ADDSET_Pos)
- #define FSMC_BWTRx_ADDSET FSMC_BWTRx_ADDSET_Msk
- #define FSMC_BWTRx_ADDSET_0 (0x1UL << FSMC_BWTRx_ADDSET_Pos)
- #define FSMC_BWTRx_ADDSET_1 (0x2UL << FSMC_BWTRx_ADDSET_Pos)
- #define FSMC_BWTRx_ADDSET_2 (0x4UL << FSMC_BWTRx_ADDSET_Pos)
- #define FSMC_BWTRx_ADDSET_3 (0x8UL << FSMC_BWTRx_ADDSET_Pos)
- #define FSMC_BWTRx_ADDHLD_Pos (4U)
- #define FSMC_BWTRx_ADDHLD_Msk (0xFUL << FSMC_BWTRx_ADDHLD_Pos)
- #define FSMC_BWTRx_ADDHLD FSMC_BWTRx_ADDHLD_Msk
- #define FSMC_BWTRx_ADDHLD_0 (0x1UL << FSMC_BWTRx_ADDHLD_Pos)
- #define FSMC_BWTRx_ADDHLD_1 (0x2UL << FSMC_BWTRx_ADDHLD_Pos)
- #define FSMC_BWTRx_ADDHLD_2 (0x4UL << FSMC_BWTRx_ADDHLD_Pos)
- #define FSMC_BWTRx_ADDHLD_3 (0x8UL << FSMC_BWTRx_ADDHLD_Pos)
- #define FSMC_BWTRx_DATAST_Pos (8U)
- #define FSMC_BWTRx_DATAST_Msk (0xFFUL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST FSMC_BWTRx_DATAST_Msk
- #define FSMC_BWTRx_DATAST_0 (0x01UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_1 (0x02UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_2 (0x04UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_3 (0x08UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_4 (0x10UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_5 (0x20UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_6 (0x40UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_7 (0x80UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_BUSTURN_Pos (16U)
- #define FSMC_BWTRx_BUSTURN_Msk (0xFUL << FSMC_BWTRx_BUSTURN_Pos)
- #define FSMC_BWTRx_BUSTURN FSMC_BWTRx_BUSTURN_Msk
- #define FSMC_BWTRx_BUSTURN_0 (0x1UL << FSMC_BWTRx_BUSTURN_Pos)
- #define FSMC_BWTRx_BUSTURN_1 (0x2UL << FSMC_BWTRx_BUSTURN_Pos)
- #define FSMC_BWTRx_BUSTURN_2 (0x4UL << FSMC_BWTRx_BUSTURN_Pos)
- #define FSMC_BWTRx_BUSTURN_3 (0x8UL << FSMC_BWTRx_BUSTURN_Pos)
- #define FSMC_BWTRx_ACCMOD_Pos (28U)
- #define FSMC_BWTRx_ACCMOD_Msk (0x3UL << FSMC_BWTRx_ACCMOD_Pos)
- #define FSMC_BWTRx_ACCMOD FSMC_BWTRx_ACCMOD_Msk
- #define FSMC_BWTRx_ACCMOD_0 (0x1UL << FSMC_BWTRx_ACCMOD_Pos)
- #define FSMC_BWTRx_ACCMOD_1 (0x2UL << FSMC_BWTRx_ACCMOD_Pos)
- #define FSMC_PCRx_PWAITEN_Pos (1U)
- #define FSMC_PCRx_PWAITEN_Msk (0x1UL << FSMC_PCRx_PWAITEN_Pos)
- #define FSMC_PCRx_PWAITEN FSMC_PCRx_PWAITEN_Msk
- #define FSMC_PCRx_PBKEN_Pos (2U)
- #define FSMC_PCRx_PBKEN_Msk (0x1UL << FSMC_PCRx_PBKEN_Pos)
- #define FSMC_PCRx_PBKEN FSMC_PCRx_PBKEN_Msk
- #define FSMC_PCRx_PTYP_Pos (3U)
- #define FSMC_PCRx_PTYP_Msk (0x1UL << FSMC_PCRx_PTYP_Pos)
- #define FSMC_PCRx_PTYP FSMC_PCRx_PTYP_Msk
- #define FSMC_PCRx_PWID_Pos (4U)
- #define FSMC_PCRx_PWID_Msk (0x3UL << FSMC_PCRx_PWID_Pos)
- #define FSMC_PCRx_PWID FSMC_PCRx_PWID_Msk
- #define FSMC_PCRx_PWID_0 (0x1UL << FSMC_PCRx_PWID_Pos)
- #define FSMC_PCRx_PWID_1 (0x2UL << FSMC_PCRx_PWID_Pos)
- #define FSMC_PCRx_ECCEN_Pos (6U)
- #define FSMC_PCRx_ECCEN_Msk (0x1UL << FSMC_PCRx_ECCEN_Pos)
- #define FSMC_PCRx_ECCEN FSMC_PCRx_ECCEN_Msk
- #define FSMC_PCRx_TCLR_Pos (9U)
- #define FSMC_PCRx_TCLR_Msk (0xFUL << FSMC_PCRx_TCLR_Pos)
- #define FSMC_PCRx_TCLR FSMC_PCRx_TCLR_Msk
- #define FSMC_PCRx_TCLR_0 (0x1UL << FSMC_PCRx_TCLR_Pos)
- #define FSMC_PCRx_TCLR_1 (0x2UL << FSMC_PCRx_TCLR_Pos)
- #define FSMC_PCRx_TCLR_2 (0x4UL << FSMC_PCRx_TCLR_Pos)
- #define FSMC_PCRx_TCLR_3 (0x8UL << FSMC_PCRx_TCLR_Pos)
- #define FSMC_PCRx_TAR_Pos (13U)
- #define FSMC_PCRx_TAR_Msk (0xFUL << FSMC_PCRx_TAR_Pos)
- #define FSMC_PCRx_TAR FSMC_PCRx_TAR_Msk
- #define FSMC_PCRx_TAR_0 (0x1UL << FSMC_PCRx_TAR_Pos)
- #define FSMC_PCRx_TAR_1 (0x2UL << FSMC_PCRx_TAR_Pos)
- #define FSMC_PCRx_TAR_2 (0x4UL << FSMC_PCRx_TAR_Pos)
- #define FSMC_PCRx_TAR_3 (0x8UL << FSMC_PCRx_TAR_Pos)
- #define FSMC_PCRx_ECCPS_Pos (17U)
- #define FSMC_PCRx_ECCPS_Msk (0x7UL << FSMC_PCRx_ECCPS_Pos)
- #define FSMC_PCRx_ECCPS FSMC_PCRx_ECCPS_Msk
- #define FSMC_PCRx_ECCPS_0 (0x1UL << FSMC_PCRx_ECCPS_Pos)
- #define FSMC_PCRx_ECCPS_1 (0x2UL << FSMC_PCRx_ECCPS_Pos)
- #define FSMC_PCRx_ECCPS_2 (0x4UL << FSMC_PCRx_ECCPS_Pos)
- #define FSMC_SRx_IRS_Pos (0U)
- #define FSMC_SRx_IRS_Msk (0x1UL << FSMC_SRx_IRS_Pos)
- #define FSMC_SRx_IRS FSMC_SRx_IRS_Msk
- #define FSMC_SRx_ILS_Pos (1U)
- #define FSMC_SRx_ILS_Msk (0x1UL << FSMC_SRx_ILS_Pos)
- #define FSMC_SRx_ILS FSMC_SRx_ILS_Msk
- #define FSMC_SRx_IFS_Pos (2U)
- #define FSMC_SRx_IFS_Msk (0x1UL << FSMC_SRx_IFS_Pos)
- #define FSMC_SRx_IFS FSMC_SRx_IFS_Msk
- #define FSMC_SRx_IREN_Pos (3U)
- #define FSMC_SRx_IREN_Msk (0x1UL << FSMC_SRx_IREN_Pos)
- #define FSMC_SRx_IREN FSMC_SRx_IREN_Msk
- #define FSMC_SRx_ILEN_Pos (4U)
- #define FSMC_SRx_ILEN_Msk (0x1UL << FSMC_SRx_ILEN_Pos)
- #define FSMC_SRx_ILEN FSMC_SRx_ILEN_Msk
- #define FSMC_SRx_IFEN_Pos (5U)
- #define FSMC_SRx_IFEN_Msk (0x1UL << FSMC_SRx_IFEN_Pos)
- #define FSMC_SRx_IFEN FSMC_SRx_IFEN_Msk
- #define FSMC_SRx_FEMPT_Pos (6U)
- #define FSMC_SRx_FEMPT_Msk (0x1UL << FSMC_SRx_FEMPT_Pos)
- #define FSMC_SRx_FEMPT FSMC_SRx_FEMPT_Msk
- #define FSMC_PMEMx_MEMSETx_Pos (0U)
- #define FSMC_PMEMx_MEMSETx_Msk (0xFFUL << FSMC_PMEMx_MEMSETx_Pos)
- #define FSMC_PMEMx_MEMSETx FSMC_PMEMx_MEMSETx_Msk
- #define FSMC_PMEMx_MEMSETx_0 (0x01UL << FSMC_PMEMx_MEMSETx_Pos)
- #define FSMC_PMEMx_MEMSETx_1 (0x02UL << FSMC_PMEMx_MEMSETx_Pos)
- #define FSMC_PMEMx_MEMSETx_2 (0x04UL << FSMC_PMEMx_MEMSETx_Pos)
- #define FSMC_PMEMx_MEMSETx_3 (0x08UL << FSMC_PMEMx_MEMSETx_Pos)
- #define FSMC_PMEMx_MEMSETx_4 (0x10UL << FSMC_PMEMx_MEMSETx_Pos)
- #define FSMC_PMEMx_MEMSETx_5 (0x20UL << FSMC_PMEMx_MEMSETx_Pos)
- #define FSMC_PMEMx_MEMSETx_6 (0x40UL << FSMC_PMEMx_MEMSETx_Pos)
- #define FSMC_PMEMx_MEMSETx_7 (0x80UL << FSMC_PMEMx_MEMSETx_Pos)
- #define FSMC_PMEMx_MEMWAITx_Pos (8U)
- #define FSMC_PMEMx_MEMWAITx_Msk (0xFFUL << FSMC_PMEMx_MEMWAITx_Pos)
- #define FSMC_PMEMx_MEMWAITx FSMC_PMEMx_MEMWAITx_Msk
- #define FSMC_PMEMx_MEMWAIT2_0 0x00000100U
- #define FSMC_PMEMx_MEMWAITx_1 0x00000200U
- #define FSMC_PMEMx_MEMWAITx_2 0x00000400U
- #define FSMC_PMEMx_MEMWAITx_3 0x00000800U
- #define FSMC_PMEMx_MEMWAITx_4 0x00001000U
- #define FSMC_PMEMx_MEMWAITx_5 0x00002000U
- #define FSMC_PMEMx_MEMWAITx_6 0x00004000U
- #define FSMC_PMEMx_MEMWAITx_7 0x00008000U
- #define FSMC_PMEMx_MEMHOLDx_Pos (16U)
- #define FSMC_PMEMx_MEMHOLDx_Msk (0xFFUL << FSMC_PMEMx_MEMHOLDx_Pos)
- #define FSMC_PMEMx_MEMHOLDx FSMC_PMEMx_MEMHOLDx_Msk
- #define FSMC_PMEMx_MEMHOLDx_0 (0x01UL << FSMC_PMEMx_MEMHOLDx_Pos)
- #define FSMC_PMEMx_MEMHOLDx_1 (0x02UL << FSMC_PMEMx_MEMHOLDx_Pos)
- #define FSMC_PMEMx_MEMHOLDx_2 (0x04UL << FSMC_PMEMx_MEMHOLDx_Pos)
- #define FSMC_PMEMx_MEMHOLDx_3 (0x08UL << FSMC_PMEMx_MEMHOLDx_Pos)
- #define FSMC_PMEMx_MEMHOLDx_4 (0x10UL << FSMC_PMEMx_MEMHOLDx_Pos)
- #define FSMC_PMEMx_MEMHOLDx_5 (0x20UL << FSMC_PMEMx_MEMHOLDx_Pos)
- #define FSMC_PMEMx_MEMHOLDx_6 (0x40UL << FSMC_PMEMx_MEMHOLDx_Pos)
- #define FSMC_PMEMx_MEMHOLDx_7 (0x80UL << FSMC_PMEMx_MEMHOLDx_Pos)
- #define FSMC_PMEMx_MEMHIZx_Pos (24U)
- #define FSMC_PMEMx_MEMHIZx_Msk (0xFFUL << FSMC_PMEMx_MEMHIZx_Pos)
- #define FSMC_PMEMx_MEMHIZx FSMC_PMEMx_MEMHIZx_Msk
- #define FSMC_PMEMx_MEMHIZx_0 (0x01UL << FSMC_PMEMx_MEMHIZx_Pos)
- #define FSMC_PMEMx_MEMHIZx_1 (0x02UL << FSMC_PMEMx_MEMHIZx_Pos)
- #define FSMC_PMEMx_MEMHIZx_2 (0x04UL << FSMC_PMEMx_MEMHIZx_Pos)
- #define FSMC_PMEMx_MEMHIZx_3 (0x08UL << FSMC_PMEMx_MEMHIZx_Pos)
- #define FSMC_PMEMx_MEMHIZx_4 (0x10UL << FSMC_PMEMx_MEMHIZx_Pos)
- #define FSMC_PMEMx_MEMHIZx_5 (0x20UL << FSMC_PMEMx_MEMHIZx_Pos)
- #define FSMC_PMEMx_MEMHIZx_6 (0x40UL << FSMC_PMEMx_MEMHIZx_Pos)
- #define FSMC_PMEMx_MEMHIZx_7 (0x80UL << FSMC_PMEMx_MEMHIZx_Pos)
- #define FSMC_PATTx_ATTSETx_Pos (0U)
- #define FSMC_PATTx_ATTSETx_Msk (0xFFUL << FSMC_PATTx_ATTSETx_Pos)
- #define FSMC_PATTx_ATTSETx FSMC_PATTx_ATTSETx_Msk
- #define FSMC_PATTx_ATTSETx_0 (0x01UL << FSMC_PATTx_ATTSETx_Pos)
- #define FSMC_PATTx_ATTSETx_1 (0x02UL << FSMC_PATTx_ATTSETx_Pos)
- #define FSMC_PATTx_ATTSETx_2 (0x04UL << FSMC_PATTx_ATTSETx_Pos)
- #define FSMC_PATTx_ATTSETx_3 (0x08UL << FSMC_PATTx_ATTSETx_Pos)
- #define FSMC_PATTx_ATTSETx_4 (0x10UL << FSMC_PATTx_ATTSETx_Pos)
- #define FSMC_PATTx_ATTSETx_5 (0x20UL << FSMC_PATTx_ATTSETx_Pos)
- #define FSMC_PATTx_ATTSETx_6 (0x40UL << FSMC_PATTx_ATTSETx_Pos)
- #define FSMC_PATTx_ATTSETx_7 (0x80UL << FSMC_PATTx_ATTSETx_Pos)
- #define FSMC_PATTx_ATTWAITx_Pos (8U)
- #define FSMC_PATTx_ATTWAITx_Msk (0xFFUL << FSMC_PATTx_ATTWAITx_Pos)
- #define FSMC_PATTx_ATTWAITx FSMC_PATTx_ATTWAITx_Msk
- #define FSMC_PATTx_ATTWAITx_0 (0x01UL << FSMC_PATTx_ATTWAITx_Pos)
- #define FSMC_PATTx_ATTWAITx_1 (0x02UL << FSMC_PATTx_ATTWAITx_Pos)
- #define FSMC_PATTx_ATTWAITx_2 (0x04UL << FSMC_PATTx_ATTWAITx_Pos)
- #define FSMC_PATTx_ATTWAITx_3 (0x08UL << FSMC_PATTx_ATTWAITx_Pos)
- #define FSMC_PATTx_ATTWAITx_4 (0x10UL << FSMC_PATTx_ATTWAITx_Pos)
- #define FSMC_PATTx_ATTWAITx_5 (0x20UL << FSMC_PATTx_ATTWAITx_Pos)
- #define FSMC_PATTx_ATTWAITx_6 (0x40UL << FSMC_PATTx_ATTWAITx_Pos)
- #define FSMC_PATTx_ATTWAITx_7 (0x80UL << FSMC_PATTx_ATTWAITx_Pos)
- #define FSMC_PATTx_ATTHOLDx_Pos (16U)
- #define FSMC_PATTx_ATTHOLDx_Msk (0xFFUL << FSMC_PATTx_ATTHOLDx_Pos)
- #define FSMC_PATTx_ATTHOLDx FSMC_PATTx_ATTHOLDx_Msk
- #define FSMC_PATTx_ATTHOLDx_0 (0x01UL << FSMC_PATTx_ATTHOLDx_Pos)
- #define FSMC_PATTx_ATTHOLDx_1 (0x02UL << FSMC_PATTx_ATTHOLDx_Pos)
- #define FSMC_PATTx_ATTHOLDx_2 (0x04UL << FSMC_PATTx_ATTHOLDx_Pos)
- #define FSMC_PATTx_ATTHOLDx_3 (0x08UL << FSMC_PATTx_ATTHOLDx_Pos)
- #define FSMC_PATTx_ATTHOLDx_4 (0x10UL << FSMC_PATTx_ATTHOLDx_Pos)
- #define FSMC_PATTx_ATTHOLDx_5 (0x20UL << FSMC_PATTx_ATTHOLDx_Pos)
- #define FSMC_PATTx_ATTHOLDx_6 (0x40UL << FSMC_PATTx_ATTHOLDx_Pos)
- #define FSMC_PATTx_ATTHOLDx_7 (0x80UL << FSMC_PATTx_ATTHOLDx_Pos)
- #define FSMC_PATTx_ATTHIZx_Pos (24U)
- #define FSMC_PATTx_ATTHIZx_Msk (0xFFUL << FSMC_PATTx_ATTHIZx_Pos)
- #define FSMC_PATTx_ATTHIZx FSMC_PATTx_ATTHIZx_Msk
- #define FSMC_PATTx_ATTHIZx_0 (0x01UL << FSMC_PATTx_ATTHIZx_Pos)
- #define FSMC_PATTx_ATTHIZx_1 (0x02UL << FSMC_PATTx_ATTHIZx_Pos)
- #define FSMC_PATTx_ATTHIZx_2 (0x04UL << FSMC_PATTx_ATTHIZx_Pos)
- #define FSMC_PATTx_ATTHIZx_3 (0x08UL << FSMC_PATTx_ATTHIZx_Pos)
- #define FSMC_PATTx_ATTHIZx_4 (0x10UL << FSMC_PATTx_ATTHIZx_Pos)
- #define FSMC_PATTx_ATTHIZx_5 (0x20UL << FSMC_PATTx_ATTHIZx_Pos)
- #define FSMC_PATTx_ATTHIZx_6 (0x40UL << FSMC_PATTx_ATTHIZx_Pos)
- #define FSMC_PATTx_ATTHIZx_7 (0x80UL << FSMC_PATTx_ATTHIZx_Pos)
- #define FSMC_PIO4_IOSET4_Pos (0U)
- #define FSMC_PIO4_IOSET4_Msk (0xFFUL << FSMC_PIO4_IOSET4_Pos)
- #define FSMC_PIO4_IOSET4 FSMC_PIO4_IOSET4_Msk
- #define FSMC_PIO4_IOSET4_0 (0x01UL << FSMC_PIO4_IOSET4_Pos)
- #define FSMC_PIO4_IOSET4_1 (0x02UL << FSMC_PIO4_IOSET4_Pos)
- #define FSMC_PIO4_IOSET4_2 (0x04UL << FSMC_PIO4_IOSET4_Pos)
- #define FSMC_PIO4_IOSET4_3 (0x08UL << FSMC_PIO4_IOSET4_Pos)
- #define FSMC_PIO4_IOSET4_4 (0x10UL << FSMC_PIO4_IOSET4_Pos)
- #define FSMC_PIO4_IOSET4_5 (0x20UL << FSMC_PIO4_IOSET4_Pos)
- #define FSMC_PIO4_IOSET4_6 (0x40UL << FSMC_PIO4_IOSET4_Pos)
- #define FSMC_PIO4_IOSET4_7 (0x80UL << FSMC_PIO4_IOSET4_Pos)
- #define FSMC_PIO4_IOWAIT4_Pos (8U)
- #define FSMC_PIO4_IOWAIT4_Msk (0xFFUL << FSMC_PIO4_IOWAIT4_Pos)
- #define FSMC_PIO4_IOWAIT4 FSMC_PIO4_IOWAIT4_Msk
- #define FSMC_PIO4_IOWAIT4_0 (0x01UL << FSMC_PIO4_IOWAIT4_Pos)
- #define FSMC_PIO4_IOWAIT4_1 (0x02UL << FSMC_PIO4_IOWAIT4_Pos)
- #define FSMC_PIO4_IOWAIT4_2 (0x04UL << FSMC_PIO4_IOWAIT4_Pos)
- #define FSMC_PIO4_IOWAIT4_3 (0x08UL << FSMC_PIO4_IOWAIT4_Pos)
- #define FSMC_PIO4_IOWAIT4_4 (0x10UL << FSMC_PIO4_IOWAIT4_Pos)
- #define FSMC_PIO4_IOWAIT4_5 (0x20UL << FSMC_PIO4_IOWAIT4_Pos)
- #define FSMC_PIO4_IOWAIT4_6 (0x40UL << FSMC_PIO4_IOWAIT4_Pos)
- #define FSMC_PIO4_IOWAIT4_7 (0x80UL << FSMC_PIO4_IOWAIT4_Pos)
- #define FSMC_PIO4_IOHOLD4_Pos (16U)
- #define FSMC_PIO4_IOHOLD4_Msk (0xFFUL << FSMC_PIO4_IOHOLD4_Pos)
- #define FSMC_PIO4_IOHOLD4 FSMC_PIO4_IOHOLD4_Msk
- #define FSMC_PIO4_IOHOLD4_0 (0x01UL << FSMC_PIO4_IOHOLD4_Pos)
- #define FSMC_PIO4_IOHOLD4_1 (0x02UL << FSMC_PIO4_IOHOLD4_Pos)
- #define FSMC_PIO4_IOHOLD4_2 (0x04UL << FSMC_PIO4_IOHOLD4_Pos)
- #define FSMC_PIO4_IOHOLD4_3 (0x08UL << FSMC_PIO4_IOHOLD4_Pos)
- #define FSMC_PIO4_IOHOLD4_4 (0x10UL << FSMC_PIO4_IOHOLD4_Pos)
- #define FSMC_PIO4_IOHOLD4_5 (0x20UL << FSMC_PIO4_IOHOLD4_Pos)
- #define FSMC_PIO4_IOHOLD4_6 (0x40UL << FSMC_PIO4_IOHOLD4_Pos)
- #define FSMC_PIO4_IOHOLD4_7 (0x80UL << FSMC_PIO4_IOHOLD4_Pos)
- #define FSMC_PIO4_IOHIZ4_Pos (24U)
- #define FSMC_PIO4_IOHIZ4_Msk (0xFFUL << FSMC_PIO4_IOHIZ4_Pos)
- #define FSMC_PIO4_IOHIZ4 FSMC_PIO4_IOHIZ4_Msk
- #define FSMC_PIO4_IOHIZ4_0 (0x01UL << FSMC_PIO4_IOHIZ4_Pos)
- #define FSMC_PIO4_IOHIZ4_1 (0x02UL << FSMC_PIO4_IOHIZ4_Pos)
- #define FSMC_PIO4_IOHIZ4_2 (0x04UL << FSMC_PIO4_IOHIZ4_Pos)
- #define FSMC_PIO4_IOHIZ4_3 (0x08UL << FSMC_PIO4_IOHIZ4_Pos)
- #define FSMC_PIO4_IOHIZ4_4 (0x10UL << FSMC_PIO4_IOHIZ4_Pos)
- #define FSMC_PIO4_IOHIZ4_5 (0x20UL << FSMC_PIO4_IOHIZ4_Pos)
- #define FSMC_PIO4_IOHIZ4_6 (0x40UL << FSMC_PIO4_IOHIZ4_Pos)
- #define FSMC_PIO4_IOHIZ4_7 (0x80UL << FSMC_PIO4_IOHIZ4_Pos)
- #define FSMC_ECCR2_ECC2_Pos (0U)
- #define FSMC_ECCR2_ECC2_Msk (0xFFFFFFFFUL << FSMC_ECCR2_ECC2_Pos)
- #define FSMC_ECCR2_ECC2 FSMC_ECCR2_ECC2_Msk
- #define FSMC_ECCR3_ECC3_Pos (0U)
- #define FSMC_ECCR3_ECC3_Msk (0xFFFFFFFFUL << FSMC_ECCR3_ECC3_Pos)
- #define FSMC_ECCR3_ECC3 FSMC_ECCR3_ECC3_Msk
- #define SDIO_POWER_PWRCTRL_Pos (0U)
- #define SDIO_POWER_PWRCTRL_Msk (0x3UL << SDIO_POWER_PWRCTRL_Pos)
- #define SDIO_POWER_PWRCTRL SDIO_POWER_PWRCTRL_Msk
- #define SDIO_POWER_PWRCTRL_0 (0x1UL << SDIO_POWER_PWRCTRL_Pos)
- #define SDIO_POWER_PWRCTRL_1 (0x2UL << SDIO_POWER_PWRCTRL_Pos)
- #define SDIO_CLKCR_CLKDIV_Pos (0U)
- #define SDIO_CLKCR_CLKDIV_Msk (0xFFUL << SDIO_CLKCR_CLKDIV_Pos)
- #define SDIO_CLKCR_CLKDIV SDIO_CLKCR_CLKDIV_Msk
- #define SDIO_CLKCR_CLKEN_Pos (8U)
- #define SDIO_CLKCR_CLKEN_Msk (0x1UL << SDIO_CLKCR_CLKEN_Pos)
- #define SDIO_CLKCR_CLKEN SDIO_CLKCR_CLKEN_Msk
- #define SDIO_CLKCR_PWRSAV_Pos (9U)
- #define SDIO_CLKCR_PWRSAV_Msk (0x1UL << SDIO_CLKCR_PWRSAV_Pos)
- #define SDIO_CLKCR_PWRSAV SDIO_CLKCR_PWRSAV_Msk
- #define SDIO_CLKCR_BYPASS_Pos (10U)
- #define SDIO_CLKCR_BYPASS_Msk (0x1UL << SDIO_CLKCR_BYPASS_Pos)
- #define SDIO_CLKCR_BYPASS SDIO_CLKCR_BYPASS_Msk
- #define SDIO_CLKCR_WIDBUS_Pos (11U)
- #define SDIO_CLKCR_WIDBUS_Msk (0x3UL << SDIO_CLKCR_WIDBUS_Pos)
- #define SDIO_CLKCR_WIDBUS SDIO_CLKCR_WIDBUS_Msk
- #define SDIO_CLKCR_WIDBUS_0 (0x1UL << SDIO_CLKCR_WIDBUS_Pos)
- #define SDIO_CLKCR_WIDBUS_1 (0x2UL << SDIO_CLKCR_WIDBUS_Pos)
- #define SDIO_CLKCR_NEGEDGE_Pos (13U)
- #define SDIO_CLKCR_NEGEDGE_Msk (0x1UL << SDIO_CLKCR_NEGEDGE_Pos)
- #define SDIO_CLKCR_NEGEDGE SDIO_CLKCR_NEGEDGE_Msk
- #define SDIO_CLKCR_HWFC_EN_Pos (14U)
- #define SDIO_CLKCR_HWFC_EN_Msk (0x1UL << SDIO_CLKCR_HWFC_EN_Pos)
- #define SDIO_CLKCR_HWFC_EN SDIO_CLKCR_HWFC_EN_Msk
- #define SDIO_ARG_CMDARG_Pos (0U)
- #define SDIO_ARG_CMDARG_Msk (0xFFFFFFFFUL << SDIO_ARG_CMDARG_Pos)
- #define SDIO_ARG_CMDARG SDIO_ARG_CMDARG_Msk
- #define SDIO_CMD_CMDINDEX_Pos (0U)
- #define SDIO_CMD_CMDINDEX_Msk (0x3FUL << SDIO_CMD_CMDINDEX_Pos)
- #define SDIO_CMD_CMDINDEX SDIO_CMD_CMDINDEX_Msk
- #define SDIO_CMD_WAITRESP_Pos (6U)
- #define SDIO_CMD_WAITRESP_Msk (0x3UL << SDIO_CMD_WAITRESP_Pos)
- #define SDIO_CMD_WAITRESP SDIO_CMD_WAITRESP_Msk
- #define SDIO_CMD_WAITRESP_0 (0x1UL << SDIO_CMD_WAITRESP_Pos)
- #define SDIO_CMD_WAITRESP_1 (0x2UL << SDIO_CMD_WAITRESP_Pos)
- #define SDIO_CMD_WAITINT_Pos (8U)
- #define SDIO_CMD_WAITINT_Msk (0x1UL << SDIO_CMD_WAITINT_Pos)
- #define SDIO_CMD_WAITINT SDIO_CMD_WAITINT_Msk
- #define SDIO_CMD_WAITPEND_Pos (9U)
- #define SDIO_CMD_WAITPEND_Msk (0x1UL << SDIO_CMD_WAITPEND_Pos)
- #define SDIO_CMD_WAITPEND SDIO_CMD_WAITPEND_Msk
- #define SDIO_CMD_CPSMEN_Pos (10U)
- #define SDIO_CMD_CPSMEN_Msk (0x1UL << SDIO_CMD_CPSMEN_Pos)
- #define SDIO_CMD_CPSMEN SDIO_CMD_CPSMEN_Msk
- #define SDIO_CMD_SDIOSUSPEND_Pos (11U)
- #define SDIO_CMD_SDIOSUSPEND_Msk (0x1UL << SDIO_CMD_SDIOSUSPEND_Pos)
- #define SDIO_CMD_SDIOSUSPEND SDIO_CMD_SDIOSUSPEND_Msk
- #define SDIO_CMD_ENCMDCOMPL_Pos (12U)
- #define SDIO_CMD_ENCMDCOMPL_Msk (0x1UL << SDIO_CMD_ENCMDCOMPL_Pos)
- #define SDIO_CMD_ENCMDCOMPL SDIO_CMD_ENCMDCOMPL_Msk
- #define SDIO_CMD_NIEN_Pos (13U)
- #define SDIO_CMD_NIEN_Msk (0x1UL << SDIO_CMD_NIEN_Pos)
- #define SDIO_CMD_NIEN SDIO_CMD_NIEN_Msk
- #define SDIO_CMD_CEATACMD_Pos (14U)
- #define SDIO_CMD_CEATACMD_Msk (0x1UL << SDIO_CMD_CEATACMD_Pos)
- #define SDIO_CMD_CEATACMD SDIO_CMD_CEATACMD_Msk
- #define SDIO_RESPCMD_RESPCMD_Pos (0U)
- #define SDIO_RESPCMD_RESPCMD_Msk (0x3FUL << SDIO_RESPCMD_RESPCMD_Pos)
- #define SDIO_RESPCMD_RESPCMD SDIO_RESPCMD_RESPCMD_Msk
- #define SDIO_RESP0_CARDSTATUS0_Pos (0U)
- #define SDIO_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFUL << SDIO_RESP0_CARDSTATUS0_Pos)
- #define SDIO_RESP0_CARDSTATUS0 SDIO_RESP0_CARDSTATUS0_Msk
- #define SDIO_RESP1_CARDSTATUS1_Pos (0U)
- #define SDIO_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFUL << SDIO_RESP1_CARDSTATUS1_Pos)
- #define SDIO_RESP1_CARDSTATUS1 SDIO_RESP1_CARDSTATUS1_Msk
- #define SDIO_RESP2_CARDSTATUS2_Pos (0U)
- #define SDIO_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFUL << SDIO_RESP2_CARDSTATUS2_Pos)
- #define SDIO_RESP2_CARDSTATUS2 SDIO_RESP2_CARDSTATUS2_Msk
- #define SDIO_RESP3_CARDSTATUS3_Pos (0U)
- #define SDIO_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFUL << SDIO_RESP3_CARDSTATUS3_Pos)
- #define SDIO_RESP3_CARDSTATUS3 SDIO_RESP3_CARDSTATUS3_Msk
- #define SDIO_RESP4_CARDSTATUS4_Pos (0U)
- #define SDIO_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFUL << SDIO_RESP4_CARDSTATUS4_Pos)
- #define SDIO_RESP4_CARDSTATUS4 SDIO_RESP4_CARDSTATUS4_Msk
- #define SDIO_DTIMER_DATATIME_Pos (0U)
- #define SDIO_DTIMER_DATATIME_Msk (0xFFFFFFFFUL << SDIO_DTIMER_DATATIME_Pos)
- #define SDIO_DTIMER_DATATIME SDIO_DTIMER_DATATIME_Msk
- #define SDIO_DLEN_DATALENGTH_Pos (0U)
- #define SDIO_DLEN_DATALENGTH_Msk (0x1FFFFFFUL << SDIO_DLEN_DATALENGTH_Pos)
- #define SDIO_DLEN_DATALENGTH SDIO_DLEN_DATALENGTH_Msk
- #define SDIO_DCTRL_DTEN_Pos (0U)
- #define SDIO_DCTRL_DTEN_Msk (0x1UL << SDIO_DCTRL_DTEN_Pos)
- #define SDIO_DCTRL_DTEN SDIO_DCTRL_DTEN_Msk
- #define SDIO_DCTRL_DTDIR_Pos (1U)
- #define SDIO_DCTRL_DTDIR_Msk (0x1UL << SDIO_DCTRL_DTDIR_Pos)
- #define SDIO_DCTRL_DTDIR SDIO_DCTRL_DTDIR_Msk
- #define SDIO_DCTRL_DTMODE_Pos (2U)
- #define SDIO_DCTRL_DTMODE_Msk (0x1UL << SDIO_DCTRL_DTMODE_Pos)
- #define SDIO_DCTRL_DTMODE SDIO_DCTRL_DTMODE_Msk
- #define SDIO_DCTRL_DMAEN_Pos (3U)
- #define SDIO_DCTRL_DMAEN_Msk (0x1UL << SDIO_DCTRL_DMAEN_Pos)
- #define SDIO_DCTRL_DMAEN SDIO_DCTRL_DMAEN_Msk
- #define SDIO_DCTRL_DBLOCKSIZE_Pos (4U)
- #define SDIO_DCTRL_DBLOCKSIZE_Msk (0xFUL << SDIO_DCTRL_DBLOCKSIZE_Pos)
- #define SDIO_DCTRL_DBLOCKSIZE SDIO_DCTRL_DBLOCKSIZE_Msk
- #define SDIO_DCTRL_DBLOCKSIZE_0 (0x1UL << SDIO_DCTRL_DBLOCKSIZE_Pos)
- #define SDIO_DCTRL_DBLOCKSIZE_1 (0x2UL << SDIO_DCTRL_DBLOCKSIZE_Pos)
- #define SDIO_DCTRL_DBLOCKSIZE_2 (0x4UL << SDIO_DCTRL_DBLOCKSIZE_Pos)
- #define SDIO_DCTRL_DBLOCKSIZE_3 (0x8UL << SDIO_DCTRL_DBLOCKSIZE_Pos)
- #define SDIO_DCTRL_RWSTART_Pos (8U)
- #define SDIO_DCTRL_RWSTART_Msk (0x1UL << SDIO_DCTRL_RWSTART_Pos)
- #define SDIO_DCTRL_RWSTART SDIO_DCTRL_RWSTART_Msk
- #define SDIO_DCTRL_RWSTOP_Pos (9U)
- #define SDIO_DCTRL_RWSTOP_Msk (0x1UL << SDIO_DCTRL_RWSTOP_Pos)
- #define SDIO_DCTRL_RWSTOP SDIO_DCTRL_RWSTOP_Msk
- #define SDIO_DCTRL_RWMOD_Pos (10U)
- #define SDIO_DCTRL_RWMOD_Msk (0x1UL << SDIO_DCTRL_RWMOD_Pos)
- #define SDIO_DCTRL_RWMOD SDIO_DCTRL_RWMOD_Msk
- #define SDIO_DCTRL_SDIOEN_Pos (11U)
- #define SDIO_DCTRL_SDIOEN_Msk (0x1UL << SDIO_DCTRL_SDIOEN_Pos)
- #define SDIO_DCTRL_SDIOEN SDIO_DCTRL_SDIOEN_Msk
- #define SDIO_DCOUNT_DATACOUNT_Pos (0U)
- #define SDIO_DCOUNT_DATACOUNT_Msk (0x1FFFFFFUL << SDIO_DCOUNT_DATACOUNT_Pos)
- #define SDIO_DCOUNT_DATACOUNT SDIO_DCOUNT_DATACOUNT_Msk
- #define SDIO_STA_CCRCFAIL_Pos (0U)
- #define SDIO_STA_CCRCFAIL_Msk (0x1UL << SDIO_STA_CCRCFAIL_Pos)
- #define SDIO_STA_CCRCFAIL SDIO_STA_CCRCFAIL_Msk
- #define SDIO_STA_DCRCFAIL_Pos (1U)
- #define SDIO_STA_DCRCFAIL_Msk (0x1UL << SDIO_STA_DCRCFAIL_Pos)
- #define SDIO_STA_DCRCFAIL SDIO_STA_DCRCFAIL_Msk
- #define SDIO_STA_CTIMEOUT_Pos (2U)
- #define SDIO_STA_CTIMEOUT_Msk (0x1UL << SDIO_STA_CTIMEOUT_Pos)
- #define SDIO_STA_CTIMEOUT SDIO_STA_CTIMEOUT_Msk
- #define SDIO_STA_DTIMEOUT_Pos (3U)
- #define SDIO_STA_DTIMEOUT_Msk (0x1UL << SDIO_STA_DTIMEOUT_Pos)
- #define SDIO_STA_DTIMEOUT SDIO_STA_DTIMEOUT_Msk
- #define SDIO_STA_TXUNDERR_Pos (4U)
- #define SDIO_STA_TXUNDERR_Msk (0x1UL << SDIO_STA_TXUNDERR_Pos)
- #define SDIO_STA_TXUNDERR SDIO_STA_TXUNDERR_Msk
- #define SDIO_STA_RXOVERR_Pos (5U)
- #define SDIO_STA_RXOVERR_Msk (0x1UL << SDIO_STA_RXOVERR_Pos)
- #define SDIO_STA_RXOVERR SDIO_STA_RXOVERR_Msk
- #define SDIO_STA_CMDREND_Pos (6U)
- #define SDIO_STA_CMDREND_Msk (0x1UL << SDIO_STA_CMDREND_Pos)
- #define SDIO_STA_CMDREND SDIO_STA_CMDREND_Msk
- #define SDIO_STA_CMDSENT_Pos (7U)
- #define SDIO_STA_CMDSENT_Msk (0x1UL << SDIO_STA_CMDSENT_Pos)
- #define SDIO_STA_CMDSENT SDIO_STA_CMDSENT_Msk
- #define SDIO_STA_DATAEND_Pos (8U)
- #define SDIO_STA_DATAEND_Msk (0x1UL << SDIO_STA_DATAEND_Pos)
- #define SDIO_STA_DATAEND SDIO_STA_DATAEND_Msk
- #define SDIO_STA_STBITERR_Pos (9U)
- #define SDIO_STA_STBITERR_Msk (0x1UL << SDIO_STA_STBITERR_Pos)
- #define SDIO_STA_STBITERR SDIO_STA_STBITERR_Msk
- #define SDIO_STA_DBCKEND_Pos (10U)
- #define SDIO_STA_DBCKEND_Msk (0x1UL << SDIO_STA_DBCKEND_Pos)
- #define SDIO_STA_DBCKEND SDIO_STA_DBCKEND_Msk
- #define SDIO_STA_CMDACT_Pos (11U)
- #define SDIO_STA_CMDACT_Msk (0x1UL << SDIO_STA_CMDACT_Pos)
- #define SDIO_STA_CMDACT SDIO_STA_CMDACT_Msk
- #define SDIO_STA_TXACT_Pos (12U)
- #define SDIO_STA_TXACT_Msk (0x1UL << SDIO_STA_TXACT_Pos)
- #define SDIO_STA_TXACT SDIO_STA_TXACT_Msk
- #define SDIO_STA_RXACT_Pos (13U)
- #define SDIO_STA_RXACT_Msk (0x1UL << SDIO_STA_RXACT_Pos)
- #define SDIO_STA_RXACT SDIO_STA_RXACT_Msk
- #define SDIO_STA_TXFIFOHE_Pos (14U)
- #define SDIO_STA_TXFIFOHE_Msk (0x1UL << SDIO_STA_TXFIFOHE_Pos)
- #define SDIO_STA_TXFIFOHE SDIO_STA_TXFIFOHE_Msk
- #define SDIO_STA_RXFIFOHF_Pos (15U)
- #define SDIO_STA_RXFIFOHF_Msk (0x1UL << SDIO_STA_RXFIFOHF_Pos)
- #define SDIO_STA_RXFIFOHF SDIO_STA_RXFIFOHF_Msk
- #define SDIO_STA_TXFIFOF_Pos (16U)
- #define SDIO_STA_TXFIFOF_Msk (0x1UL << SDIO_STA_TXFIFOF_Pos)
- #define SDIO_STA_TXFIFOF SDIO_STA_TXFIFOF_Msk
- #define SDIO_STA_RXFIFOF_Pos (17U)
- #define SDIO_STA_RXFIFOF_Msk (0x1UL << SDIO_STA_RXFIFOF_Pos)
- #define SDIO_STA_RXFIFOF SDIO_STA_RXFIFOF_Msk
- #define SDIO_STA_TXFIFOE_Pos (18U)
- #define SDIO_STA_TXFIFOE_Msk (0x1UL << SDIO_STA_TXFIFOE_Pos)
- #define SDIO_STA_TXFIFOE SDIO_STA_TXFIFOE_Msk
- #define SDIO_STA_RXFIFOE_Pos (19U)
- #define SDIO_STA_RXFIFOE_Msk (0x1UL << SDIO_STA_RXFIFOE_Pos)
- #define SDIO_STA_RXFIFOE SDIO_STA_RXFIFOE_Msk
- #define SDIO_STA_TXDAVL_Pos (20U)
- #define SDIO_STA_TXDAVL_Msk (0x1UL << SDIO_STA_TXDAVL_Pos)
- #define SDIO_STA_TXDAVL SDIO_STA_TXDAVL_Msk
- #define SDIO_STA_RXDAVL_Pos (21U)
- #define SDIO_STA_RXDAVL_Msk (0x1UL << SDIO_STA_RXDAVL_Pos)
- #define SDIO_STA_RXDAVL SDIO_STA_RXDAVL_Msk
- #define SDIO_STA_SDIOIT_Pos (22U)
- #define SDIO_STA_SDIOIT_Msk (0x1UL << SDIO_STA_SDIOIT_Pos)
- #define SDIO_STA_SDIOIT SDIO_STA_SDIOIT_Msk
- #define SDIO_STA_CEATAEND_Pos (23U)
- #define SDIO_STA_CEATAEND_Msk (0x1UL << SDIO_STA_CEATAEND_Pos)
- #define SDIO_STA_CEATAEND SDIO_STA_CEATAEND_Msk
- #define SDIO_ICR_CCRCFAILC_Pos (0U)
- #define SDIO_ICR_CCRCFAILC_Msk (0x1UL << SDIO_ICR_CCRCFAILC_Pos)
- #define SDIO_ICR_CCRCFAILC SDIO_ICR_CCRCFAILC_Msk
- #define SDIO_ICR_DCRCFAILC_Pos (1U)
- #define SDIO_ICR_DCRCFAILC_Msk (0x1UL << SDIO_ICR_DCRCFAILC_Pos)
- #define SDIO_ICR_DCRCFAILC SDIO_ICR_DCRCFAILC_Msk
- #define SDIO_ICR_CTIMEOUTC_Pos (2U)
- #define SDIO_ICR_CTIMEOUTC_Msk (0x1UL << SDIO_ICR_CTIMEOUTC_Pos)
- #define SDIO_ICR_CTIMEOUTC SDIO_ICR_CTIMEOUTC_Msk
- #define SDIO_ICR_DTIMEOUTC_Pos (3U)
- #define SDIO_ICR_DTIMEOUTC_Msk (0x1UL << SDIO_ICR_DTIMEOUTC_Pos)
- #define SDIO_ICR_DTIMEOUTC SDIO_ICR_DTIMEOUTC_Msk
- #define SDIO_ICR_TXUNDERRC_Pos (4U)
- #define SDIO_ICR_TXUNDERRC_Msk (0x1UL << SDIO_ICR_TXUNDERRC_Pos)
- #define SDIO_ICR_TXUNDERRC SDIO_ICR_TXUNDERRC_Msk
- #define SDIO_ICR_RXOVERRC_Pos (5U)
- #define SDIO_ICR_RXOVERRC_Msk (0x1UL << SDIO_ICR_RXOVERRC_Pos)
- #define SDIO_ICR_RXOVERRC SDIO_ICR_RXOVERRC_Msk
- #define SDIO_ICR_CMDRENDC_Pos (6U)
- #define SDIO_ICR_CMDRENDC_Msk (0x1UL << SDIO_ICR_CMDRENDC_Pos)
- #define SDIO_ICR_CMDRENDC SDIO_ICR_CMDRENDC_Msk
- #define SDIO_ICR_CMDSENTC_Pos (7U)
- #define SDIO_ICR_CMDSENTC_Msk (0x1UL << SDIO_ICR_CMDSENTC_Pos)
- #define SDIO_ICR_CMDSENTC SDIO_ICR_CMDSENTC_Msk
- #define SDIO_ICR_DATAENDC_Pos (8U)
- #define SDIO_ICR_DATAENDC_Msk (0x1UL << SDIO_ICR_DATAENDC_Pos)
- #define SDIO_ICR_DATAENDC SDIO_ICR_DATAENDC_Msk
- #define SDIO_ICR_STBITERRC_Pos (9U)
- #define SDIO_ICR_STBITERRC_Msk (0x1UL << SDIO_ICR_STBITERRC_Pos)
- #define SDIO_ICR_STBITERRC SDIO_ICR_STBITERRC_Msk
- #define SDIO_ICR_DBCKENDC_Pos (10U)
- #define SDIO_ICR_DBCKENDC_Msk (0x1UL << SDIO_ICR_DBCKENDC_Pos)
- #define SDIO_ICR_DBCKENDC SDIO_ICR_DBCKENDC_Msk
- #define SDIO_ICR_SDIOITC_Pos (22U)
- #define SDIO_ICR_SDIOITC_Msk (0x1UL << SDIO_ICR_SDIOITC_Pos)
- #define SDIO_ICR_SDIOITC SDIO_ICR_SDIOITC_Msk
- #define SDIO_ICR_CEATAENDC_Pos (23U)
- #define SDIO_ICR_CEATAENDC_Msk (0x1UL << SDIO_ICR_CEATAENDC_Pos)
- #define SDIO_ICR_CEATAENDC SDIO_ICR_CEATAENDC_Msk
- #define SDIO_MASK_CCRCFAILIE_Pos (0U)
- #define SDIO_MASK_CCRCFAILIE_Msk (0x1UL << SDIO_MASK_CCRCFAILIE_Pos)
- #define SDIO_MASK_CCRCFAILIE SDIO_MASK_CCRCFAILIE_Msk
- #define SDIO_MASK_DCRCFAILIE_Pos (1U)
- #define SDIO_MASK_DCRCFAILIE_Msk (0x1UL << SDIO_MASK_DCRCFAILIE_Pos)
- #define SDIO_MASK_DCRCFAILIE SDIO_MASK_DCRCFAILIE_Msk
- #define SDIO_MASK_CTIMEOUTIE_Pos (2U)
- #define SDIO_MASK_CTIMEOUTIE_Msk (0x1UL << SDIO_MASK_CTIMEOUTIE_Pos)
- #define SDIO_MASK_CTIMEOUTIE SDIO_MASK_CTIMEOUTIE_Msk
- #define SDIO_MASK_DTIMEOUTIE_Pos (3U)
- #define SDIO_MASK_DTIMEOUTIE_Msk (0x1UL << SDIO_MASK_DTIMEOUTIE_Pos)
- #define SDIO_MASK_DTIMEOUTIE SDIO_MASK_DTIMEOUTIE_Msk
- #define SDIO_MASK_TXUNDERRIE_Pos (4U)
- #define SDIO_MASK_TXUNDERRIE_Msk (0x1UL << SDIO_MASK_TXUNDERRIE_Pos)
- #define SDIO_MASK_TXUNDERRIE SDIO_MASK_TXUNDERRIE_Msk
- #define SDIO_MASK_RXOVERRIE_Pos (5U)
- #define SDIO_MASK_RXOVERRIE_Msk (0x1UL << SDIO_MASK_RXOVERRIE_Pos)
- #define SDIO_MASK_RXOVERRIE SDIO_MASK_RXOVERRIE_Msk
- #define SDIO_MASK_CMDRENDIE_Pos (6U)
- #define SDIO_MASK_CMDRENDIE_Msk (0x1UL << SDIO_MASK_CMDRENDIE_Pos)
- #define SDIO_MASK_CMDRENDIE SDIO_MASK_CMDRENDIE_Msk
- #define SDIO_MASK_CMDSENTIE_Pos (7U)
- #define SDIO_MASK_CMDSENTIE_Msk (0x1UL << SDIO_MASK_CMDSENTIE_Pos)
- #define SDIO_MASK_CMDSENTIE SDIO_MASK_CMDSENTIE_Msk
- #define SDIO_MASK_DATAENDIE_Pos (8U)
- #define SDIO_MASK_DATAENDIE_Msk (0x1UL << SDIO_MASK_DATAENDIE_Pos)
- #define SDIO_MASK_DATAENDIE SDIO_MASK_DATAENDIE_Msk
- #define SDIO_MASK_STBITERRIE_Pos (9U)
- #define SDIO_MASK_STBITERRIE_Msk (0x1UL << SDIO_MASK_STBITERRIE_Pos)
- #define SDIO_MASK_STBITERRIE SDIO_MASK_STBITERRIE_Msk
- #define SDIO_MASK_DBCKENDIE_Pos (10U)
- #define SDIO_MASK_DBCKENDIE_Msk (0x1UL << SDIO_MASK_DBCKENDIE_Pos)
- #define SDIO_MASK_DBCKENDIE SDIO_MASK_DBCKENDIE_Msk
- #define SDIO_MASK_CMDACTIE_Pos (11U)
- #define SDIO_MASK_CMDACTIE_Msk (0x1UL << SDIO_MASK_CMDACTIE_Pos)
- #define SDIO_MASK_CMDACTIE SDIO_MASK_CMDACTIE_Msk
- #define SDIO_MASK_TXACTIE_Pos (12U)
- #define SDIO_MASK_TXACTIE_Msk (0x1UL << SDIO_MASK_TXACTIE_Pos)
- #define SDIO_MASK_TXACTIE SDIO_MASK_TXACTIE_Msk
- #define SDIO_MASK_RXACTIE_Pos (13U)
- #define SDIO_MASK_RXACTIE_Msk (0x1UL << SDIO_MASK_RXACTIE_Pos)
- #define SDIO_MASK_RXACTIE SDIO_MASK_RXACTIE_Msk
- #define SDIO_MASK_TXFIFOHEIE_Pos (14U)
- #define SDIO_MASK_TXFIFOHEIE_Msk (0x1UL << SDIO_MASK_TXFIFOHEIE_Pos)
- #define SDIO_MASK_TXFIFOHEIE SDIO_MASK_TXFIFOHEIE_Msk
- #define SDIO_MASK_RXFIFOHFIE_Pos (15U)
- #define SDIO_MASK_RXFIFOHFIE_Msk (0x1UL << SDIO_MASK_RXFIFOHFIE_Pos)
- #define SDIO_MASK_RXFIFOHFIE SDIO_MASK_RXFIFOHFIE_Msk
- #define SDIO_MASK_TXFIFOFIE_Pos (16U)
- #define SDIO_MASK_TXFIFOFIE_Msk (0x1UL << SDIO_MASK_TXFIFOFIE_Pos)
- #define SDIO_MASK_TXFIFOFIE SDIO_MASK_TXFIFOFIE_Msk
- #define SDIO_MASK_RXFIFOFIE_Pos (17U)
- #define SDIO_MASK_RXFIFOFIE_Msk (0x1UL << SDIO_MASK_RXFIFOFIE_Pos)
- #define SDIO_MASK_RXFIFOFIE SDIO_MASK_RXFIFOFIE_Msk
- #define SDIO_MASK_TXFIFOEIE_Pos (18U)
- #define SDIO_MASK_TXFIFOEIE_Msk (0x1UL << SDIO_MASK_TXFIFOEIE_Pos)
- #define SDIO_MASK_TXFIFOEIE SDIO_MASK_TXFIFOEIE_Msk
- #define SDIO_MASK_RXFIFOEIE_Pos (19U)
- #define SDIO_MASK_RXFIFOEIE_Msk (0x1UL << SDIO_MASK_RXFIFOEIE_Pos)
- #define SDIO_MASK_RXFIFOEIE SDIO_MASK_RXFIFOEIE_Msk
- #define SDIO_MASK_TXDAVLIE_Pos (20U)
- #define SDIO_MASK_TXDAVLIE_Msk (0x1UL << SDIO_MASK_TXDAVLIE_Pos)
- #define SDIO_MASK_TXDAVLIE SDIO_MASK_TXDAVLIE_Msk
- #define SDIO_MASK_RXDAVLIE_Pos (21U)
- #define SDIO_MASK_RXDAVLIE_Msk (0x1UL << SDIO_MASK_RXDAVLIE_Pos)
- #define SDIO_MASK_RXDAVLIE SDIO_MASK_RXDAVLIE_Msk
- #define SDIO_MASK_SDIOITIE_Pos (22U)
- #define SDIO_MASK_SDIOITIE_Msk (0x1UL << SDIO_MASK_SDIOITIE_Pos)
- #define SDIO_MASK_SDIOITIE SDIO_MASK_SDIOITIE_Msk
- #define SDIO_MASK_CEATAENDIE_Pos (23U)
- #define SDIO_MASK_CEATAENDIE_Msk (0x1UL << SDIO_MASK_CEATAENDIE_Pos)
- #define SDIO_MASK_CEATAENDIE SDIO_MASK_CEATAENDIE_Msk
- #define SDIO_FIFOCNT_FIFOCOUNT_Pos (0U)
- #define SDIO_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFUL << SDIO_FIFOCNT_FIFOCOUNT_Pos)
- #define SDIO_FIFOCNT_FIFOCOUNT SDIO_FIFOCNT_FIFOCOUNT_Msk
- #define SDIO_FIFO_FIFODATA_Pos (0U)
- #define SDIO_FIFO_FIFODATA_Msk (0xFFFFFFFFUL << SDIO_FIFO_FIFODATA_Pos)
- #define SDIO_FIFO_FIFODATA SDIO_FIFO_FIFODATA_Msk
- #define USB_EP0R USB_BASE
- #define USB_EP1R (USB_BASE + 0x00000004)
- #define USB_EP2R (USB_BASE + 0x00000008)
- #define USB_EP3R (USB_BASE + 0x0000000C)
- #define USB_EP4R (USB_BASE + 0x00000010)
- #define USB_EP5R (USB_BASE + 0x00000014)
- #define USB_EP6R (USB_BASE + 0x00000018)
- #define USB_EP7R (USB_BASE + 0x0000001C)
-
- #define USB_EP_CTR_RX_Pos (15U)
- #define USB_EP_CTR_RX_Msk (0x1UL << USB_EP_CTR_RX_Pos)
- #define USB_EP_CTR_RX USB_EP_CTR_RX_Msk
- #define USB_EP_DTOG_RX_Pos (14U)
- #define USB_EP_DTOG_RX_Msk (0x1UL << USB_EP_DTOG_RX_Pos)
- #define USB_EP_DTOG_RX USB_EP_DTOG_RX_Msk
- #define USB_EPRX_STAT_Pos (12U)
- #define USB_EPRX_STAT_Msk (0x3UL << USB_EPRX_STAT_Pos)
- #define USB_EPRX_STAT USB_EPRX_STAT_Msk
- #define USB_EP_SETUP_Pos (11U)
- #define USB_EP_SETUP_Msk (0x1UL << USB_EP_SETUP_Pos)
- #define USB_EP_SETUP USB_EP_SETUP_Msk
- #define USB_EP_T_FIELD_Pos (9U)
- #define USB_EP_T_FIELD_Msk (0x3UL << USB_EP_T_FIELD_Pos)
- #define USB_EP_T_FIELD USB_EP_T_FIELD_Msk
- #define USB_EP_KIND_Pos (8U)
- #define USB_EP_KIND_Msk (0x1UL << USB_EP_KIND_Pos)
- #define USB_EP_KIND USB_EP_KIND_Msk
- #define USB_EP_CTR_TX_Pos (7U)
- #define USB_EP_CTR_TX_Msk (0x1UL << USB_EP_CTR_TX_Pos)
- #define USB_EP_CTR_TX USB_EP_CTR_TX_Msk
- #define USB_EP_DTOG_TX_Pos (6U)
- #define USB_EP_DTOG_TX_Msk (0x1UL << USB_EP_DTOG_TX_Pos)
- #define USB_EP_DTOG_TX USB_EP_DTOG_TX_Msk
- #define USB_EPTX_STAT_Pos (4U)
- #define USB_EPTX_STAT_Msk (0x3UL << USB_EPTX_STAT_Pos)
- #define USB_EPTX_STAT USB_EPTX_STAT_Msk
- #define USB_EPADDR_FIELD_Pos (0U)
- #define USB_EPADDR_FIELD_Msk (0xFUL << USB_EPADDR_FIELD_Pos)
- #define USB_EPADDR_FIELD USB_EPADDR_FIELD_Msk
- #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
-
- #define USB_EP_TYPE_MASK_Pos (9U)
- #define USB_EP_TYPE_MASK_Msk (0x3UL << USB_EP_TYPE_MASK_Pos)
- #define USB_EP_TYPE_MASK USB_EP_TYPE_MASK_Msk
- #define USB_EP_BULK 0x00000000U
- #define USB_EP_CONTROL 0x00000200U
- #define USB_EP_ISOCHRONOUS 0x00000400U
- #define USB_EP_INTERRUPT 0x00000600U
- #define USB_EP_T_MASK (~USB_EP_T_FIELD & USB_EPREG_MASK)
- #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK)
-
- #define USB_EP_TX_DIS 0x00000000U
- #define USB_EP_TX_STALL 0x00000010U
- #define USB_EP_TX_NAK 0x00000020U
- #define USB_EP_TX_VALID 0x00000030U
- #define USB_EPTX_DTOG1 0x00000010U
- #define USB_EPTX_DTOG2 0x00000020U
- #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
-
- #define USB_EP_RX_DIS 0x00000000U
- #define USB_EP_RX_STALL 0x00001000U
- #define USB_EP_RX_NAK 0x00002000U
- #define USB_EP_RX_VALID 0x00003000U
- #define USB_EPRX_DTOG1 0x00001000U
- #define USB_EPRX_DTOG2 0x00002000U
- #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
- #define USB_EP0R_EA_Pos (0U)
- #define USB_EP0R_EA_Msk (0xFUL << USB_EP0R_EA_Pos)
- #define USB_EP0R_EA USB_EP0R_EA_Msk
- #define USB_EP0R_STAT_TX_Pos (4U)
- #define USB_EP0R_STAT_TX_Msk (0x3UL << USB_EP0R_STAT_TX_Pos)
- #define USB_EP0R_STAT_TX USB_EP0R_STAT_TX_Msk
- #define USB_EP0R_STAT_TX_0 (0x1UL << USB_EP0R_STAT_TX_Pos)
- #define USB_EP0R_STAT_TX_1 (0x2UL << USB_EP0R_STAT_TX_Pos)
- #define USB_EP0R_DTOG_TX_Pos (6U)
- #define USB_EP0R_DTOG_TX_Msk (0x1UL << USB_EP0R_DTOG_TX_Pos)
- #define USB_EP0R_DTOG_TX USB_EP0R_DTOG_TX_Msk
- #define USB_EP0R_CTR_TX_Pos (7U)
- #define USB_EP0R_CTR_TX_Msk (0x1UL << USB_EP0R_CTR_TX_Pos)
- #define USB_EP0R_CTR_TX USB_EP0R_CTR_TX_Msk
- #define USB_EP0R_EP_KIND_Pos (8U)
- #define USB_EP0R_EP_KIND_Msk (0x1UL << USB_EP0R_EP_KIND_Pos)
- #define USB_EP0R_EP_KIND USB_EP0R_EP_KIND_Msk
-
- #define USB_EP0R_EP_TYPE_Pos (9U)
- #define USB_EP0R_EP_TYPE_Msk (0x3UL << USB_EP0R_EP_TYPE_Pos)
- #define USB_EP0R_EP_TYPE USB_EP0R_EP_TYPE_Msk
- #define USB_EP0R_EP_TYPE_0 (0x1UL << USB_EP0R_EP_TYPE_Pos)
- #define USB_EP0R_EP_TYPE_1 (0x2UL << USB_EP0R_EP_TYPE_Pos)
- #define USB_EP0R_SETUP_Pos (11U)
- #define USB_EP0R_SETUP_Msk (0x1UL << USB_EP0R_SETUP_Pos)
- #define USB_EP0R_SETUP USB_EP0R_SETUP_Msk
- #define USB_EP0R_STAT_RX_Pos (12U)
- #define USB_EP0R_STAT_RX_Msk (0x3UL << USB_EP0R_STAT_RX_Pos)
- #define USB_EP0R_STAT_RX USB_EP0R_STAT_RX_Msk
- #define USB_EP0R_STAT_RX_0 (0x1UL << USB_EP0R_STAT_RX_Pos)
- #define USB_EP0R_STAT_RX_1 (0x2UL << USB_EP0R_STAT_RX_Pos)
- #define USB_EP0R_DTOG_RX_Pos (14U)
- #define USB_EP0R_DTOG_RX_Msk (0x1UL << USB_EP0R_DTOG_RX_Pos)
- #define USB_EP0R_DTOG_RX USB_EP0R_DTOG_RX_Msk
- #define USB_EP0R_CTR_RX_Pos (15U)
- #define USB_EP0R_CTR_RX_Msk (0x1UL << USB_EP0R_CTR_RX_Pos)
- #define USB_EP0R_CTR_RX USB_EP0R_CTR_RX_Msk
- #define USB_EP1R_EA_Pos (0U)
- #define USB_EP1R_EA_Msk (0xFUL << USB_EP1R_EA_Pos)
- #define USB_EP1R_EA USB_EP1R_EA_Msk
-
- #define USB_EP1R_STAT_TX_Pos (4U)
- #define USB_EP1R_STAT_TX_Msk (0x3UL << USB_EP1R_STAT_TX_Pos)
- #define USB_EP1R_STAT_TX USB_EP1R_STAT_TX_Msk
- #define USB_EP1R_STAT_TX_0 (0x1UL << USB_EP1R_STAT_TX_Pos)
- #define USB_EP1R_STAT_TX_1 (0x2UL << USB_EP1R_STAT_TX_Pos)
- #define USB_EP1R_DTOG_TX_Pos (6U)
- #define USB_EP1R_DTOG_TX_Msk (0x1UL << USB_EP1R_DTOG_TX_Pos)
- #define USB_EP1R_DTOG_TX USB_EP1R_DTOG_TX_Msk
- #define USB_EP1R_CTR_TX_Pos (7U)
- #define USB_EP1R_CTR_TX_Msk (0x1UL << USB_EP1R_CTR_TX_Pos)
- #define USB_EP1R_CTR_TX USB_EP1R_CTR_TX_Msk
- #define USB_EP1R_EP_KIND_Pos (8U)
- #define USB_EP1R_EP_KIND_Msk (0x1UL << USB_EP1R_EP_KIND_Pos)
- #define USB_EP1R_EP_KIND USB_EP1R_EP_KIND_Msk
- #define USB_EP1R_EP_TYPE_Pos (9U)
- #define USB_EP1R_EP_TYPE_Msk (0x3UL << USB_EP1R_EP_TYPE_Pos)
- #define USB_EP1R_EP_TYPE USB_EP1R_EP_TYPE_Msk
- #define USB_EP1R_EP_TYPE_0 (0x1UL << USB_EP1R_EP_TYPE_Pos)
- #define USB_EP1R_EP_TYPE_1 (0x2UL << USB_EP1R_EP_TYPE_Pos)
- #define USB_EP1R_SETUP_Pos (11U)
- #define USB_EP1R_SETUP_Msk (0x1UL << USB_EP1R_SETUP_Pos)
- #define USB_EP1R_SETUP USB_EP1R_SETUP_Msk
-
- #define USB_EP1R_STAT_RX_Pos (12U)
- #define USB_EP1R_STAT_RX_Msk (0x3UL << USB_EP1R_STAT_RX_Pos)
- #define USB_EP1R_STAT_RX USB_EP1R_STAT_RX_Msk
- #define USB_EP1R_STAT_RX_0 (0x1UL << USB_EP1R_STAT_RX_Pos)
- #define USB_EP1R_STAT_RX_1 (0x2UL << USB_EP1R_STAT_RX_Pos)
- #define USB_EP1R_DTOG_RX_Pos (14U)
- #define USB_EP1R_DTOG_RX_Msk (0x1UL << USB_EP1R_DTOG_RX_Pos)
- #define USB_EP1R_DTOG_RX USB_EP1R_DTOG_RX_Msk
- #define USB_EP1R_CTR_RX_Pos (15U)
- #define USB_EP1R_CTR_RX_Msk (0x1UL << USB_EP1R_CTR_RX_Pos)
- #define USB_EP1R_CTR_RX USB_EP1R_CTR_RX_Msk
- #define USB_EP2R_EA_Pos (0U)
- #define USB_EP2R_EA_Msk (0xFUL << USB_EP2R_EA_Pos)
- #define USB_EP2R_EA USB_EP2R_EA_Msk
- #define USB_EP2R_STAT_TX_Pos (4U)
- #define USB_EP2R_STAT_TX_Msk (0x3UL << USB_EP2R_STAT_TX_Pos)
- #define USB_EP2R_STAT_TX USB_EP2R_STAT_TX_Msk
- #define USB_EP2R_STAT_TX_0 (0x1UL << USB_EP2R_STAT_TX_Pos)
- #define USB_EP2R_STAT_TX_1 (0x2UL << USB_EP2R_STAT_TX_Pos)
- #define USB_EP2R_DTOG_TX_Pos (6U)
- #define USB_EP2R_DTOG_TX_Msk (0x1UL << USB_EP2R_DTOG_TX_Pos)
- #define USB_EP2R_DTOG_TX USB_EP2R_DTOG_TX_Msk
- #define USB_EP2R_CTR_TX_Pos (7U)
- #define USB_EP2R_CTR_TX_Msk (0x1UL << USB_EP2R_CTR_TX_Pos)
- #define USB_EP2R_CTR_TX USB_EP2R_CTR_TX_Msk
- #define USB_EP2R_EP_KIND_Pos (8U)
- #define USB_EP2R_EP_KIND_Msk (0x1UL << USB_EP2R_EP_KIND_Pos)
- #define USB_EP2R_EP_KIND USB_EP2R_EP_KIND_Msk
- #define USB_EP2R_EP_TYPE_Pos (9U)
- #define USB_EP2R_EP_TYPE_Msk (0x3UL << USB_EP2R_EP_TYPE_Pos)
- #define USB_EP2R_EP_TYPE USB_EP2R_EP_TYPE_Msk
- #define USB_EP2R_EP_TYPE_0 (0x1UL << USB_EP2R_EP_TYPE_Pos)
- #define USB_EP2R_EP_TYPE_1 (0x2UL << USB_EP2R_EP_TYPE_Pos)
- #define USB_EP2R_SETUP_Pos (11U)
- #define USB_EP2R_SETUP_Msk (0x1UL << USB_EP2R_SETUP_Pos)
- #define USB_EP2R_SETUP USB_EP2R_SETUP_Msk
- #define USB_EP2R_STAT_RX_Pos (12U)
- #define USB_EP2R_STAT_RX_Msk (0x3UL << USB_EP2R_STAT_RX_Pos)
- #define USB_EP2R_STAT_RX USB_EP2R_STAT_RX_Msk
- #define USB_EP2R_STAT_RX_0 (0x1UL << USB_EP2R_STAT_RX_Pos)
- #define USB_EP2R_STAT_RX_1 (0x2UL << USB_EP2R_STAT_RX_Pos)
- #define USB_EP2R_DTOG_RX_Pos (14U)
- #define USB_EP2R_DTOG_RX_Msk (0x1UL << USB_EP2R_DTOG_RX_Pos)
- #define USB_EP2R_DTOG_RX USB_EP2R_DTOG_RX_Msk
- #define USB_EP2R_CTR_RX_Pos (15U)
- #define USB_EP2R_CTR_RX_Msk (0x1UL << USB_EP2R_CTR_RX_Pos)
- #define USB_EP2R_CTR_RX USB_EP2R_CTR_RX_Msk
- #define USB_EP3R_EA_Pos (0U)
- #define USB_EP3R_EA_Msk (0xFUL << USB_EP3R_EA_Pos)
- #define USB_EP3R_EA USB_EP3R_EA_Msk
- #define USB_EP3R_STAT_TX_Pos (4U)
- #define USB_EP3R_STAT_TX_Msk (0x3UL << USB_EP3R_STAT_TX_Pos)
- #define USB_EP3R_STAT_TX USB_EP3R_STAT_TX_Msk
- #define USB_EP3R_STAT_TX_0 (0x1UL << USB_EP3R_STAT_TX_Pos)
- #define USB_EP3R_STAT_TX_1 (0x2UL << USB_EP3R_STAT_TX_Pos)
- #define USB_EP3R_DTOG_TX_Pos (6U)
- #define USB_EP3R_DTOG_TX_Msk (0x1UL << USB_EP3R_DTOG_TX_Pos)
- #define USB_EP3R_DTOG_TX USB_EP3R_DTOG_TX_Msk
- #define USB_EP3R_CTR_TX_Pos (7U)
- #define USB_EP3R_CTR_TX_Msk (0x1UL << USB_EP3R_CTR_TX_Pos)
- #define USB_EP3R_CTR_TX USB_EP3R_CTR_TX_Msk
- #define USB_EP3R_EP_KIND_Pos (8U)
- #define USB_EP3R_EP_KIND_Msk (0x1UL << USB_EP3R_EP_KIND_Pos)
- #define USB_EP3R_EP_KIND USB_EP3R_EP_KIND_Msk
- #define USB_EP3R_EP_TYPE_Pos (9U)
- #define USB_EP3R_EP_TYPE_Msk (0x3UL << USB_EP3R_EP_TYPE_Pos)
- #define USB_EP3R_EP_TYPE USB_EP3R_EP_TYPE_Msk
- #define USB_EP3R_EP_TYPE_0 (0x1UL << USB_EP3R_EP_TYPE_Pos)
- #define USB_EP3R_EP_TYPE_1 (0x2UL << USB_EP3R_EP_TYPE_Pos)
- #define USB_EP3R_SETUP_Pos (11U)
- #define USB_EP3R_SETUP_Msk (0x1UL << USB_EP3R_SETUP_Pos)
- #define USB_EP3R_SETUP USB_EP3R_SETUP_Msk
- #define USB_EP3R_STAT_RX_Pos (12U)
- #define USB_EP3R_STAT_RX_Msk (0x3UL << USB_EP3R_STAT_RX_Pos)
- #define USB_EP3R_STAT_RX USB_EP3R_STAT_RX_Msk
- #define USB_EP3R_STAT_RX_0 (0x1UL << USB_EP3R_STAT_RX_Pos)
- #define USB_EP3R_STAT_RX_1 (0x2UL << USB_EP3R_STAT_RX_Pos)
- #define USB_EP3R_DTOG_RX_Pos (14U)
- #define USB_EP3R_DTOG_RX_Msk (0x1UL << USB_EP3R_DTOG_RX_Pos)
- #define USB_EP3R_DTOG_RX USB_EP3R_DTOG_RX_Msk
- #define USB_EP3R_CTR_RX_Pos (15U)
- #define USB_EP3R_CTR_RX_Msk (0x1UL << USB_EP3R_CTR_RX_Pos)
- #define USB_EP3R_CTR_RX USB_EP3R_CTR_RX_Msk
- #define USB_EP4R_EA_Pos (0U)
- #define USB_EP4R_EA_Msk (0xFUL << USB_EP4R_EA_Pos)
- #define USB_EP4R_EA USB_EP4R_EA_Msk
- #define USB_EP4R_STAT_TX_Pos (4U)
- #define USB_EP4R_STAT_TX_Msk (0x3UL << USB_EP4R_STAT_TX_Pos)
- #define USB_EP4R_STAT_TX USB_EP4R_STAT_TX_Msk
- #define USB_EP4R_STAT_TX_0 (0x1UL << USB_EP4R_STAT_TX_Pos)
- #define USB_EP4R_STAT_TX_1 (0x2UL << USB_EP4R_STAT_TX_Pos)
- #define USB_EP4R_DTOG_TX_Pos (6U)
- #define USB_EP4R_DTOG_TX_Msk (0x1UL << USB_EP4R_DTOG_TX_Pos)
- #define USB_EP4R_DTOG_TX USB_EP4R_DTOG_TX_Msk
- #define USB_EP4R_CTR_TX_Pos (7U)
- #define USB_EP4R_CTR_TX_Msk (0x1UL << USB_EP4R_CTR_TX_Pos)
- #define USB_EP4R_CTR_TX USB_EP4R_CTR_TX_Msk
- #define USB_EP4R_EP_KIND_Pos (8U)
- #define USB_EP4R_EP_KIND_Msk (0x1UL << USB_EP4R_EP_KIND_Pos)
- #define USB_EP4R_EP_KIND USB_EP4R_EP_KIND_Msk
- #define USB_EP4R_EP_TYPE_Pos (9U)
- #define USB_EP4R_EP_TYPE_Msk (0x3UL << USB_EP4R_EP_TYPE_Pos)
- #define USB_EP4R_EP_TYPE USB_EP4R_EP_TYPE_Msk
- #define USB_EP4R_EP_TYPE_0 (0x1UL << USB_EP4R_EP_TYPE_Pos)
- #define USB_EP4R_EP_TYPE_1 (0x2UL << USB_EP4R_EP_TYPE_Pos)
- #define USB_EP4R_SETUP_Pos (11U)
- #define USB_EP4R_SETUP_Msk (0x1UL << USB_EP4R_SETUP_Pos)
- #define USB_EP4R_SETUP USB_EP4R_SETUP_Msk
- #define USB_EP4R_STAT_RX_Pos (12U)
- #define USB_EP4R_STAT_RX_Msk (0x3UL << USB_EP4R_STAT_RX_Pos)
- #define USB_EP4R_STAT_RX USB_EP4R_STAT_RX_Msk
- #define USB_EP4R_STAT_RX_0 (0x1UL << USB_EP4R_STAT_RX_Pos)
- #define USB_EP4R_STAT_RX_1 (0x2UL << USB_EP4R_STAT_RX_Pos)
- #define USB_EP4R_DTOG_RX_Pos (14U)
- #define USB_EP4R_DTOG_RX_Msk (0x1UL << USB_EP4R_DTOG_RX_Pos)
- #define USB_EP4R_DTOG_RX USB_EP4R_DTOG_RX_Msk
- #define USB_EP4R_CTR_RX_Pos (15U)
- #define USB_EP4R_CTR_RX_Msk (0x1UL << USB_EP4R_CTR_RX_Pos)
- #define USB_EP4R_CTR_RX USB_EP4R_CTR_RX_Msk
- #define USB_EP5R_EA_Pos (0U)
- #define USB_EP5R_EA_Msk (0xFUL << USB_EP5R_EA_Pos)
- #define USB_EP5R_EA USB_EP5R_EA_Msk
- #define USB_EP5R_STAT_TX_Pos (4U)
- #define USB_EP5R_STAT_TX_Msk (0x3UL << USB_EP5R_STAT_TX_Pos)
- #define USB_EP5R_STAT_TX USB_EP5R_STAT_TX_Msk
- #define USB_EP5R_STAT_TX_0 (0x1UL << USB_EP5R_STAT_TX_Pos)
- #define USB_EP5R_STAT_TX_1 (0x2UL << USB_EP5R_STAT_TX_Pos)
- #define USB_EP5R_DTOG_TX_Pos (6U)
- #define USB_EP5R_DTOG_TX_Msk (0x1UL << USB_EP5R_DTOG_TX_Pos)
- #define USB_EP5R_DTOG_TX USB_EP5R_DTOG_TX_Msk
- #define USB_EP5R_CTR_TX_Pos (7U)
- #define USB_EP5R_CTR_TX_Msk (0x1UL << USB_EP5R_CTR_TX_Pos)
- #define USB_EP5R_CTR_TX USB_EP5R_CTR_TX_Msk
- #define USB_EP5R_EP_KIND_Pos (8U)
- #define USB_EP5R_EP_KIND_Msk (0x1UL << USB_EP5R_EP_KIND_Pos)
- #define USB_EP5R_EP_KIND USB_EP5R_EP_KIND_Msk
- #define USB_EP5R_EP_TYPE_Pos (9U)
- #define USB_EP5R_EP_TYPE_Msk (0x3UL << USB_EP5R_EP_TYPE_Pos)
- #define USB_EP5R_EP_TYPE USB_EP5R_EP_TYPE_Msk
- #define USB_EP5R_EP_TYPE_0 (0x1UL << USB_EP5R_EP_TYPE_Pos)
- #define USB_EP5R_EP_TYPE_1 (0x2UL << USB_EP5R_EP_TYPE_Pos)
- #define USB_EP5R_SETUP_Pos (11U)
- #define USB_EP5R_SETUP_Msk (0x1UL << USB_EP5R_SETUP_Pos)
- #define USB_EP5R_SETUP USB_EP5R_SETUP_Msk
- #define USB_EP5R_STAT_RX_Pos (12U)
- #define USB_EP5R_STAT_RX_Msk (0x3UL << USB_EP5R_STAT_RX_Pos)
- #define USB_EP5R_STAT_RX USB_EP5R_STAT_RX_Msk
- #define USB_EP5R_STAT_RX_0 (0x1UL << USB_EP5R_STAT_RX_Pos)
- #define USB_EP5R_STAT_RX_1 (0x2UL << USB_EP5R_STAT_RX_Pos)
- #define USB_EP5R_DTOG_RX_Pos (14U)
- #define USB_EP5R_DTOG_RX_Msk (0x1UL << USB_EP5R_DTOG_RX_Pos)
- #define USB_EP5R_DTOG_RX USB_EP5R_DTOG_RX_Msk
- #define USB_EP5R_CTR_RX_Pos (15U)
- #define USB_EP5R_CTR_RX_Msk (0x1UL << USB_EP5R_CTR_RX_Pos)
- #define USB_EP5R_CTR_RX USB_EP5R_CTR_RX_Msk
- #define USB_EP6R_EA_Pos (0U)
- #define USB_EP6R_EA_Msk (0xFUL << USB_EP6R_EA_Pos)
- #define USB_EP6R_EA USB_EP6R_EA_Msk
- #define USB_EP6R_STAT_TX_Pos (4U)
- #define USB_EP6R_STAT_TX_Msk (0x3UL << USB_EP6R_STAT_TX_Pos)
- #define USB_EP6R_STAT_TX USB_EP6R_STAT_TX_Msk
- #define USB_EP6R_STAT_TX_0 (0x1UL << USB_EP6R_STAT_TX_Pos)
- #define USB_EP6R_STAT_TX_1 (0x2UL << USB_EP6R_STAT_TX_Pos)
- #define USB_EP6R_DTOG_TX_Pos (6U)
- #define USB_EP6R_DTOG_TX_Msk (0x1UL << USB_EP6R_DTOG_TX_Pos)
- #define USB_EP6R_DTOG_TX USB_EP6R_DTOG_TX_Msk
- #define USB_EP6R_CTR_TX_Pos (7U)
- #define USB_EP6R_CTR_TX_Msk (0x1UL << USB_EP6R_CTR_TX_Pos)
- #define USB_EP6R_CTR_TX USB_EP6R_CTR_TX_Msk
- #define USB_EP6R_EP_KIND_Pos (8U)
- #define USB_EP6R_EP_KIND_Msk (0x1UL << USB_EP6R_EP_KIND_Pos)
- #define USB_EP6R_EP_KIND USB_EP6R_EP_KIND_Msk
- #define USB_EP6R_EP_TYPE_Pos (9U)
- #define USB_EP6R_EP_TYPE_Msk (0x3UL << USB_EP6R_EP_TYPE_Pos)
- #define USB_EP6R_EP_TYPE USB_EP6R_EP_TYPE_Msk
- #define USB_EP6R_EP_TYPE_0 (0x1UL << USB_EP6R_EP_TYPE_Pos)
- #define USB_EP6R_EP_TYPE_1 (0x2UL << USB_EP6R_EP_TYPE_Pos)
- #define USB_EP6R_SETUP_Pos (11U)
- #define USB_EP6R_SETUP_Msk (0x1UL << USB_EP6R_SETUP_Pos)
- #define USB_EP6R_SETUP USB_EP6R_SETUP_Msk
- #define USB_EP6R_STAT_RX_Pos (12U)
- #define USB_EP6R_STAT_RX_Msk (0x3UL << USB_EP6R_STAT_RX_Pos)
- #define USB_EP6R_STAT_RX USB_EP6R_STAT_RX_Msk
- #define USB_EP6R_STAT_RX_0 (0x1UL << USB_EP6R_STAT_RX_Pos)
- #define USB_EP6R_STAT_RX_1 (0x2UL << USB_EP6R_STAT_RX_Pos)
- #define USB_EP6R_DTOG_RX_Pos (14U)
- #define USB_EP6R_DTOG_RX_Msk (0x1UL << USB_EP6R_DTOG_RX_Pos)
- #define USB_EP6R_DTOG_RX USB_EP6R_DTOG_RX_Msk
- #define USB_EP6R_CTR_RX_Pos (15U)
- #define USB_EP6R_CTR_RX_Msk (0x1UL << USB_EP6R_CTR_RX_Pos)
- #define USB_EP6R_CTR_RX USB_EP6R_CTR_RX_Msk
- #define USB_EP7R_EA_Pos (0U)
- #define USB_EP7R_EA_Msk (0xFUL << USB_EP7R_EA_Pos)
- #define USB_EP7R_EA USB_EP7R_EA_Msk
- #define USB_EP7R_STAT_TX_Pos (4U)
- #define USB_EP7R_STAT_TX_Msk (0x3UL << USB_EP7R_STAT_TX_Pos)
- #define USB_EP7R_STAT_TX USB_EP7R_STAT_TX_Msk
- #define USB_EP7R_STAT_TX_0 (0x1UL << USB_EP7R_STAT_TX_Pos)
- #define USB_EP7R_STAT_TX_1 (0x2UL << USB_EP7R_STAT_TX_Pos)
- #define USB_EP7R_DTOG_TX_Pos (6U)
- #define USB_EP7R_DTOG_TX_Msk (0x1UL << USB_EP7R_DTOG_TX_Pos)
- #define USB_EP7R_DTOG_TX USB_EP7R_DTOG_TX_Msk
- #define USB_EP7R_CTR_TX_Pos (7U)
- #define USB_EP7R_CTR_TX_Msk (0x1UL << USB_EP7R_CTR_TX_Pos)
- #define USB_EP7R_CTR_TX USB_EP7R_CTR_TX_Msk
- #define USB_EP7R_EP_KIND_Pos (8U)
- #define USB_EP7R_EP_KIND_Msk (0x1UL << USB_EP7R_EP_KIND_Pos)
- #define USB_EP7R_EP_KIND USB_EP7R_EP_KIND_Msk
- #define USB_EP7R_EP_TYPE_Pos (9U)
- #define USB_EP7R_EP_TYPE_Msk (0x3UL << USB_EP7R_EP_TYPE_Pos)
- #define USB_EP7R_EP_TYPE USB_EP7R_EP_TYPE_Msk
- #define USB_EP7R_EP_TYPE_0 (0x1UL << USB_EP7R_EP_TYPE_Pos)
- #define USB_EP7R_EP_TYPE_1 (0x2UL << USB_EP7R_EP_TYPE_Pos)
- #define USB_EP7R_SETUP_Pos (11U)
- #define USB_EP7R_SETUP_Msk (0x1UL << USB_EP7R_SETUP_Pos)
- #define USB_EP7R_SETUP USB_EP7R_SETUP_Msk
- #define USB_EP7R_STAT_RX_Pos (12U)
- #define USB_EP7R_STAT_RX_Msk (0x3UL << USB_EP7R_STAT_RX_Pos)
- #define USB_EP7R_STAT_RX USB_EP7R_STAT_RX_Msk
- #define USB_EP7R_STAT_RX_0 (0x1UL << USB_EP7R_STAT_RX_Pos)
- #define USB_EP7R_STAT_RX_1 (0x2UL << USB_EP7R_STAT_RX_Pos)
- #define USB_EP7R_DTOG_RX_Pos (14U)
- #define USB_EP7R_DTOG_RX_Msk (0x1UL << USB_EP7R_DTOG_RX_Pos)
- #define USB_EP7R_DTOG_RX USB_EP7R_DTOG_RX_Msk
- #define USB_EP7R_CTR_RX_Pos (15U)
- #define USB_EP7R_CTR_RX_Msk (0x1UL << USB_EP7R_CTR_RX_Pos)
- #define USB_EP7R_CTR_RX USB_EP7R_CTR_RX_Msk
- #define USB_CNTR_FRES_Pos (0U)
- #define USB_CNTR_FRES_Msk (0x1UL << USB_CNTR_FRES_Pos)
- #define USB_CNTR_FRES USB_CNTR_FRES_Msk
- #define USB_CNTR_PDWN_Pos (1U)
- #define USB_CNTR_PDWN_Msk (0x1UL << USB_CNTR_PDWN_Pos)
- #define USB_CNTR_PDWN USB_CNTR_PDWN_Msk
- #define USB_CNTR_LP_MODE_Pos (2U)
- #define USB_CNTR_LP_MODE_Msk (0x1UL << USB_CNTR_LP_MODE_Pos)
- #define USB_CNTR_LP_MODE USB_CNTR_LP_MODE_Msk
- #define USB_CNTR_FSUSP_Pos (3U)
- #define USB_CNTR_FSUSP_Msk (0x1UL << USB_CNTR_FSUSP_Pos)
- #define USB_CNTR_FSUSP USB_CNTR_FSUSP_Msk
- #define USB_CNTR_RESUME_Pos (4U)
- #define USB_CNTR_RESUME_Msk (0x1UL << USB_CNTR_RESUME_Pos)
- #define USB_CNTR_RESUME USB_CNTR_RESUME_Msk
- #define USB_CNTR_ESOFM_Pos (8U)
- #define USB_CNTR_ESOFM_Msk (0x1UL << USB_CNTR_ESOFM_Pos)
- #define USB_CNTR_ESOFM USB_CNTR_ESOFM_Msk
- #define USB_CNTR_SOFM_Pos (9U)
- #define USB_CNTR_SOFM_Msk (0x1UL << USB_CNTR_SOFM_Pos)
- #define USB_CNTR_SOFM USB_CNTR_SOFM_Msk
- #define USB_CNTR_RESETM_Pos (10U)
- #define USB_CNTR_RESETM_Msk (0x1UL << USB_CNTR_RESETM_Pos)
- #define USB_CNTR_RESETM USB_CNTR_RESETM_Msk
- #define USB_CNTR_SUSPM_Pos (11U)
- #define USB_CNTR_SUSPM_Msk (0x1UL << USB_CNTR_SUSPM_Pos)
- #define USB_CNTR_SUSPM USB_CNTR_SUSPM_Msk
- #define USB_CNTR_WKUPM_Pos (12U)
- #define USB_CNTR_WKUPM_Msk (0x1UL << USB_CNTR_WKUPM_Pos)
- #define USB_CNTR_WKUPM USB_CNTR_WKUPM_Msk
- #define USB_CNTR_ERRM_Pos (13U)
- #define USB_CNTR_ERRM_Msk (0x1UL << USB_CNTR_ERRM_Pos)
- #define USB_CNTR_ERRM USB_CNTR_ERRM_Msk
- #define USB_CNTR_PMAOVRM_Pos (14U)
- #define USB_CNTR_PMAOVRM_Msk (0x1UL << USB_CNTR_PMAOVRM_Pos)
- #define USB_CNTR_PMAOVRM USB_CNTR_PMAOVRM_Msk
- #define USB_CNTR_CTRM_Pos (15U)
- #define USB_CNTR_CTRM_Msk (0x1UL << USB_CNTR_CTRM_Pos)
- #define USB_CNTR_CTRM USB_CNTR_CTRM_Msk
- #define USB_ISTR_EP_ID_Pos (0U)
- #define USB_ISTR_EP_ID_Msk (0xFUL << USB_ISTR_EP_ID_Pos)
- #define USB_ISTR_EP_ID USB_ISTR_EP_ID_Msk
- #define USB_ISTR_DIR_Pos (4U)
- #define USB_ISTR_DIR_Msk (0x1UL << USB_ISTR_DIR_Pos)
- #define USB_ISTR_DIR USB_ISTR_DIR_Msk
- #define USB_ISTR_ESOF_Pos (8U)
- #define USB_ISTR_ESOF_Msk (0x1UL << USB_ISTR_ESOF_Pos)
- #define USB_ISTR_ESOF USB_ISTR_ESOF_Msk
- #define USB_ISTR_SOF_Pos (9U)
- #define USB_ISTR_SOF_Msk (0x1UL << USB_ISTR_SOF_Pos)
- #define USB_ISTR_SOF USB_ISTR_SOF_Msk
- #define USB_ISTR_RESET_Pos (10U)
- #define USB_ISTR_RESET_Msk (0x1UL << USB_ISTR_RESET_Pos)
- #define USB_ISTR_RESET USB_ISTR_RESET_Msk
- #define USB_ISTR_SUSP_Pos (11U)
- #define USB_ISTR_SUSP_Msk (0x1UL << USB_ISTR_SUSP_Pos)
- #define USB_ISTR_SUSP USB_ISTR_SUSP_Msk
- #define USB_ISTR_WKUP_Pos (12U)
- #define USB_ISTR_WKUP_Msk (0x1UL << USB_ISTR_WKUP_Pos)
- #define USB_ISTR_WKUP USB_ISTR_WKUP_Msk
- #define USB_ISTR_ERR_Pos (13U)
- #define USB_ISTR_ERR_Msk (0x1UL << USB_ISTR_ERR_Pos)
- #define USB_ISTR_ERR USB_ISTR_ERR_Msk
- #define USB_ISTR_PMAOVR_Pos (14U)
- #define USB_ISTR_PMAOVR_Msk (0x1UL << USB_ISTR_PMAOVR_Pos)
- #define USB_ISTR_PMAOVR USB_ISTR_PMAOVR_Msk
- #define USB_ISTR_CTR_Pos (15U)
- #define USB_ISTR_CTR_Msk (0x1UL << USB_ISTR_CTR_Pos)
- #define USB_ISTR_CTR USB_ISTR_CTR_Msk
- #define USB_FNR_FN_Pos (0U)
- #define USB_FNR_FN_Msk (0x7FFUL << USB_FNR_FN_Pos)
- #define USB_FNR_FN USB_FNR_FN_Msk
- #define USB_FNR_LSOF_Pos (11U)
- #define USB_FNR_LSOF_Msk (0x3UL << USB_FNR_LSOF_Pos)
- #define USB_FNR_LSOF USB_FNR_LSOF_Msk
- #define USB_FNR_LCK_Pos (13U)
- #define USB_FNR_LCK_Msk (0x1UL << USB_FNR_LCK_Pos)
- #define USB_FNR_LCK USB_FNR_LCK_Msk
- #define USB_FNR_RXDM_Pos (14U)
- #define USB_FNR_RXDM_Msk (0x1UL << USB_FNR_RXDM_Pos)
- #define USB_FNR_RXDM USB_FNR_RXDM_Msk
- #define USB_FNR_RXDP_Pos (15U)
- #define USB_FNR_RXDP_Msk (0x1UL << USB_FNR_RXDP_Pos)
- #define USB_FNR_RXDP USB_FNR_RXDP_Msk
- #define USB_DADDR_ADD_Pos (0U)
- #define USB_DADDR_ADD_Msk (0x7FUL << USB_DADDR_ADD_Pos)
- #define USB_DADDR_ADD USB_DADDR_ADD_Msk
- #define USB_DADDR_ADD0_Pos (0U)
- #define USB_DADDR_ADD0_Msk (0x1UL << USB_DADDR_ADD0_Pos)
- #define USB_DADDR_ADD0 USB_DADDR_ADD0_Msk
- #define USB_DADDR_ADD1_Pos (1U)
- #define USB_DADDR_ADD1_Msk (0x1UL << USB_DADDR_ADD1_Pos)
- #define USB_DADDR_ADD1 USB_DADDR_ADD1_Msk
- #define USB_DADDR_ADD2_Pos (2U)
- #define USB_DADDR_ADD2_Msk (0x1UL << USB_DADDR_ADD2_Pos)
- #define USB_DADDR_ADD2 USB_DADDR_ADD2_Msk
- #define USB_DADDR_ADD3_Pos (3U)
- #define USB_DADDR_ADD3_Msk (0x1UL << USB_DADDR_ADD3_Pos)
- #define USB_DADDR_ADD3 USB_DADDR_ADD3_Msk
- #define USB_DADDR_ADD4_Pos (4U)
- #define USB_DADDR_ADD4_Msk (0x1UL << USB_DADDR_ADD4_Pos)
- #define USB_DADDR_ADD4 USB_DADDR_ADD4_Msk
- #define USB_DADDR_ADD5_Pos (5U)
- #define USB_DADDR_ADD5_Msk (0x1UL << USB_DADDR_ADD5_Pos)
- #define USB_DADDR_ADD5 USB_DADDR_ADD5_Msk
- #define USB_DADDR_ADD6_Pos (6U)
- #define USB_DADDR_ADD6_Msk (0x1UL << USB_DADDR_ADD6_Pos)
- #define USB_DADDR_ADD6 USB_DADDR_ADD6_Msk
- #define USB_DADDR_EF_Pos (7U)
- #define USB_DADDR_EF_Msk (0x1UL << USB_DADDR_EF_Pos)
- #define USB_DADDR_EF USB_DADDR_EF_Msk
-
- #define USB_BTABLE_BTABLE_Pos (3U)
- #define USB_BTABLE_BTABLE_Msk (0x1FFFUL << USB_BTABLE_BTABLE_Pos)
- #define USB_BTABLE_BTABLE USB_BTABLE_BTABLE_Msk
- #define USB_ADDR0_TX_ADDR0_TX_Pos (1U)
- #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos)
- #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk
- #define USB_ADDR1_TX_ADDR1_TX_Pos (1U)
- #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos)
- #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk
- #define USB_ADDR2_TX_ADDR2_TX_Pos (1U)
- #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos)
- #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk
- #define USB_ADDR3_TX_ADDR3_TX_Pos (1U)
- #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos)
- #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk
- #define USB_ADDR4_TX_ADDR4_TX_Pos (1U)
- #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos)
- #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk
- #define USB_ADDR5_TX_ADDR5_TX_Pos (1U)
- #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos)
- #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk
- #define USB_ADDR6_TX_ADDR6_TX_Pos (1U)
- #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos)
- #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk
- #define USB_ADDR7_TX_ADDR7_TX_Pos (1U)
- #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos)
- #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk
- #define USB_COUNT0_TX_COUNT0_TX_Pos (0U)
- #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos)
- #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk
- #define USB_COUNT1_TX_COUNT1_TX_Pos (0U)
- #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos)
- #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk
- #define USB_COUNT2_TX_COUNT2_TX_Pos (0U)
- #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos)
- #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk
- #define USB_COUNT3_TX_COUNT3_TX_Pos (0U)
- #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos)
- #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk
- #define USB_COUNT4_TX_COUNT4_TX_Pos (0U)
- #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos)
- #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk
- #define USB_COUNT5_TX_COUNT5_TX_Pos (0U)
- #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos)
- #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk
- #define USB_COUNT6_TX_COUNT6_TX_Pos (0U)
- #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos)
- #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk
- #define USB_COUNT7_TX_COUNT7_TX_Pos (0U)
- #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos)
- #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk
- #define USB_COUNT0_TX_0_COUNT0_TX_0 0x000003FFU
- #define USB_COUNT0_TX_1_COUNT0_TX_1 0x03FF0000U
- #define USB_COUNT1_TX_0_COUNT1_TX_0 0x000003FFU
- #define USB_COUNT1_TX_1_COUNT1_TX_1 0x03FF0000U
- #define USB_COUNT2_TX_0_COUNT2_TX_0 0x000003FFU
- #define USB_COUNT2_TX_1_COUNT2_TX_1 0x03FF0000U
- #define USB_COUNT3_TX_0_COUNT3_TX_0 0x000003FFU
- #define USB_COUNT3_TX_1_COUNT3_TX_1 0x03FF0000U
- #define USB_COUNT4_TX_0_COUNT4_TX_0 0x000003FFU
- #define USB_COUNT4_TX_1_COUNT4_TX_1 0x03FF0000U
- #define USB_COUNT5_TX_0_COUNT5_TX_0 0x000003FFU
- #define USB_COUNT5_TX_1_COUNT5_TX_1 0x03FF0000U
- #define USB_COUNT6_TX_0_COUNT6_TX_0 0x000003FFU
- #define USB_COUNT6_TX_1_COUNT6_TX_1 0x03FF0000U
- #define USB_COUNT7_TX_0_COUNT7_TX_0 0x000003FFU
- #define USB_COUNT7_TX_1_COUNT7_TX_1 0x03FF0000U
- #define USB_ADDR0_RX_ADDR0_RX_Pos (1U)
- #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos)
- #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk
- #define USB_ADDR1_RX_ADDR1_RX_Pos (1U)
- #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos)
- #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk
- #define USB_ADDR2_RX_ADDR2_RX_Pos (1U)
- #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos)
- #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk
- #define USB_ADDR3_RX_ADDR3_RX_Pos (1U)
- #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos)
- #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk
- #define USB_ADDR4_RX_ADDR4_RX_Pos (1U)
- #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos)
- #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk
- #define USB_ADDR5_RX_ADDR5_RX_Pos (1U)
- #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos)
- #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk
- #define USB_ADDR6_RX_ADDR6_RX_Pos (1U)
- #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos)
- #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk
- #define USB_ADDR7_RX_ADDR7_RX_Pos (1U)
- #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos)
- #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk
- #define USB_COUNT0_RX_COUNT0_RX_Pos (0U)
- #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos)
- #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk
- #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U)
- #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos)
- #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk
- #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos)
- #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos)
- #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos)
- #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos)
- #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos)
- #define USB_COUNT0_RX_BLSIZE_Pos (15U)
- #define USB_COUNT0_RX_BLSIZE_Msk (0x1UL << USB_COUNT0_RX_BLSIZE_Pos)
- #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk
- #define USB_COUNT1_RX_COUNT1_RX_Pos (0U)
- #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos)
- #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk
- #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U)
- #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos)
- #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk
- #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos)
- #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos)
- #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos)
- #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos)
- #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos)
- #define USB_COUNT1_RX_BLSIZE_Pos (15U)
- #define USB_COUNT1_RX_BLSIZE_Msk (0x1UL << USB_COUNT1_RX_BLSIZE_Pos)
- #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk
- #define USB_COUNT2_RX_COUNT2_RX_Pos (0U)
- #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos)
- #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk
- #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U)
- #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos)
- #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk
- #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos)
- #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos)
- #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos)
- #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos)
- #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos)
- #define USB_COUNT2_RX_BLSIZE_Pos (15U)
- #define USB_COUNT2_RX_BLSIZE_Msk (0x1UL << USB_COUNT2_RX_BLSIZE_Pos)
- #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk
- #define USB_COUNT3_RX_COUNT3_RX_Pos (0U)
- #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos)
- #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk
- #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U)
- #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos)
- #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk
- #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos)
- #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos)
- #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos)
- #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos)
- #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos)
- #define USB_COUNT3_RX_BLSIZE_Pos (15U)
- #define USB_COUNT3_RX_BLSIZE_Msk (0x1UL << USB_COUNT3_RX_BLSIZE_Pos)
- #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk
- #define USB_COUNT4_RX_COUNT4_RX_Pos (0U)
- #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos)
- #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk
- #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U)
- #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos)
- #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk
- #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos)
- #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos)
- #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos)
- #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos)
- #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos)
- #define USB_COUNT4_RX_BLSIZE_Pos (15U)
- #define USB_COUNT4_RX_BLSIZE_Msk (0x1UL << USB_COUNT4_RX_BLSIZE_Pos)
- #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk
- #define USB_COUNT5_RX_COUNT5_RX_Pos (0U)
- #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos)
- #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk
- #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U)
- #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos)
- #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk
- #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos)
- #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos)
- #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos)
- #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos)
- #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos)
- #define USB_COUNT5_RX_BLSIZE_Pos (15U)
- #define USB_COUNT5_RX_BLSIZE_Msk (0x1UL << USB_COUNT5_RX_BLSIZE_Pos)
- #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk
- #define USB_COUNT6_RX_COUNT6_RX_Pos (0U)
- #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos)
- #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk
- #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U)
- #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos)
- #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk
- #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos)
- #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos)
- #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos)
- #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos)
- #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos)
- #define USB_COUNT6_RX_BLSIZE_Pos (15U)
- #define USB_COUNT6_RX_BLSIZE_Msk (0x1UL << USB_COUNT6_RX_BLSIZE_Pos)
- #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk
- #define USB_COUNT7_RX_COUNT7_RX_Pos (0U)
- #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos)
- #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk
- #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U)
- #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos)
- #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk
- #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos)
- #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos)
- #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos)
- #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos)
- #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos)
- #define USB_COUNT7_RX_BLSIZE_Pos (15U)
- #define USB_COUNT7_RX_BLSIZE_Msk (0x1UL << USB_COUNT7_RX_BLSIZE_Pos)
- #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk
- #define USB_COUNT0_RX_0_COUNT0_RX_0 0x000003FFU
- #define USB_COUNT0_RX_0_NUM_BLOCK_0 0x00007C00U
- #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 0x00000400U
- #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 0x00000800U
- #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 0x00001000U
- #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 0x00002000U
- #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 0x00004000U
- #define USB_COUNT0_RX_0_BLSIZE_0 0x00008000U
- #define USB_COUNT0_RX_1_COUNT0_RX_1 0x03FF0000U
- #define USB_COUNT0_RX_1_NUM_BLOCK_1 0x7C000000U
- #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 0x04000000U
- #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 0x08000000U
- #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 0x10000000U
- #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 0x20000000U
- #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 0x40000000U
- #define USB_COUNT0_RX_1_BLSIZE_1 0x80000000U
- #define USB_COUNT1_RX_0_COUNT1_RX_0 0x000003FFU
- #define USB_COUNT1_RX_0_NUM_BLOCK_0 0x00007C00U
- #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 0x00000400U
- #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 0x00000800U
- #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 0x00001000U
- #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 0x00002000U
- #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 0x00004000U
- #define USB_COUNT1_RX_0_BLSIZE_0 0x00008000U
- #define USB_COUNT1_RX_1_COUNT1_RX_1 0x03FF0000U
- #define USB_COUNT1_RX_1_NUM_BLOCK_1 0x7C000000U
- #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 0x04000000U
- #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 0x08000000U
- #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 0x10000000U
- #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 0x20000000U
- #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 0x40000000U
- #define USB_COUNT1_RX_1_BLSIZE_1 0x80000000U
- #define USB_COUNT2_RX_0_COUNT2_RX_0 0x000003FFU
- #define USB_COUNT2_RX_0_NUM_BLOCK_0 0x00007C00U
- #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 0x00000400U
- #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 0x00000800U
- #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 0x00001000U
- #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 0x00002000U
- #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 0x00004000U
- #define USB_COUNT2_RX_0_BLSIZE_0 0x00008000U
- #define USB_COUNT2_RX_1_COUNT2_RX_1 0x03FF0000U
- #define USB_COUNT2_RX_1_NUM_BLOCK_1 0x7C000000U
- #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 0x04000000U
- #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 0x08000000U
- #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 0x10000000U
- #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 0x20000000U
- #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 0x40000000U
- #define USB_COUNT2_RX_1_BLSIZE_1 0x80000000U
- #define USB_COUNT3_RX_0_COUNT3_RX_0 0x000003FFU
- #define USB_COUNT3_RX_0_NUM_BLOCK_0 0x00007C00U
- #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 0x00000400U
- #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 0x00000800U
- #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 0x00001000U
- #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 0x00002000U
- #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 0x00004000U
- #define USB_COUNT3_RX_0_BLSIZE_0 0x00008000U
- #define USB_COUNT3_RX_1_COUNT3_RX_1 0x03FF0000U
- #define USB_COUNT3_RX_1_NUM_BLOCK_1 0x7C000000U
- #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 0x04000000U
- #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 0x08000000U
- #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 0x10000000U
- #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 0x20000000U
- #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 0x40000000U
- #define USB_COUNT3_RX_1_BLSIZE_1 0x80000000U
- #define USB_COUNT4_RX_0_COUNT4_RX_0 0x000003FFU
- #define USB_COUNT4_RX_0_NUM_BLOCK_0 0x00007C00U
- #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 0x00000400U
- #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 0x00000800U
- #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 0x00001000U
- #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 0x00002000U
- #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 0x00004000U
- #define USB_COUNT4_RX_0_BLSIZE_0 0x00008000U
- #define USB_COUNT4_RX_1_COUNT4_RX_1 0x03FF0000U
- #define USB_COUNT4_RX_1_NUM_BLOCK_1 0x7C000000U
- #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 0x04000000U
- #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 0x08000000U
- #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 0x10000000U
- #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 0x20000000U
- #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 0x40000000U
- #define USB_COUNT4_RX_1_BLSIZE_1 0x80000000U
- #define USB_COUNT5_RX_0_COUNT5_RX_0 0x000003FFU
- #define USB_COUNT5_RX_0_NUM_BLOCK_0 0x00007C00U
- #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 0x00000400U
- #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 0x00000800U
- #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 0x00001000U
- #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 0x00002000U
- #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 0x00004000U
- #define USB_COUNT5_RX_0_BLSIZE_0 0x00008000U
- #define USB_COUNT5_RX_1_COUNT5_RX_1 0x03FF0000U
- #define USB_COUNT5_RX_1_NUM_BLOCK_1 0x7C000000U
- #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 0x04000000U
- #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 0x08000000U
- #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 0x10000000U
- #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 0x20000000U
- #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 0x40000000U
- #define USB_COUNT5_RX_1_BLSIZE_1 0x80000000U
- #define USB_COUNT6_RX_0_COUNT6_RX_0 0x000003FFU
- #define USB_COUNT6_RX_0_NUM_BLOCK_0 0x00007C00U
- #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 0x00000400U
- #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 0x00000800U
- #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 0x00001000U
- #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 0x00002000U
- #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 0x00004000U
- #define USB_COUNT6_RX_0_BLSIZE_0 0x00008000U
- #define USB_COUNT6_RX_1_COUNT6_RX_1 0x03FF0000U
- #define USB_COUNT6_RX_1_NUM_BLOCK_1 0x7C000000U
- #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 0x04000000U
- #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 0x08000000U
- #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 0x10000000U
- #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 0x20000000U
- #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 0x40000000U
- #define USB_COUNT6_RX_1_BLSIZE_1 0x80000000U
- #define USB_COUNT7_RX_0_COUNT7_RX_0 0x000003FFU
- #define USB_COUNT7_RX_0_NUM_BLOCK_0 0x00007C00U
- #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 0x00000400U
- #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 0x00000800U
- #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 0x00001000U
- #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 0x00002000U
- #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 0x00004000U
- #define USB_COUNT7_RX_0_BLSIZE_0 0x00008000U
- #define USB_COUNT7_RX_1_COUNT7_RX_1 0x03FF0000U
- #define USB_COUNT7_RX_1_NUM_BLOCK_1 0x7C000000U
- #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 0x04000000U
- #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 0x08000000U
- #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 0x10000000U
- #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 0x20000000U
- #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 0x40000000U
- #define USB_COUNT7_RX_1_BLSIZE_1 0x80000000U
- #define CAN_MCR_INRQ_Pos (0U)
- #define CAN_MCR_INRQ_Msk (0x1UL << CAN_MCR_INRQ_Pos)
- #define CAN_MCR_INRQ CAN_MCR_INRQ_Msk
- #define CAN_MCR_SLEEP_Pos (1U)
- #define CAN_MCR_SLEEP_Msk (0x1UL << CAN_MCR_SLEEP_Pos)
- #define CAN_MCR_SLEEP CAN_MCR_SLEEP_Msk
- #define CAN_MCR_TXFP_Pos (2U)
- #define CAN_MCR_TXFP_Msk (0x1UL << CAN_MCR_TXFP_Pos)
- #define CAN_MCR_TXFP CAN_MCR_TXFP_Msk
- #define CAN_MCR_RFLM_Pos (3U)
- #define CAN_MCR_RFLM_Msk (0x1UL << CAN_MCR_RFLM_Pos)
- #define CAN_MCR_RFLM CAN_MCR_RFLM_Msk
- #define CAN_MCR_NART_Pos (4U)
- #define CAN_MCR_NART_Msk (0x1UL << CAN_MCR_NART_Pos)
- #define CAN_MCR_NART CAN_MCR_NART_Msk
- #define CAN_MCR_AWUM_Pos (5U)
- #define CAN_MCR_AWUM_Msk (0x1UL << CAN_MCR_AWUM_Pos)
- #define CAN_MCR_AWUM CAN_MCR_AWUM_Msk
- #define CAN_MCR_ABOM_Pos (6U)
- #define CAN_MCR_ABOM_Msk (0x1UL << CAN_MCR_ABOM_Pos)
- #define CAN_MCR_ABOM CAN_MCR_ABOM_Msk
- #define CAN_MCR_TTCM_Pos (7U)
- #define CAN_MCR_TTCM_Msk (0x1UL << CAN_MCR_TTCM_Pos)
- #define CAN_MCR_TTCM CAN_MCR_TTCM_Msk
- #define CAN_MCR_RESET_Pos (15U)
- #define CAN_MCR_RESET_Msk (0x1UL << CAN_MCR_RESET_Pos)
- #define CAN_MCR_RESET CAN_MCR_RESET_Msk
- #define CAN_MCR_DBF_Pos (16U)
- #define CAN_MCR_DBF_Msk (0x1UL << CAN_MCR_DBF_Pos)
- #define CAN_MCR_DBF CAN_MCR_DBF_Msk
- #define CAN_MSR_INAK_Pos (0U)
- #define CAN_MSR_INAK_Msk (0x1UL << CAN_MSR_INAK_Pos)
- #define CAN_MSR_INAK CAN_MSR_INAK_Msk
- #define CAN_MSR_SLAK_Pos (1U)
- #define CAN_MSR_SLAK_Msk (0x1UL << CAN_MSR_SLAK_Pos)
- #define CAN_MSR_SLAK CAN_MSR_SLAK_Msk
- #define CAN_MSR_ERRI_Pos (2U)
- #define CAN_MSR_ERRI_Msk (0x1UL << CAN_MSR_ERRI_Pos)
- #define CAN_MSR_ERRI CAN_MSR_ERRI_Msk
- #define CAN_MSR_WKUI_Pos (3U)
- #define CAN_MSR_WKUI_Msk (0x1UL << CAN_MSR_WKUI_Pos)
- #define CAN_MSR_WKUI CAN_MSR_WKUI_Msk
- #define CAN_MSR_SLAKI_Pos (4U)
- #define CAN_MSR_SLAKI_Msk (0x1UL << CAN_MSR_SLAKI_Pos)
- #define CAN_MSR_SLAKI CAN_MSR_SLAKI_Msk
- #define CAN_MSR_TXM_Pos (8U)
- #define CAN_MSR_TXM_Msk (0x1UL << CAN_MSR_TXM_Pos)
- #define CAN_MSR_TXM CAN_MSR_TXM_Msk
- #define CAN_MSR_RXM_Pos (9U)
- #define CAN_MSR_RXM_Msk (0x1UL << CAN_MSR_RXM_Pos)
- #define CAN_MSR_RXM CAN_MSR_RXM_Msk
- #define CAN_MSR_SAMP_Pos (10U)
- #define CAN_MSR_SAMP_Msk (0x1UL << CAN_MSR_SAMP_Pos)
- #define CAN_MSR_SAMP CAN_MSR_SAMP_Msk
- #define CAN_MSR_RX_Pos (11U)
- #define CAN_MSR_RX_Msk (0x1UL << CAN_MSR_RX_Pos)
- #define CAN_MSR_RX CAN_MSR_RX_Msk
- #define CAN_TSR_RQCP0_Pos (0U)
- #define CAN_TSR_RQCP0_Msk (0x1UL << CAN_TSR_RQCP0_Pos)
- #define CAN_TSR_RQCP0 CAN_TSR_RQCP0_Msk
- #define CAN_TSR_TXOK0_Pos (1U)
- #define CAN_TSR_TXOK0_Msk (0x1UL << CAN_TSR_TXOK0_Pos)
- #define CAN_TSR_TXOK0 CAN_TSR_TXOK0_Msk
- #define CAN_TSR_ALST0_Pos (2U)
- #define CAN_TSR_ALST0_Msk (0x1UL << CAN_TSR_ALST0_Pos)
- #define CAN_TSR_ALST0 CAN_TSR_ALST0_Msk
- #define CAN_TSR_TERR0_Pos (3U)
- #define CAN_TSR_TERR0_Msk (0x1UL << CAN_TSR_TERR0_Pos)
- #define CAN_TSR_TERR0 CAN_TSR_TERR0_Msk
- #define CAN_TSR_ABRQ0_Pos (7U)
- #define CAN_TSR_ABRQ0_Msk (0x1UL << CAN_TSR_ABRQ0_Pos)
- #define CAN_TSR_ABRQ0 CAN_TSR_ABRQ0_Msk
- #define CAN_TSR_RQCP1_Pos (8U)
- #define CAN_TSR_RQCP1_Msk (0x1UL << CAN_TSR_RQCP1_Pos)
- #define CAN_TSR_RQCP1 CAN_TSR_RQCP1_Msk
- #define CAN_TSR_TXOK1_Pos (9U)
- #define CAN_TSR_TXOK1_Msk (0x1UL << CAN_TSR_TXOK1_Pos)
- #define CAN_TSR_TXOK1 CAN_TSR_TXOK1_Msk
- #define CAN_TSR_ALST1_Pos (10U)
- #define CAN_TSR_ALST1_Msk (0x1UL << CAN_TSR_ALST1_Pos)
- #define CAN_TSR_ALST1 CAN_TSR_ALST1_Msk
- #define CAN_TSR_TERR1_Pos (11U)
- #define CAN_TSR_TERR1_Msk (0x1UL << CAN_TSR_TERR1_Pos)
- #define CAN_TSR_TERR1 CAN_TSR_TERR1_Msk
- #define CAN_TSR_ABRQ1_Pos (15U)
- #define CAN_TSR_ABRQ1_Msk (0x1UL << CAN_TSR_ABRQ1_Pos)
- #define CAN_TSR_ABRQ1 CAN_TSR_ABRQ1_Msk
- #define CAN_TSR_RQCP2_Pos (16U)
- #define CAN_TSR_RQCP2_Msk (0x1UL << CAN_TSR_RQCP2_Pos)
- #define CAN_TSR_RQCP2 CAN_TSR_RQCP2_Msk
- #define CAN_TSR_TXOK2_Pos (17U)
- #define CAN_TSR_TXOK2_Msk (0x1UL << CAN_TSR_TXOK2_Pos)
- #define CAN_TSR_TXOK2 CAN_TSR_TXOK2_Msk
- #define CAN_TSR_ALST2_Pos (18U)
- #define CAN_TSR_ALST2_Msk (0x1UL << CAN_TSR_ALST2_Pos)
- #define CAN_TSR_ALST2 CAN_TSR_ALST2_Msk
- #define CAN_TSR_TERR2_Pos (19U)
- #define CAN_TSR_TERR2_Msk (0x1UL << CAN_TSR_TERR2_Pos)
- #define CAN_TSR_TERR2 CAN_TSR_TERR2_Msk
- #define CAN_TSR_ABRQ2_Pos (23U)
- #define CAN_TSR_ABRQ2_Msk (0x1UL << CAN_TSR_ABRQ2_Pos)
- #define CAN_TSR_ABRQ2 CAN_TSR_ABRQ2_Msk
- #define CAN_TSR_CODE_Pos (24U)
- #define CAN_TSR_CODE_Msk (0x3UL << CAN_TSR_CODE_Pos)
- #define CAN_TSR_CODE CAN_TSR_CODE_Msk
- #define CAN_TSR_TME_Pos (26U)
- #define CAN_TSR_TME_Msk (0x7UL << CAN_TSR_TME_Pos)
- #define CAN_TSR_TME CAN_TSR_TME_Msk
- #define CAN_TSR_TME0_Pos (26U)
- #define CAN_TSR_TME0_Msk (0x1UL << CAN_TSR_TME0_Pos)
- #define CAN_TSR_TME0 CAN_TSR_TME0_Msk
- #define CAN_TSR_TME1_Pos (27U)
- #define CAN_TSR_TME1_Msk (0x1UL << CAN_TSR_TME1_Pos)
- #define CAN_TSR_TME1 CAN_TSR_TME1_Msk
- #define CAN_TSR_TME2_Pos (28U)
- #define CAN_TSR_TME2_Msk (0x1UL << CAN_TSR_TME2_Pos)
- #define CAN_TSR_TME2 CAN_TSR_TME2_Msk
- #define CAN_TSR_LOW_Pos (29U)
- #define CAN_TSR_LOW_Msk (0x7UL << CAN_TSR_LOW_Pos)
- #define CAN_TSR_LOW CAN_TSR_LOW_Msk
- #define CAN_TSR_LOW0_Pos (29U)
- #define CAN_TSR_LOW0_Msk (0x1UL << CAN_TSR_LOW0_Pos)
- #define CAN_TSR_LOW0 CAN_TSR_LOW0_Msk
- #define CAN_TSR_LOW1_Pos (30U)
- #define CAN_TSR_LOW1_Msk (0x1UL << CAN_TSR_LOW1_Pos)
- #define CAN_TSR_LOW1 CAN_TSR_LOW1_Msk
- #define CAN_TSR_LOW2_Pos (31U)
- #define CAN_TSR_LOW2_Msk (0x1UL << CAN_TSR_LOW2_Pos)
- #define CAN_TSR_LOW2 CAN_TSR_LOW2_Msk
- #define CAN_RF0R_FMP0_Pos (0U)
- #define CAN_RF0R_FMP0_Msk (0x3UL << CAN_RF0R_FMP0_Pos)
- #define CAN_RF0R_FMP0 CAN_RF0R_FMP0_Msk
- #define CAN_RF0R_FULL0_Pos (3U)
- #define CAN_RF0R_FULL0_Msk (0x1UL << CAN_RF0R_FULL0_Pos)
- #define CAN_RF0R_FULL0 CAN_RF0R_FULL0_Msk
- #define CAN_RF0R_FOVR0_Pos (4U)
- #define CAN_RF0R_FOVR0_Msk (0x1UL << CAN_RF0R_FOVR0_Pos)
- #define CAN_RF0R_FOVR0 CAN_RF0R_FOVR0_Msk
- #define CAN_RF0R_RFOM0_Pos (5U)
- #define CAN_RF0R_RFOM0_Msk (0x1UL << CAN_RF0R_RFOM0_Pos)
- #define CAN_RF0R_RFOM0 CAN_RF0R_RFOM0_Msk
- #define CAN_RF1R_FMP1_Pos (0U)
- #define CAN_RF1R_FMP1_Msk (0x3UL << CAN_RF1R_FMP1_Pos)
- #define CAN_RF1R_FMP1 CAN_RF1R_FMP1_Msk
- #define CAN_RF1R_FULL1_Pos (3U)
- #define CAN_RF1R_FULL1_Msk (0x1UL << CAN_RF1R_FULL1_Pos)
- #define CAN_RF1R_FULL1 CAN_RF1R_FULL1_Msk
- #define CAN_RF1R_FOVR1_Pos (4U)
- #define CAN_RF1R_FOVR1_Msk (0x1UL << CAN_RF1R_FOVR1_Pos)
- #define CAN_RF1R_FOVR1 CAN_RF1R_FOVR1_Msk
- #define CAN_RF1R_RFOM1_Pos (5U)
- #define CAN_RF1R_RFOM1_Msk (0x1UL << CAN_RF1R_RFOM1_Pos)
- #define CAN_RF1R_RFOM1 CAN_RF1R_RFOM1_Msk
- #define CAN_IER_TMEIE_Pos (0U)
- #define CAN_IER_TMEIE_Msk (0x1UL << CAN_IER_TMEIE_Pos)
- #define CAN_IER_TMEIE CAN_IER_TMEIE_Msk
- #define CAN_IER_FMPIE0_Pos (1U)
- #define CAN_IER_FMPIE0_Msk (0x1UL << CAN_IER_FMPIE0_Pos)
- #define CAN_IER_FMPIE0 CAN_IER_FMPIE0_Msk
- #define CAN_IER_FFIE0_Pos (2U)
- #define CAN_IER_FFIE0_Msk (0x1UL << CAN_IER_FFIE0_Pos)
- #define CAN_IER_FFIE0 CAN_IER_FFIE0_Msk
- #define CAN_IER_FOVIE0_Pos (3U)
- #define CAN_IER_FOVIE0_Msk (0x1UL << CAN_IER_FOVIE0_Pos)
- #define CAN_IER_FOVIE0 CAN_IER_FOVIE0_Msk
- #define CAN_IER_FMPIE1_Pos (4U)
- #define CAN_IER_FMPIE1_Msk (0x1UL << CAN_IER_FMPIE1_Pos)
- #define CAN_IER_FMPIE1 CAN_IER_FMPIE1_Msk
- #define CAN_IER_FFIE1_Pos (5U)
- #define CAN_IER_FFIE1_Msk (0x1UL << CAN_IER_FFIE1_Pos)
- #define CAN_IER_FFIE1 CAN_IER_FFIE1_Msk
- #define CAN_IER_FOVIE1_Pos (6U)
- #define CAN_IER_FOVIE1_Msk (0x1UL << CAN_IER_FOVIE1_Pos)
- #define CAN_IER_FOVIE1 CAN_IER_FOVIE1_Msk
- #define CAN_IER_EWGIE_Pos (8U)
- #define CAN_IER_EWGIE_Msk (0x1UL << CAN_IER_EWGIE_Pos)
- #define CAN_IER_EWGIE CAN_IER_EWGIE_Msk
- #define CAN_IER_EPVIE_Pos (9U)
- #define CAN_IER_EPVIE_Msk (0x1UL << CAN_IER_EPVIE_Pos)
- #define CAN_IER_EPVIE CAN_IER_EPVIE_Msk
- #define CAN_IER_BOFIE_Pos (10U)
- #define CAN_IER_BOFIE_Msk (0x1UL << CAN_IER_BOFIE_Pos)
- #define CAN_IER_BOFIE CAN_IER_BOFIE_Msk
- #define CAN_IER_LECIE_Pos (11U)
- #define CAN_IER_LECIE_Msk (0x1UL << CAN_IER_LECIE_Pos)
- #define CAN_IER_LECIE CAN_IER_LECIE_Msk
- #define CAN_IER_ERRIE_Pos (15U)
- #define CAN_IER_ERRIE_Msk (0x1UL << CAN_IER_ERRIE_Pos)
- #define CAN_IER_ERRIE CAN_IER_ERRIE_Msk
- #define CAN_IER_WKUIE_Pos (16U)
- #define CAN_IER_WKUIE_Msk (0x1UL << CAN_IER_WKUIE_Pos)
- #define CAN_IER_WKUIE CAN_IER_WKUIE_Msk
- #define CAN_IER_SLKIE_Pos (17U)
- #define CAN_IER_SLKIE_Msk (0x1UL << CAN_IER_SLKIE_Pos)
- #define CAN_IER_SLKIE CAN_IER_SLKIE_Msk
- #define CAN_ESR_EWGF_Pos (0U)
- #define CAN_ESR_EWGF_Msk (0x1UL << CAN_ESR_EWGF_Pos)
- #define CAN_ESR_EWGF CAN_ESR_EWGF_Msk
- #define CAN_ESR_EPVF_Pos (1U)
- #define CAN_ESR_EPVF_Msk (0x1UL << CAN_ESR_EPVF_Pos)
- #define CAN_ESR_EPVF CAN_ESR_EPVF_Msk
- #define CAN_ESR_BOFF_Pos (2U)
- #define CAN_ESR_BOFF_Msk (0x1UL << CAN_ESR_BOFF_Pos)
- #define CAN_ESR_BOFF CAN_ESR_BOFF_Msk
- #define CAN_ESR_LEC_Pos (4U)
- #define CAN_ESR_LEC_Msk (0x7UL << CAN_ESR_LEC_Pos)
- #define CAN_ESR_LEC CAN_ESR_LEC_Msk
- #define CAN_ESR_LEC_0 (0x1UL << CAN_ESR_LEC_Pos)
- #define CAN_ESR_LEC_1 (0x2UL << CAN_ESR_LEC_Pos)
- #define CAN_ESR_LEC_2 (0x4UL << CAN_ESR_LEC_Pos)
- #define CAN_ESR_TEC_Pos (16U)
- #define CAN_ESR_TEC_Msk (0xFFUL << CAN_ESR_TEC_Pos)
- #define CAN_ESR_TEC CAN_ESR_TEC_Msk
- #define CAN_ESR_REC_Pos (24U)
- #define CAN_ESR_REC_Msk (0xFFUL << CAN_ESR_REC_Pos)
- #define CAN_ESR_REC CAN_ESR_REC_Msk
- #define CAN_BTR_BRP_Pos (0U)
- #define CAN_BTR_BRP_Msk (0x3FFUL << CAN_BTR_BRP_Pos)
- #define CAN_BTR_BRP CAN_BTR_BRP_Msk
- #define CAN_BTR_TS1_Pos (16U)
- #define CAN_BTR_TS1_Msk (0xFUL << CAN_BTR_TS1_Pos)
- #define CAN_BTR_TS1 CAN_BTR_TS1_Msk
- #define CAN_BTR_TS1_0 (0x1UL << CAN_BTR_TS1_Pos)
- #define CAN_BTR_TS1_1 (0x2UL << CAN_BTR_TS1_Pos)
- #define CAN_BTR_TS1_2 (0x4UL << CAN_BTR_TS1_Pos)
- #define CAN_BTR_TS1_3 (0x8UL << CAN_BTR_TS1_Pos)
- #define CAN_BTR_TS2_Pos (20U)
- #define CAN_BTR_TS2_Msk (0x7UL << CAN_BTR_TS2_Pos)
- #define CAN_BTR_TS2 CAN_BTR_TS2_Msk
- #define CAN_BTR_TS2_0 (0x1UL << CAN_BTR_TS2_Pos)
- #define CAN_BTR_TS2_1 (0x2UL << CAN_BTR_TS2_Pos)
- #define CAN_BTR_TS2_2 (0x4UL << CAN_BTR_TS2_Pos)
- #define CAN_BTR_SJW_Pos (24U)
- #define CAN_BTR_SJW_Msk (0x3UL << CAN_BTR_SJW_Pos)
- #define CAN_BTR_SJW CAN_BTR_SJW_Msk
- #define CAN_BTR_SJW_0 (0x1UL << CAN_BTR_SJW_Pos)
- #define CAN_BTR_SJW_1 (0x2UL << CAN_BTR_SJW_Pos)
- #define CAN_BTR_LBKM_Pos (30U)
- #define CAN_BTR_LBKM_Msk (0x1UL << CAN_BTR_LBKM_Pos)
- #define CAN_BTR_LBKM CAN_BTR_LBKM_Msk
- #define CAN_BTR_SILM_Pos (31U)
- #define CAN_BTR_SILM_Msk (0x1UL << CAN_BTR_SILM_Pos)
- #define CAN_BTR_SILM CAN_BTR_SILM_Msk
- #define CAN_TI0R_TXRQ_Pos (0U)
- #define CAN_TI0R_TXRQ_Msk (0x1UL << CAN_TI0R_TXRQ_Pos)
- #define CAN_TI0R_TXRQ CAN_TI0R_TXRQ_Msk
- #define CAN_TI0R_RTR_Pos (1U)
- #define CAN_TI0R_RTR_Msk (0x1UL << CAN_TI0R_RTR_Pos)
- #define CAN_TI0R_RTR CAN_TI0R_RTR_Msk
- #define CAN_TI0R_IDE_Pos (2U)
- #define CAN_TI0R_IDE_Msk (0x1UL << CAN_TI0R_IDE_Pos)
- #define CAN_TI0R_IDE CAN_TI0R_IDE_Msk
- #define CAN_TI0R_EXID_Pos (3U)
- #define CAN_TI0R_EXID_Msk (0x3FFFFUL << CAN_TI0R_EXID_Pos)
- #define CAN_TI0R_EXID CAN_TI0R_EXID_Msk
- #define CAN_TI0R_STID_Pos (21U)
- #define CAN_TI0R_STID_Msk (0x7FFUL << CAN_TI0R_STID_Pos)
- #define CAN_TI0R_STID CAN_TI0R_STID_Msk
- #define CAN_TDT0R_DLC_Pos (0U)
- #define CAN_TDT0R_DLC_Msk (0xFUL << CAN_TDT0R_DLC_Pos)
- #define CAN_TDT0R_DLC CAN_TDT0R_DLC_Msk
- #define CAN_TDT0R_TGT_Pos (8U)
- #define CAN_TDT0R_TGT_Msk (0x1UL << CAN_TDT0R_TGT_Pos)
- #define CAN_TDT0R_TGT CAN_TDT0R_TGT_Msk
- #define CAN_TDT0R_TIME_Pos (16U)
- #define CAN_TDT0R_TIME_Msk (0xFFFFUL << CAN_TDT0R_TIME_Pos)
- #define CAN_TDT0R_TIME CAN_TDT0R_TIME_Msk
- #define CAN_TDL0R_DATA0_Pos (0U)
- #define CAN_TDL0R_DATA0_Msk (0xFFUL << CAN_TDL0R_DATA0_Pos)
- #define CAN_TDL0R_DATA0 CAN_TDL0R_DATA0_Msk
- #define CAN_TDL0R_DATA1_Pos (8U)
- #define CAN_TDL0R_DATA1_Msk (0xFFUL << CAN_TDL0R_DATA1_Pos)
- #define CAN_TDL0R_DATA1 CAN_TDL0R_DATA1_Msk
- #define CAN_TDL0R_DATA2_Pos (16U)
- #define CAN_TDL0R_DATA2_Msk (0xFFUL << CAN_TDL0R_DATA2_Pos)
- #define CAN_TDL0R_DATA2 CAN_TDL0R_DATA2_Msk
- #define CAN_TDL0R_DATA3_Pos (24U)
- #define CAN_TDL0R_DATA3_Msk (0xFFUL << CAN_TDL0R_DATA3_Pos)
- #define CAN_TDL0R_DATA3 CAN_TDL0R_DATA3_Msk
- #define CAN_TDH0R_DATA4_Pos (0U)
- #define CAN_TDH0R_DATA4_Msk (0xFFUL << CAN_TDH0R_DATA4_Pos)
- #define CAN_TDH0R_DATA4 CAN_TDH0R_DATA4_Msk
- #define CAN_TDH0R_DATA5_Pos (8U)
- #define CAN_TDH0R_DATA5_Msk (0xFFUL << CAN_TDH0R_DATA5_Pos)
- #define CAN_TDH0R_DATA5 CAN_TDH0R_DATA5_Msk
- #define CAN_TDH0R_DATA6_Pos (16U)
- #define CAN_TDH0R_DATA6_Msk (0xFFUL << CAN_TDH0R_DATA6_Pos)
- #define CAN_TDH0R_DATA6 CAN_TDH0R_DATA6_Msk
- #define CAN_TDH0R_DATA7_Pos (24U)
- #define CAN_TDH0R_DATA7_Msk (0xFFUL << CAN_TDH0R_DATA7_Pos)
- #define CAN_TDH0R_DATA7 CAN_TDH0R_DATA7_Msk
- #define CAN_TI1R_TXRQ_Pos (0U)
- #define CAN_TI1R_TXRQ_Msk (0x1UL << CAN_TI1R_TXRQ_Pos)
- #define CAN_TI1R_TXRQ CAN_TI1R_TXRQ_Msk
- #define CAN_TI1R_RTR_Pos (1U)
- #define CAN_TI1R_RTR_Msk (0x1UL << CAN_TI1R_RTR_Pos)
- #define CAN_TI1R_RTR CAN_TI1R_RTR_Msk
- #define CAN_TI1R_IDE_Pos (2U)
- #define CAN_TI1R_IDE_Msk (0x1UL << CAN_TI1R_IDE_Pos)
- #define CAN_TI1R_IDE CAN_TI1R_IDE_Msk
- #define CAN_TI1R_EXID_Pos (3U)
- #define CAN_TI1R_EXID_Msk (0x3FFFFUL << CAN_TI1R_EXID_Pos)
- #define CAN_TI1R_EXID CAN_TI1R_EXID_Msk
- #define CAN_TI1R_STID_Pos (21U)
- #define CAN_TI1R_STID_Msk (0x7FFUL << CAN_TI1R_STID_Pos)
- #define CAN_TI1R_STID CAN_TI1R_STID_Msk
- #define CAN_TDT1R_DLC_Pos (0U)
- #define CAN_TDT1R_DLC_Msk (0xFUL << CAN_TDT1R_DLC_Pos)
- #define CAN_TDT1R_DLC CAN_TDT1R_DLC_Msk
- #define CAN_TDT1R_TGT_Pos (8U)
- #define CAN_TDT1R_TGT_Msk (0x1UL << CAN_TDT1R_TGT_Pos)
- #define CAN_TDT1R_TGT CAN_TDT1R_TGT_Msk
- #define CAN_TDT1R_TIME_Pos (16U)
- #define CAN_TDT1R_TIME_Msk (0xFFFFUL << CAN_TDT1R_TIME_Pos)
- #define CAN_TDT1R_TIME CAN_TDT1R_TIME_Msk
- #define CAN_TDL1R_DATA0_Pos (0U)
- #define CAN_TDL1R_DATA0_Msk (0xFFUL << CAN_TDL1R_DATA0_Pos)
- #define CAN_TDL1R_DATA0 CAN_TDL1R_DATA0_Msk
- #define CAN_TDL1R_DATA1_Pos (8U)
- #define CAN_TDL1R_DATA1_Msk (0xFFUL << CAN_TDL1R_DATA1_Pos)
- #define CAN_TDL1R_DATA1 CAN_TDL1R_DATA1_Msk
- #define CAN_TDL1R_DATA2_Pos (16U)
- #define CAN_TDL1R_DATA2_Msk (0xFFUL << CAN_TDL1R_DATA2_Pos)
- #define CAN_TDL1R_DATA2 CAN_TDL1R_DATA2_Msk
- #define CAN_TDL1R_DATA3_Pos (24U)
- #define CAN_TDL1R_DATA3_Msk (0xFFUL << CAN_TDL1R_DATA3_Pos)
- #define CAN_TDL1R_DATA3 CAN_TDL1R_DATA3_Msk
- #define CAN_TDH1R_DATA4_Pos (0U)
- #define CAN_TDH1R_DATA4_Msk (0xFFUL << CAN_TDH1R_DATA4_Pos)
- #define CAN_TDH1R_DATA4 CAN_TDH1R_DATA4_Msk
- #define CAN_TDH1R_DATA5_Pos (8U)
- #define CAN_TDH1R_DATA5_Msk (0xFFUL << CAN_TDH1R_DATA5_Pos)
- #define CAN_TDH1R_DATA5 CAN_TDH1R_DATA5_Msk
- #define CAN_TDH1R_DATA6_Pos (16U)
- #define CAN_TDH1R_DATA6_Msk (0xFFUL << CAN_TDH1R_DATA6_Pos)
- #define CAN_TDH1R_DATA6 CAN_TDH1R_DATA6_Msk
- #define CAN_TDH1R_DATA7_Pos (24U)
- #define CAN_TDH1R_DATA7_Msk (0xFFUL << CAN_TDH1R_DATA7_Pos)
- #define CAN_TDH1R_DATA7 CAN_TDH1R_DATA7_Msk
- #define CAN_TI2R_TXRQ_Pos (0U)
- #define CAN_TI2R_TXRQ_Msk (0x1UL << CAN_TI2R_TXRQ_Pos)
- #define CAN_TI2R_TXRQ CAN_TI2R_TXRQ_Msk
- #define CAN_TI2R_RTR_Pos (1U)
- #define CAN_TI2R_RTR_Msk (0x1UL << CAN_TI2R_RTR_Pos)
- #define CAN_TI2R_RTR CAN_TI2R_RTR_Msk
- #define CAN_TI2R_IDE_Pos (2U)
- #define CAN_TI2R_IDE_Msk (0x1UL << CAN_TI2R_IDE_Pos)
- #define CAN_TI2R_IDE CAN_TI2R_IDE_Msk
- #define CAN_TI2R_EXID_Pos (3U)
- #define CAN_TI2R_EXID_Msk (0x3FFFFUL << CAN_TI2R_EXID_Pos)
- #define CAN_TI2R_EXID CAN_TI2R_EXID_Msk
- #define CAN_TI2R_STID_Pos (21U)
- #define CAN_TI2R_STID_Msk (0x7FFUL << CAN_TI2R_STID_Pos)
- #define CAN_TI2R_STID CAN_TI2R_STID_Msk
-
- #define CAN_TDT2R_DLC_Pos (0U)
- #define CAN_TDT2R_DLC_Msk (0xFUL << CAN_TDT2R_DLC_Pos)
- #define CAN_TDT2R_DLC CAN_TDT2R_DLC_Msk
- #define CAN_TDT2R_TGT_Pos (8U)
- #define CAN_TDT2R_TGT_Msk (0x1UL << CAN_TDT2R_TGT_Pos)
- #define CAN_TDT2R_TGT CAN_TDT2R_TGT_Msk
- #define CAN_TDT2R_TIME_Pos (16U)
- #define CAN_TDT2R_TIME_Msk (0xFFFFUL << CAN_TDT2R_TIME_Pos)
- #define CAN_TDT2R_TIME CAN_TDT2R_TIME_Msk
- #define CAN_TDL2R_DATA0_Pos (0U)
- #define CAN_TDL2R_DATA0_Msk (0xFFUL << CAN_TDL2R_DATA0_Pos)
- #define CAN_TDL2R_DATA0 CAN_TDL2R_DATA0_Msk
- #define CAN_TDL2R_DATA1_Pos (8U)
- #define CAN_TDL2R_DATA1_Msk (0xFFUL << CAN_TDL2R_DATA1_Pos)
- #define CAN_TDL2R_DATA1 CAN_TDL2R_DATA1_Msk
- #define CAN_TDL2R_DATA2_Pos (16U)
- #define CAN_TDL2R_DATA2_Msk (0xFFUL << CAN_TDL2R_DATA2_Pos)
- #define CAN_TDL2R_DATA2 CAN_TDL2R_DATA2_Msk
- #define CAN_TDL2R_DATA3_Pos (24U)
- #define CAN_TDL2R_DATA3_Msk (0xFFUL << CAN_TDL2R_DATA3_Pos)
- #define CAN_TDL2R_DATA3 CAN_TDL2R_DATA3_Msk
- #define CAN_TDH2R_DATA4_Pos (0U)
- #define CAN_TDH2R_DATA4_Msk (0xFFUL << CAN_TDH2R_DATA4_Pos)
- #define CAN_TDH2R_DATA4 CAN_TDH2R_DATA4_Msk
- #define CAN_TDH2R_DATA5_Pos (8U)
- #define CAN_TDH2R_DATA5_Msk (0xFFUL << CAN_TDH2R_DATA5_Pos)
- #define CAN_TDH2R_DATA5 CAN_TDH2R_DATA5_Msk
- #define CAN_TDH2R_DATA6_Pos (16U)
- #define CAN_TDH2R_DATA6_Msk (0xFFUL << CAN_TDH2R_DATA6_Pos)
- #define CAN_TDH2R_DATA6 CAN_TDH2R_DATA6_Msk
- #define CAN_TDH2R_DATA7_Pos (24U)
- #define CAN_TDH2R_DATA7_Msk (0xFFUL << CAN_TDH2R_DATA7_Pos)
- #define CAN_TDH2R_DATA7 CAN_TDH2R_DATA7_Msk
- #define CAN_RI0R_RTR_Pos (1U)
- #define CAN_RI0R_RTR_Msk (0x1UL << CAN_RI0R_RTR_Pos)
- #define CAN_RI0R_RTR CAN_RI0R_RTR_Msk
- #define CAN_RI0R_IDE_Pos (2U)
- #define CAN_RI0R_IDE_Msk (0x1UL << CAN_RI0R_IDE_Pos)
- #define CAN_RI0R_IDE CAN_RI0R_IDE_Msk
- #define CAN_RI0R_EXID_Pos (3U)
- #define CAN_RI0R_EXID_Msk (0x3FFFFUL << CAN_RI0R_EXID_Pos)
- #define CAN_RI0R_EXID CAN_RI0R_EXID_Msk
- #define CAN_RI0R_STID_Pos (21U)
- #define CAN_RI0R_STID_Msk (0x7FFUL << CAN_RI0R_STID_Pos)
- #define CAN_RI0R_STID CAN_RI0R_STID_Msk
- #define CAN_RDT0R_DLC_Pos (0U)
- #define CAN_RDT0R_DLC_Msk (0xFUL << CAN_RDT0R_DLC_Pos)
- #define CAN_RDT0R_DLC CAN_RDT0R_DLC_Msk
- #define CAN_RDT0R_FMI_Pos (8U)
- #define CAN_RDT0R_FMI_Msk (0xFFUL << CAN_RDT0R_FMI_Pos)
- #define CAN_RDT0R_FMI CAN_RDT0R_FMI_Msk
- #define CAN_RDT0R_TIME_Pos (16U)
- #define CAN_RDT0R_TIME_Msk (0xFFFFUL << CAN_RDT0R_TIME_Pos)
- #define CAN_RDT0R_TIME CAN_RDT0R_TIME_Msk
- #define CAN_RDL0R_DATA0_Pos (0U)
- #define CAN_RDL0R_DATA0_Msk (0xFFUL << CAN_RDL0R_DATA0_Pos)
- #define CAN_RDL0R_DATA0 CAN_RDL0R_DATA0_Msk
- #define CAN_RDL0R_DATA1_Pos (8U)
- #define CAN_RDL0R_DATA1_Msk (0xFFUL << CAN_RDL0R_DATA1_Pos)
- #define CAN_RDL0R_DATA1 CAN_RDL0R_DATA1_Msk
- #define CAN_RDL0R_DATA2_Pos (16U)
- #define CAN_RDL0R_DATA2_Msk (0xFFUL << CAN_RDL0R_DATA2_Pos)
- #define CAN_RDL0R_DATA2 CAN_RDL0R_DATA2_Msk
- #define CAN_RDL0R_DATA3_Pos (24U)
- #define CAN_RDL0R_DATA3_Msk (0xFFUL << CAN_RDL0R_DATA3_Pos)
- #define CAN_RDL0R_DATA3 CAN_RDL0R_DATA3_Msk
- #define CAN_RDH0R_DATA4_Pos (0U)
- #define CAN_RDH0R_DATA4_Msk (0xFFUL << CAN_RDH0R_DATA4_Pos)
- #define CAN_RDH0R_DATA4 CAN_RDH0R_DATA4_Msk
- #define CAN_RDH0R_DATA5_Pos (8U)
- #define CAN_RDH0R_DATA5_Msk (0xFFUL << CAN_RDH0R_DATA5_Pos)
- #define CAN_RDH0R_DATA5 CAN_RDH0R_DATA5_Msk
- #define CAN_RDH0R_DATA6_Pos (16U)
- #define CAN_RDH0R_DATA6_Msk (0xFFUL << CAN_RDH0R_DATA6_Pos)
- #define CAN_RDH0R_DATA6 CAN_RDH0R_DATA6_Msk
- #define CAN_RDH0R_DATA7_Pos (24U)
- #define CAN_RDH0R_DATA7_Msk (0xFFUL << CAN_RDH0R_DATA7_Pos)
- #define CAN_RDH0R_DATA7 CAN_RDH0R_DATA7_Msk
- #define CAN_RI1R_RTR_Pos (1U)
- #define CAN_RI1R_RTR_Msk (0x1UL << CAN_RI1R_RTR_Pos)
- #define CAN_RI1R_RTR CAN_RI1R_RTR_Msk
- #define CAN_RI1R_IDE_Pos (2U)
- #define CAN_RI1R_IDE_Msk (0x1UL << CAN_RI1R_IDE_Pos)
- #define CAN_RI1R_IDE CAN_RI1R_IDE_Msk
- #define CAN_RI1R_EXID_Pos (3U)
- #define CAN_RI1R_EXID_Msk (0x3FFFFUL << CAN_RI1R_EXID_Pos)
- #define CAN_RI1R_EXID CAN_RI1R_EXID_Msk
- #define CAN_RI1R_STID_Pos (21U)
- #define CAN_RI1R_STID_Msk (0x7FFUL << CAN_RI1R_STID_Pos)
- #define CAN_RI1R_STID CAN_RI1R_STID_Msk
- #define CAN_RDT1R_DLC_Pos (0U)
- #define CAN_RDT1R_DLC_Msk (0xFUL << CAN_RDT1R_DLC_Pos)
- #define CAN_RDT1R_DLC CAN_RDT1R_DLC_Msk
- #define CAN_RDT1R_FMI_Pos (8U)
- #define CAN_RDT1R_FMI_Msk (0xFFUL << CAN_RDT1R_FMI_Pos)
- #define CAN_RDT1R_FMI CAN_RDT1R_FMI_Msk
- #define CAN_RDT1R_TIME_Pos (16U)
- #define CAN_RDT1R_TIME_Msk (0xFFFFUL << CAN_RDT1R_TIME_Pos)
- #define CAN_RDT1R_TIME CAN_RDT1R_TIME_Msk
- #define CAN_RDL1R_DATA0_Pos (0U)
- #define CAN_RDL1R_DATA0_Msk (0xFFUL << CAN_RDL1R_DATA0_Pos)
- #define CAN_RDL1R_DATA0 CAN_RDL1R_DATA0_Msk
- #define CAN_RDL1R_DATA1_Pos (8U)
- #define CAN_RDL1R_DATA1_Msk (0xFFUL << CAN_RDL1R_DATA1_Pos)
- #define CAN_RDL1R_DATA1 CAN_RDL1R_DATA1_Msk
- #define CAN_RDL1R_DATA2_Pos (16U)
- #define CAN_RDL1R_DATA2_Msk (0xFFUL << CAN_RDL1R_DATA2_Pos)
- #define CAN_RDL1R_DATA2 CAN_RDL1R_DATA2_Msk
- #define CAN_RDL1R_DATA3_Pos (24U)
- #define CAN_RDL1R_DATA3_Msk (0xFFUL << CAN_RDL1R_DATA3_Pos)
- #define CAN_RDL1R_DATA3 CAN_RDL1R_DATA3_Msk
- #define CAN_RDH1R_DATA4_Pos (0U)
- #define CAN_RDH1R_DATA4_Msk (0xFFUL << CAN_RDH1R_DATA4_Pos)
- #define CAN_RDH1R_DATA4 CAN_RDH1R_DATA4_Msk
- #define CAN_RDH1R_DATA5_Pos (8U)
- #define CAN_RDH1R_DATA5_Msk (0xFFUL << CAN_RDH1R_DATA5_Pos)
- #define CAN_RDH1R_DATA5 CAN_RDH1R_DATA5_Msk
- #define CAN_RDH1R_DATA6_Pos (16U)
- #define CAN_RDH1R_DATA6_Msk (0xFFUL << CAN_RDH1R_DATA6_Pos)
- #define CAN_RDH1R_DATA6 CAN_RDH1R_DATA6_Msk
- #define CAN_RDH1R_DATA7_Pos (24U)
- #define CAN_RDH1R_DATA7_Msk (0xFFUL << CAN_RDH1R_DATA7_Pos)
- #define CAN_RDH1R_DATA7 CAN_RDH1R_DATA7_Msk
- #define CAN_FMR_FINIT_Pos (0U)
- #define CAN_FMR_FINIT_Msk (0x1UL << CAN_FMR_FINIT_Pos)
- #define CAN_FMR_FINIT CAN_FMR_FINIT_Msk
- #define CAN_FMR_CAN2SB_Pos (8U)
- #define CAN_FMR_CAN2SB_Msk (0x3FUL << CAN_FMR_CAN2SB_Pos)
- #define CAN_FMR_CAN2SB CAN_FMR_CAN2SB_Msk
- #define CAN_FM1R_FBM_Pos (0U)
- #define CAN_FM1R_FBM_Msk (0x3FFFUL << CAN_FM1R_FBM_Pos)
- #define CAN_FM1R_FBM CAN_FM1R_FBM_Msk
- #define CAN_FM1R_FBM0_Pos (0U)
- #define CAN_FM1R_FBM0_Msk (0x1UL << CAN_FM1R_FBM0_Pos)
- #define CAN_FM1R_FBM0 CAN_FM1R_FBM0_Msk
- #define CAN_FM1R_FBM1_Pos (1U)
- #define CAN_FM1R_FBM1_Msk (0x1UL << CAN_FM1R_FBM1_Pos)
- #define CAN_FM1R_FBM1 CAN_FM1R_FBM1_Msk
- #define CAN_FM1R_FBM2_Pos (2U)
- #define CAN_FM1R_FBM2_Msk (0x1UL << CAN_FM1R_FBM2_Pos)
- #define CAN_FM1R_FBM2 CAN_FM1R_FBM2_Msk
- #define CAN_FM1R_FBM3_Pos (3U)
- #define CAN_FM1R_FBM3_Msk (0x1UL << CAN_FM1R_FBM3_Pos)
- #define CAN_FM1R_FBM3 CAN_FM1R_FBM3_Msk
- #define CAN_FM1R_FBM4_Pos (4U)
- #define CAN_FM1R_FBM4_Msk (0x1UL << CAN_FM1R_FBM4_Pos)
- #define CAN_FM1R_FBM4 CAN_FM1R_FBM4_Msk
- #define CAN_FM1R_FBM5_Pos (5U)
- #define CAN_FM1R_FBM5_Msk (0x1UL << CAN_FM1R_FBM5_Pos)
- #define CAN_FM1R_FBM5 CAN_FM1R_FBM5_Msk
- #define CAN_FM1R_FBM6_Pos (6U)
- #define CAN_FM1R_FBM6_Msk (0x1UL << CAN_FM1R_FBM6_Pos)
- #define CAN_FM1R_FBM6 CAN_FM1R_FBM6_Msk
- #define CAN_FM1R_FBM7_Pos (7U)
- #define CAN_FM1R_FBM7_Msk (0x1UL << CAN_FM1R_FBM7_Pos)
- #define CAN_FM1R_FBM7 CAN_FM1R_FBM7_Msk
- #define CAN_FM1R_FBM8_Pos (8U)
- #define CAN_FM1R_FBM8_Msk (0x1UL << CAN_FM1R_FBM8_Pos)
- #define CAN_FM1R_FBM8 CAN_FM1R_FBM8_Msk
- #define CAN_FM1R_FBM9_Pos (9U)
- #define CAN_FM1R_FBM9_Msk (0x1UL << CAN_FM1R_FBM9_Pos)
- #define CAN_FM1R_FBM9 CAN_FM1R_FBM9_Msk
- #define CAN_FM1R_FBM10_Pos (10U)
- #define CAN_FM1R_FBM10_Msk (0x1UL << CAN_FM1R_FBM10_Pos)
- #define CAN_FM1R_FBM10 CAN_FM1R_FBM10_Msk
- #define CAN_FM1R_FBM11_Pos (11U)
- #define CAN_FM1R_FBM11_Msk (0x1UL << CAN_FM1R_FBM11_Pos)
- #define CAN_FM1R_FBM11 CAN_FM1R_FBM11_Msk
- #define CAN_FM1R_FBM12_Pos (12U)
- #define CAN_FM1R_FBM12_Msk (0x1UL << CAN_FM1R_FBM12_Pos)
- #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk
- #define CAN_FM1R_FBM13_Pos (13U)
- #define CAN_FM1R_FBM13_Msk (0x1UL << CAN_FM1R_FBM13_Pos)
- #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk
- #define CAN_FS1R_FSC_Pos (0U)
- #define CAN_FS1R_FSC_Msk (0x3FFFUL << CAN_FS1R_FSC_Pos)
- #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk
- #define CAN_FS1R_FSC0_Pos (0U)
- #define CAN_FS1R_FSC0_Msk (0x1UL << CAN_FS1R_FSC0_Pos)
- #define CAN_FS1R_FSC0 CAN_FS1R_FSC0_Msk
- #define CAN_FS1R_FSC1_Pos (1U)
- #define CAN_FS1R_FSC1_Msk (0x1UL << CAN_FS1R_FSC1_Pos)
- #define CAN_FS1R_FSC1 CAN_FS1R_FSC1_Msk
- #define CAN_FS1R_FSC2_Pos (2U)
- #define CAN_FS1R_FSC2_Msk (0x1UL << CAN_FS1R_FSC2_Pos)
- #define CAN_FS1R_FSC2 CAN_FS1R_FSC2_Msk
- #define CAN_FS1R_FSC3_Pos (3U)
- #define CAN_FS1R_FSC3_Msk (0x1UL << CAN_FS1R_FSC3_Pos)
- #define CAN_FS1R_FSC3 CAN_FS1R_FSC3_Msk
- #define CAN_FS1R_FSC4_Pos (4U)
- #define CAN_FS1R_FSC4_Msk (0x1UL << CAN_FS1R_FSC4_Pos)
- #define CAN_FS1R_FSC4 CAN_FS1R_FSC4_Msk
- #define CAN_FS1R_FSC5_Pos (5U)
- #define CAN_FS1R_FSC5_Msk (0x1UL << CAN_FS1R_FSC5_Pos)
- #define CAN_FS1R_FSC5 CAN_FS1R_FSC5_Msk
- #define CAN_FS1R_FSC6_Pos (6U)
- #define CAN_FS1R_FSC6_Msk (0x1UL << CAN_FS1R_FSC6_Pos)
- #define CAN_FS1R_FSC6 CAN_FS1R_FSC6_Msk
- #define CAN_FS1R_FSC7_Pos (7U)
- #define CAN_FS1R_FSC7_Msk (0x1UL << CAN_FS1R_FSC7_Pos)
- #define CAN_FS1R_FSC7 CAN_FS1R_FSC7_Msk
- #define CAN_FS1R_FSC8_Pos (8U)
- #define CAN_FS1R_FSC8_Msk (0x1UL << CAN_FS1R_FSC8_Pos)
- #define CAN_FS1R_FSC8 CAN_FS1R_FSC8_Msk
- #define CAN_FS1R_FSC9_Pos (9U)
- #define CAN_FS1R_FSC9_Msk (0x1UL << CAN_FS1R_FSC9_Pos)
- #define CAN_FS1R_FSC9 CAN_FS1R_FSC9_Msk
- #define CAN_FS1R_FSC10_Pos (10U)
- #define CAN_FS1R_FSC10_Msk (0x1UL << CAN_FS1R_FSC10_Pos)
- #define CAN_FS1R_FSC10 CAN_FS1R_FSC10_Msk
- #define CAN_FS1R_FSC11_Pos (11U)
- #define CAN_FS1R_FSC11_Msk (0x1UL << CAN_FS1R_FSC11_Pos)
- #define CAN_FS1R_FSC11 CAN_FS1R_FSC11_Msk
- #define CAN_FS1R_FSC12_Pos (12U)
- #define CAN_FS1R_FSC12_Msk (0x1UL << CAN_FS1R_FSC12_Pos)
- #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk
- #define CAN_FS1R_FSC13_Pos (13U)
- #define CAN_FS1R_FSC13_Msk (0x1UL << CAN_FS1R_FSC13_Pos)
- #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk
- #define CAN_FFA1R_FFA_Pos (0U)
- #define CAN_FFA1R_FFA_Msk (0x3FFFUL << CAN_FFA1R_FFA_Pos)
- #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk
- #define CAN_FFA1R_FFA0_Pos (0U)
- #define CAN_FFA1R_FFA0_Msk (0x1UL << CAN_FFA1R_FFA0_Pos)
- #define CAN_FFA1R_FFA0 CAN_FFA1R_FFA0_Msk
- #define CAN_FFA1R_FFA1_Pos (1U)
- #define CAN_FFA1R_FFA1_Msk (0x1UL << CAN_FFA1R_FFA1_Pos)
- #define CAN_FFA1R_FFA1 CAN_FFA1R_FFA1_Msk
- #define CAN_FFA1R_FFA2_Pos (2U)
- #define CAN_FFA1R_FFA2_Msk (0x1UL << CAN_FFA1R_FFA2_Pos)
- #define CAN_FFA1R_FFA2 CAN_FFA1R_FFA2_Msk
- #define CAN_FFA1R_FFA3_Pos (3U)
- #define CAN_FFA1R_FFA3_Msk (0x1UL << CAN_FFA1R_FFA3_Pos)
- #define CAN_FFA1R_FFA3 CAN_FFA1R_FFA3_Msk
- #define CAN_FFA1R_FFA4_Pos (4U)
- #define CAN_FFA1R_FFA4_Msk (0x1UL << CAN_FFA1R_FFA4_Pos)
- #define CAN_FFA1R_FFA4 CAN_FFA1R_FFA4_Msk
- #define CAN_FFA1R_FFA5_Pos (5U)
- #define CAN_FFA1R_FFA5_Msk (0x1UL << CAN_FFA1R_FFA5_Pos)
- #define CAN_FFA1R_FFA5 CAN_FFA1R_FFA5_Msk
- #define CAN_FFA1R_FFA6_Pos (6U)
- #define CAN_FFA1R_FFA6_Msk (0x1UL << CAN_FFA1R_FFA6_Pos)
- #define CAN_FFA1R_FFA6 CAN_FFA1R_FFA6_Msk
- #define CAN_FFA1R_FFA7_Pos (7U)
- #define CAN_FFA1R_FFA7_Msk (0x1UL << CAN_FFA1R_FFA7_Pos)
- #define CAN_FFA1R_FFA7 CAN_FFA1R_FFA7_Msk
- #define CAN_FFA1R_FFA8_Pos (8U)
- #define CAN_FFA1R_FFA8_Msk (0x1UL << CAN_FFA1R_FFA8_Pos)
- #define CAN_FFA1R_FFA8 CAN_FFA1R_FFA8_Msk
- #define CAN_FFA1R_FFA9_Pos (9U)
- #define CAN_FFA1R_FFA9_Msk (0x1UL << CAN_FFA1R_FFA9_Pos)
- #define CAN_FFA1R_FFA9 CAN_FFA1R_FFA9_Msk
- #define CAN_FFA1R_FFA10_Pos (10U)
- #define CAN_FFA1R_FFA10_Msk (0x1UL << CAN_FFA1R_FFA10_Pos)
- #define CAN_FFA1R_FFA10 CAN_FFA1R_FFA10_Msk
- #define CAN_FFA1R_FFA11_Pos (11U)
- #define CAN_FFA1R_FFA11_Msk (0x1UL << CAN_FFA1R_FFA11_Pos)
- #define CAN_FFA1R_FFA11 CAN_FFA1R_FFA11_Msk
- #define CAN_FFA1R_FFA12_Pos (12U)
- #define CAN_FFA1R_FFA12_Msk (0x1UL << CAN_FFA1R_FFA12_Pos)
- #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk
- #define CAN_FFA1R_FFA13_Pos (13U)
- #define CAN_FFA1R_FFA13_Msk (0x1UL << CAN_FFA1R_FFA13_Pos)
- #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk
- #define CAN_FA1R_FACT_Pos (0U)
- #define CAN_FA1R_FACT_Msk (0x3FFFUL << CAN_FA1R_FACT_Pos)
- #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk
- #define CAN_FA1R_FACT0_Pos (0U)
- #define CAN_FA1R_FACT0_Msk (0x1UL << CAN_FA1R_FACT0_Pos)
- #define CAN_FA1R_FACT0 CAN_FA1R_FACT0_Msk
- #define CAN_FA1R_FACT1_Pos (1U)
- #define CAN_FA1R_FACT1_Msk (0x1UL << CAN_FA1R_FACT1_Pos)
- #define CAN_FA1R_FACT1 CAN_FA1R_FACT1_Msk
- #define CAN_FA1R_FACT2_Pos (2U)
- #define CAN_FA1R_FACT2_Msk (0x1UL << CAN_FA1R_FACT2_Pos)
- #define CAN_FA1R_FACT2 CAN_FA1R_FACT2_Msk
- #define CAN_FA1R_FACT3_Pos (3U)
- #define CAN_FA1R_FACT3_Msk (0x1UL << CAN_FA1R_FACT3_Pos)
- #define CAN_FA1R_FACT3 CAN_FA1R_FACT3_Msk
- #define CAN_FA1R_FACT4_Pos (4U)
- #define CAN_FA1R_FACT4_Msk (0x1UL << CAN_FA1R_FACT4_Pos)
- #define CAN_FA1R_FACT4 CAN_FA1R_FACT4_Msk
- #define CAN_FA1R_FACT5_Pos (5U)
- #define CAN_FA1R_FACT5_Msk (0x1UL << CAN_FA1R_FACT5_Pos)
- #define CAN_FA1R_FACT5 CAN_FA1R_FACT5_Msk
- #define CAN_FA1R_FACT6_Pos (6U)
- #define CAN_FA1R_FACT6_Msk (0x1UL << CAN_FA1R_FACT6_Pos)
- #define CAN_FA1R_FACT6 CAN_FA1R_FACT6_Msk
- #define CAN_FA1R_FACT7_Pos (7U)
- #define CAN_FA1R_FACT7_Msk (0x1UL << CAN_FA1R_FACT7_Pos)
- #define CAN_FA1R_FACT7 CAN_FA1R_FACT7_Msk
- #define CAN_FA1R_FACT8_Pos (8U)
- #define CAN_FA1R_FACT8_Msk (0x1UL << CAN_FA1R_FACT8_Pos)
- #define CAN_FA1R_FACT8 CAN_FA1R_FACT8_Msk
- #define CAN_FA1R_FACT9_Pos (9U)
- #define CAN_FA1R_FACT9_Msk (0x1UL << CAN_FA1R_FACT9_Pos)
- #define CAN_FA1R_FACT9 CAN_FA1R_FACT9_Msk
- #define CAN_FA1R_FACT10_Pos (10U)
- #define CAN_FA1R_FACT10_Msk (0x1UL << CAN_FA1R_FACT10_Pos)
- #define CAN_FA1R_FACT10 CAN_FA1R_FACT10_Msk
- #define CAN_FA1R_FACT11_Pos (11U)
- #define CAN_FA1R_FACT11_Msk (0x1UL << CAN_FA1R_FACT11_Pos)
- #define CAN_FA1R_FACT11 CAN_FA1R_FACT11_Msk
- #define CAN_FA1R_FACT12_Pos (12U)
- #define CAN_FA1R_FACT12_Msk (0x1UL << CAN_FA1R_FACT12_Pos)
- #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk
- #define CAN_FA1R_FACT13_Pos (13U)
- #define CAN_FA1R_FACT13_Msk (0x1UL << CAN_FA1R_FACT13_Pos)
- #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk
- #define CAN_F0R1_FB0_Pos (0U)
- #define CAN_F0R1_FB0_Msk (0x1UL << CAN_F0R1_FB0_Pos)
- #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk
- #define CAN_F0R1_FB1_Pos (1U)
- #define CAN_F0R1_FB1_Msk (0x1UL << CAN_F0R1_FB1_Pos)
- #define CAN_F0R1_FB1 CAN_F0R1_FB1_Msk
- #define CAN_F0R1_FB2_Pos (2U)
- #define CAN_F0R1_FB2_Msk (0x1UL << CAN_F0R1_FB2_Pos)
- #define CAN_F0R1_FB2 CAN_F0R1_FB2_Msk
- #define CAN_F0R1_FB3_Pos (3U)
- #define CAN_F0R1_FB3_Msk (0x1UL << CAN_F0R1_FB3_Pos)
- #define CAN_F0R1_FB3 CAN_F0R1_FB3_Msk
- #define CAN_F0R1_FB4_Pos (4U)
- #define CAN_F0R1_FB4_Msk (0x1UL << CAN_F0R1_FB4_Pos)
- #define CAN_F0R1_FB4 CAN_F0R1_FB4_Msk
- #define CAN_F0R1_FB5_Pos (5U)
- #define CAN_F0R1_FB5_Msk (0x1UL << CAN_F0R1_FB5_Pos)
- #define CAN_F0R1_FB5 CAN_F0R1_FB5_Msk
- #define CAN_F0R1_FB6_Pos (6U)
- #define CAN_F0R1_FB6_Msk (0x1UL << CAN_F0R1_FB6_Pos)
- #define CAN_F0R1_FB6 CAN_F0R1_FB6_Msk
- #define CAN_F0R1_FB7_Pos (7U)
- #define CAN_F0R1_FB7_Msk (0x1UL << CAN_F0R1_FB7_Pos)
- #define CAN_F0R1_FB7 CAN_F0R1_FB7_Msk
- #define CAN_F0R1_FB8_Pos (8U)
- #define CAN_F0R1_FB8_Msk (0x1UL << CAN_F0R1_FB8_Pos)
- #define CAN_F0R1_FB8 CAN_F0R1_FB8_Msk
- #define CAN_F0R1_FB9_Pos (9U)
- #define CAN_F0R1_FB9_Msk (0x1UL << CAN_F0R1_FB9_Pos)
- #define CAN_F0R1_FB9 CAN_F0R1_FB9_Msk
- #define CAN_F0R1_FB10_Pos (10U)
- #define CAN_F0R1_FB10_Msk (0x1UL << CAN_F0R1_FB10_Pos)
- #define CAN_F0R1_FB10 CAN_F0R1_FB10_Msk
- #define CAN_F0R1_FB11_Pos (11U)
- #define CAN_F0R1_FB11_Msk (0x1UL << CAN_F0R1_FB11_Pos)
- #define CAN_F0R1_FB11 CAN_F0R1_FB11_Msk
- #define CAN_F0R1_FB12_Pos (12U)
- #define CAN_F0R1_FB12_Msk (0x1UL << CAN_F0R1_FB12_Pos)
- #define CAN_F0R1_FB12 CAN_F0R1_FB12_Msk
- #define CAN_F0R1_FB13_Pos (13U)
- #define CAN_F0R1_FB13_Msk (0x1UL << CAN_F0R1_FB13_Pos)
- #define CAN_F0R1_FB13 CAN_F0R1_FB13_Msk
- #define CAN_F0R1_FB14_Pos (14U)
- #define CAN_F0R1_FB14_Msk (0x1UL << CAN_F0R1_FB14_Pos)
- #define CAN_F0R1_FB14 CAN_F0R1_FB14_Msk
- #define CAN_F0R1_FB15_Pos (15U)
- #define CAN_F0R1_FB15_Msk (0x1UL << CAN_F0R1_FB15_Pos)
- #define CAN_F0R1_FB15 CAN_F0R1_FB15_Msk
- #define CAN_F0R1_FB16_Pos (16U)
- #define CAN_F0R1_FB16_Msk (0x1UL << CAN_F0R1_FB16_Pos)
- #define CAN_F0R1_FB16 CAN_F0R1_FB16_Msk
- #define CAN_F0R1_FB17_Pos (17U)
- #define CAN_F0R1_FB17_Msk (0x1UL << CAN_F0R1_FB17_Pos)
- #define CAN_F0R1_FB17 CAN_F0R1_FB17_Msk
- #define CAN_F0R1_FB18_Pos (18U)
- #define CAN_F0R1_FB18_Msk (0x1UL << CAN_F0R1_FB18_Pos)
- #define CAN_F0R1_FB18 CAN_F0R1_FB18_Msk
- #define CAN_F0R1_FB19_Pos (19U)
- #define CAN_F0R1_FB19_Msk (0x1UL << CAN_F0R1_FB19_Pos)
- #define CAN_F0R1_FB19 CAN_F0R1_FB19_Msk
- #define CAN_F0R1_FB20_Pos (20U)
- #define CAN_F0R1_FB20_Msk (0x1UL << CAN_F0R1_FB20_Pos)
- #define CAN_F0R1_FB20 CAN_F0R1_FB20_Msk
- #define CAN_F0R1_FB21_Pos (21U)
- #define CAN_F0R1_FB21_Msk (0x1UL << CAN_F0R1_FB21_Pos)
- #define CAN_F0R1_FB21 CAN_F0R1_FB21_Msk
- #define CAN_F0R1_FB22_Pos (22U)
- #define CAN_F0R1_FB22_Msk (0x1UL << CAN_F0R1_FB22_Pos)
- #define CAN_F0R1_FB22 CAN_F0R1_FB22_Msk
- #define CAN_F0R1_FB23_Pos (23U)
- #define CAN_F0R1_FB23_Msk (0x1UL << CAN_F0R1_FB23_Pos)
- #define CAN_F0R1_FB23 CAN_F0R1_FB23_Msk
- #define CAN_F0R1_FB24_Pos (24U)
- #define CAN_F0R1_FB24_Msk (0x1UL << CAN_F0R1_FB24_Pos)
- #define CAN_F0R1_FB24 CAN_F0R1_FB24_Msk
- #define CAN_F0R1_FB25_Pos (25U)
- #define CAN_F0R1_FB25_Msk (0x1UL << CAN_F0R1_FB25_Pos)
- #define CAN_F0R1_FB25 CAN_F0R1_FB25_Msk
- #define CAN_F0R1_FB26_Pos (26U)
- #define CAN_F0R1_FB26_Msk (0x1UL << CAN_F0R1_FB26_Pos)
- #define CAN_F0R1_FB26 CAN_F0R1_FB26_Msk
- #define CAN_F0R1_FB27_Pos (27U)
- #define CAN_F0R1_FB27_Msk (0x1UL << CAN_F0R1_FB27_Pos)
- #define CAN_F0R1_FB27 CAN_F0R1_FB27_Msk
- #define CAN_F0R1_FB28_Pos (28U)
- #define CAN_F0R1_FB28_Msk (0x1UL << CAN_F0R1_FB28_Pos)
- #define CAN_F0R1_FB28 CAN_F0R1_FB28_Msk
- #define CAN_F0R1_FB29_Pos (29U)
- #define CAN_F0R1_FB29_Msk (0x1UL << CAN_F0R1_FB29_Pos)
- #define CAN_F0R1_FB29 CAN_F0R1_FB29_Msk
- #define CAN_F0R1_FB30_Pos (30U)
- #define CAN_F0R1_FB30_Msk (0x1UL << CAN_F0R1_FB30_Pos)
- #define CAN_F0R1_FB30 CAN_F0R1_FB30_Msk
- #define CAN_F0R1_FB31_Pos (31U)
- #define CAN_F0R1_FB31_Msk (0x1UL << CAN_F0R1_FB31_Pos)
- #define CAN_F0R1_FB31 CAN_F0R1_FB31_Msk
- #define CAN_F1R1_FB0_Pos (0U)
- #define CAN_F1R1_FB0_Msk (0x1UL << CAN_F1R1_FB0_Pos)
- #define CAN_F1R1_FB0 CAN_F1R1_FB0_Msk
- #define CAN_F1R1_FB1_Pos (1U)
- #define CAN_F1R1_FB1_Msk (0x1UL << CAN_F1R1_FB1_Pos)
- #define CAN_F1R1_FB1 CAN_F1R1_FB1_Msk
- #define CAN_F1R1_FB2_Pos (2U)
- #define CAN_F1R1_FB2_Msk (0x1UL << CAN_F1R1_FB2_Pos)
- #define CAN_F1R1_FB2 CAN_F1R1_FB2_Msk
- #define CAN_F1R1_FB3_Pos (3U)
- #define CAN_F1R1_FB3_Msk (0x1UL << CAN_F1R1_FB3_Pos)
- #define CAN_F1R1_FB3 CAN_F1R1_FB3_Msk
- #define CAN_F1R1_FB4_Pos (4U)
- #define CAN_F1R1_FB4_Msk (0x1UL << CAN_F1R1_FB4_Pos)
- #define CAN_F1R1_FB4 CAN_F1R1_FB4_Msk
- #define CAN_F1R1_FB5_Pos (5U)
- #define CAN_F1R1_FB5_Msk (0x1UL << CAN_F1R1_FB5_Pos)
- #define CAN_F1R1_FB5 CAN_F1R1_FB5_Msk
- #define CAN_F1R1_FB6_Pos (6U)
- #define CAN_F1R1_FB6_Msk (0x1UL << CAN_F1R1_FB6_Pos)
- #define CAN_F1R1_FB6 CAN_F1R1_FB6_Msk
- #define CAN_F1R1_FB7_Pos (7U)
- #define CAN_F1R1_FB7_Msk (0x1UL << CAN_F1R1_FB7_Pos)
- #define CAN_F1R1_FB7 CAN_F1R1_FB7_Msk
- #define CAN_F1R1_FB8_Pos (8U)
- #define CAN_F1R1_FB8_Msk (0x1UL << CAN_F1R1_FB8_Pos)
- #define CAN_F1R1_FB8 CAN_F1R1_FB8_Msk
- #define CAN_F1R1_FB9_Pos (9U)
- #define CAN_F1R1_FB9_Msk (0x1UL << CAN_F1R1_FB9_Pos)
- #define CAN_F1R1_FB9 CAN_F1R1_FB9_Msk
- #define CAN_F1R1_FB10_Pos (10U)
- #define CAN_F1R1_FB10_Msk (0x1UL << CAN_F1R1_FB10_Pos)
- #define CAN_F1R1_FB10 CAN_F1R1_FB10_Msk
- #define CAN_F1R1_FB11_Pos (11U)
- #define CAN_F1R1_FB11_Msk (0x1UL << CAN_F1R1_FB11_Pos)
- #define CAN_F1R1_FB11 CAN_F1R1_FB11_Msk
- #define CAN_F1R1_FB12_Pos (12U)
- #define CAN_F1R1_FB12_Msk (0x1UL << CAN_F1R1_FB12_Pos)
- #define CAN_F1R1_FB12 CAN_F1R1_FB12_Msk
- #define CAN_F1R1_FB13_Pos (13U)
- #define CAN_F1R1_FB13_Msk (0x1UL << CAN_F1R1_FB13_Pos)
- #define CAN_F1R1_FB13 CAN_F1R1_FB13_Msk
- #define CAN_F1R1_FB14_Pos (14U)
- #define CAN_F1R1_FB14_Msk (0x1UL << CAN_F1R1_FB14_Pos)
- #define CAN_F1R1_FB14 CAN_F1R1_FB14_Msk
- #define CAN_F1R1_FB15_Pos (15U)
- #define CAN_F1R1_FB15_Msk (0x1UL << CAN_F1R1_FB15_Pos)
- #define CAN_F1R1_FB15 CAN_F1R1_FB15_Msk
- #define CAN_F1R1_FB16_Pos (16U)
- #define CAN_F1R1_FB16_Msk (0x1UL << CAN_F1R1_FB16_Pos)
- #define CAN_F1R1_FB16 CAN_F1R1_FB16_Msk
- #define CAN_F1R1_FB17_Pos (17U)
- #define CAN_F1R1_FB17_Msk (0x1UL << CAN_F1R1_FB17_Pos)
- #define CAN_F1R1_FB17 CAN_F1R1_FB17_Msk
- #define CAN_F1R1_FB18_Pos (18U)
- #define CAN_F1R1_FB18_Msk (0x1UL << CAN_F1R1_FB18_Pos)
- #define CAN_F1R1_FB18 CAN_F1R1_FB18_Msk
- #define CAN_F1R1_FB19_Pos (19U)
- #define CAN_F1R1_FB19_Msk (0x1UL << CAN_F1R1_FB19_Pos)
- #define CAN_F1R1_FB19 CAN_F1R1_FB19_Msk
- #define CAN_F1R1_FB20_Pos (20U)
- #define CAN_F1R1_FB20_Msk (0x1UL << CAN_F1R1_FB20_Pos)
- #define CAN_F1R1_FB20 CAN_F1R1_FB20_Msk
- #define CAN_F1R1_FB21_Pos (21U)
- #define CAN_F1R1_FB21_Msk (0x1UL << CAN_F1R1_FB21_Pos)
- #define CAN_F1R1_FB21 CAN_F1R1_FB21_Msk
- #define CAN_F1R1_FB22_Pos (22U)
- #define CAN_F1R1_FB22_Msk (0x1UL << CAN_F1R1_FB22_Pos)
- #define CAN_F1R1_FB22 CAN_F1R1_FB22_Msk
- #define CAN_F1R1_FB23_Pos (23U)
- #define CAN_F1R1_FB23_Msk (0x1UL << CAN_F1R1_FB23_Pos)
- #define CAN_F1R1_FB23 CAN_F1R1_FB23_Msk
- #define CAN_F1R1_FB24_Pos (24U)
- #define CAN_F1R1_FB24_Msk (0x1UL << CAN_F1R1_FB24_Pos)
- #define CAN_F1R1_FB24 CAN_F1R1_FB24_Msk
- #define CAN_F1R1_FB25_Pos (25U)
- #define CAN_F1R1_FB25_Msk (0x1UL << CAN_F1R1_FB25_Pos)
- #define CAN_F1R1_FB25 CAN_F1R1_FB25_Msk
- #define CAN_F1R1_FB26_Pos (26U)
- #define CAN_F1R1_FB26_Msk (0x1UL << CAN_F1R1_FB26_Pos)
- #define CAN_F1R1_FB26 CAN_F1R1_FB26_Msk
- #define CAN_F1R1_FB27_Pos (27U)
- #define CAN_F1R1_FB27_Msk (0x1UL << CAN_F1R1_FB27_Pos)
- #define CAN_F1R1_FB27 CAN_F1R1_FB27_Msk
- #define CAN_F1R1_FB28_Pos (28U)
- #define CAN_F1R1_FB28_Msk (0x1UL << CAN_F1R1_FB28_Pos)
- #define CAN_F1R1_FB28 CAN_F1R1_FB28_Msk
- #define CAN_F1R1_FB29_Pos (29U)
- #define CAN_F1R1_FB29_Msk (0x1UL << CAN_F1R1_FB29_Pos)
- #define CAN_F1R1_FB29 CAN_F1R1_FB29_Msk
- #define CAN_F1R1_FB30_Pos (30U)
- #define CAN_F1R1_FB30_Msk (0x1UL << CAN_F1R1_FB30_Pos)
- #define CAN_F1R1_FB30 CAN_F1R1_FB30_Msk
- #define CAN_F1R1_FB31_Pos (31U)
- #define CAN_F1R1_FB31_Msk (0x1UL << CAN_F1R1_FB31_Pos)
- #define CAN_F1R1_FB31 CAN_F1R1_FB31_Msk
- #define CAN_F2R1_FB0_Pos (0U)
- #define CAN_F2R1_FB0_Msk (0x1UL << CAN_F2R1_FB0_Pos)
- #define CAN_F2R1_FB0 CAN_F2R1_FB0_Msk
- #define CAN_F2R1_FB1_Pos (1U)
- #define CAN_F2R1_FB1_Msk (0x1UL << CAN_F2R1_FB1_Pos)
- #define CAN_F2R1_FB1 CAN_F2R1_FB1_Msk
- #define CAN_F2R1_FB2_Pos (2U)
- #define CAN_F2R1_FB2_Msk (0x1UL << CAN_F2R1_FB2_Pos)
- #define CAN_F2R1_FB2 CAN_F2R1_FB2_Msk
- #define CAN_F2R1_FB3_Pos (3U)
- #define CAN_F2R1_FB3_Msk (0x1UL << CAN_F2R1_FB3_Pos)
- #define CAN_F2R1_FB3 CAN_F2R1_FB3_Msk
- #define CAN_F2R1_FB4_Pos (4U)
- #define CAN_F2R1_FB4_Msk (0x1UL << CAN_F2R1_FB4_Pos)
- #define CAN_F2R1_FB4 CAN_F2R1_FB4_Msk
- #define CAN_F2R1_FB5_Pos (5U)
- #define CAN_F2R1_FB5_Msk (0x1UL << CAN_F2R1_FB5_Pos)
- #define CAN_F2R1_FB5 CAN_F2R1_FB5_Msk
- #define CAN_F2R1_FB6_Pos (6U)
- #define CAN_F2R1_FB6_Msk (0x1UL << CAN_F2R1_FB6_Pos)
- #define CAN_F2R1_FB6 CAN_F2R1_FB6_Msk
- #define CAN_F2R1_FB7_Pos (7U)
- #define CAN_F2R1_FB7_Msk (0x1UL << CAN_F2R1_FB7_Pos)
- #define CAN_F2R1_FB7 CAN_F2R1_FB7_Msk
- #define CAN_F2R1_FB8_Pos (8U)
- #define CAN_F2R1_FB8_Msk (0x1UL << CAN_F2R1_FB8_Pos)
- #define CAN_F2R1_FB8 CAN_F2R1_FB8_Msk
- #define CAN_F2R1_FB9_Pos (9U)
- #define CAN_F2R1_FB9_Msk (0x1UL << CAN_F2R1_FB9_Pos)
- #define CAN_F2R1_FB9 CAN_F2R1_FB9_Msk
- #define CAN_F2R1_FB10_Pos (10U)
- #define CAN_F2R1_FB10_Msk (0x1UL << CAN_F2R1_FB10_Pos)
- #define CAN_F2R1_FB10 CAN_F2R1_FB10_Msk
- #define CAN_F2R1_FB11_Pos (11U)
- #define CAN_F2R1_FB11_Msk (0x1UL << CAN_F2R1_FB11_Pos)
- #define CAN_F2R1_FB11 CAN_F2R1_FB11_Msk
- #define CAN_F2R1_FB12_Pos (12U)
- #define CAN_F2R1_FB12_Msk (0x1UL << CAN_F2R1_FB12_Pos)
- #define CAN_F2R1_FB12 CAN_F2R1_FB12_Msk
- #define CAN_F2R1_FB13_Pos (13U)
- #define CAN_F2R1_FB13_Msk (0x1UL << CAN_F2R1_FB13_Pos)
- #define CAN_F2R1_FB13 CAN_F2R1_FB13_Msk
- #define CAN_F2R1_FB14_Pos (14U)
- #define CAN_F2R1_FB14_Msk (0x1UL << CAN_F2R1_FB14_Pos)
- #define CAN_F2R1_FB14 CAN_F2R1_FB14_Msk
- #define CAN_F2R1_FB15_Pos (15U)
- #define CAN_F2R1_FB15_Msk (0x1UL << CAN_F2R1_FB15_Pos)
- #define CAN_F2R1_FB15 CAN_F2R1_FB15_Msk
- #define CAN_F2R1_FB16_Pos (16U)
- #define CAN_F2R1_FB16_Msk (0x1UL << CAN_F2R1_FB16_Pos)
- #define CAN_F2R1_FB16 CAN_F2R1_FB16_Msk
- #define CAN_F2R1_FB17_Pos (17U)
- #define CAN_F2R1_FB17_Msk (0x1UL << CAN_F2R1_FB17_Pos)
- #define CAN_F2R1_FB17 CAN_F2R1_FB17_Msk
- #define CAN_F2R1_FB18_Pos (18U)
- #define CAN_F2R1_FB18_Msk (0x1UL << CAN_F2R1_FB18_Pos)
- #define CAN_F2R1_FB18 CAN_F2R1_FB18_Msk
- #define CAN_F2R1_FB19_Pos (19U)
- #define CAN_F2R1_FB19_Msk (0x1UL << CAN_F2R1_FB19_Pos)
- #define CAN_F2R1_FB19 CAN_F2R1_FB19_Msk
- #define CAN_F2R1_FB20_Pos (20U)
- #define CAN_F2R1_FB20_Msk (0x1UL << CAN_F2R1_FB20_Pos)
- #define CAN_F2R1_FB20 CAN_F2R1_FB20_Msk
- #define CAN_F2R1_FB21_Pos (21U)
- #define CAN_F2R1_FB21_Msk (0x1UL << CAN_F2R1_FB21_Pos)
- #define CAN_F2R1_FB21 CAN_F2R1_FB21_Msk
- #define CAN_F2R1_FB22_Pos (22U)
- #define CAN_F2R1_FB22_Msk (0x1UL << CAN_F2R1_FB22_Pos)
- #define CAN_F2R1_FB22 CAN_F2R1_FB22_Msk
- #define CAN_F2R1_FB23_Pos (23U)
- #define CAN_F2R1_FB23_Msk (0x1UL << CAN_F2R1_FB23_Pos)
- #define CAN_F2R1_FB23 CAN_F2R1_FB23_Msk
- #define CAN_F2R1_FB24_Pos (24U)
- #define CAN_F2R1_FB24_Msk (0x1UL << CAN_F2R1_FB24_Pos)
- #define CAN_F2R1_FB24 CAN_F2R1_FB24_Msk
- #define CAN_F2R1_FB25_Pos (25U)
- #define CAN_F2R1_FB25_Msk (0x1UL << CAN_F2R1_FB25_Pos)
- #define CAN_F2R1_FB25 CAN_F2R1_FB25_Msk
- #define CAN_F2R1_FB26_Pos (26U)
- #define CAN_F2R1_FB26_Msk (0x1UL << CAN_F2R1_FB26_Pos)
- #define CAN_F2R1_FB26 CAN_F2R1_FB26_Msk
- #define CAN_F2R1_FB27_Pos (27U)
- #define CAN_F2R1_FB27_Msk (0x1UL << CAN_F2R1_FB27_Pos)
- #define CAN_F2R1_FB27 CAN_F2R1_FB27_Msk
- #define CAN_F2R1_FB28_Pos (28U)
- #define CAN_F2R1_FB28_Msk (0x1UL << CAN_F2R1_FB28_Pos)
- #define CAN_F2R1_FB28 CAN_F2R1_FB28_Msk
- #define CAN_F2R1_FB29_Pos (29U)
- #define CAN_F2R1_FB29_Msk (0x1UL << CAN_F2R1_FB29_Pos)
- #define CAN_F2R1_FB29 CAN_F2R1_FB29_Msk
- #define CAN_F2R1_FB30_Pos (30U)
- #define CAN_F2R1_FB30_Msk (0x1UL << CAN_F2R1_FB30_Pos)
- #define CAN_F2R1_FB30 CAN_F2R1_FB30_Msk
- #define CAN_F2R1_FB31_Pos (31U)
- #define CAN_F2R1_FB31_Msk (0x1UL << CAN_F2R1_FB31_Pos)
- #define CAN_F2R1_FB31 CAN_F2R1_FB31_Msk
- #define CAN_F3R1_FB0_Pos (0U)
- #define CAN_F3R1_FB0_Msk (0x1UL << CAN_F3R1_FB0_Pos)
- #define CAN_F3R1_FB0 CAN_F3R1_FB0_Msk
- #define CAN_F3R1_FB1_Pos (1U)
- #define CAN_F3R1_FB1_Msk (0x1UL << CAN_F3R1_FB1_Pos)
- #define CAN_F3R1_FB1 CAN_F3R1_FB1_Msk
- #define CAN_F3R1_FB2_Pos (2U)
- #define CAN_F3R1_FB2_Msk (0x1UL << CAN_F3R1_FB2_Pos)
- #define CAN_F3R1_FB2 CAN_F3R1_FB2_Msk
- #define CAN_F3R1_FB3_Pos (3U)
- #define CAN_F3R1_FB3_Msk (0x1UL << CAN_F3R1_FB3_Pos)
- #define CAN_F3R1_FB3 CAN_F3R1_FB3_Msk
- #define CAN_F3R1_FB4_Pos (4U)
- #define CAN_F3R1_FB4_Msk (0x1UL << CAN_F3R1_FB4_Pos)
- #define CAN_F3R1_FB4 CAN_F3R1_FB4_Msk
- #define CAN_F3R1_FB5_Pos (5U)
- #define CAN_F3R1_FB5_Msk (0x1UL << CAN_F3R1_FB5_Pos)
- #define CAN_F3R1_FB5 CAN_F3R1_FB5_Msk
- #define CAN_F3R1_FB6_Pos (6U)
- #define CAN_F3R1_FB6_Msk (0x1UL << CAN_F3R1_FB6_Pos)
- #define CAN_F3R1_FB6 CAN_F3R1_FB6_Msk
- #define CAN_F3R1_FB7_Pos (7U)
- #define CAN_F3R1_FB7_Msk (0x1UL << CAN_F3R1_FB7_Pos)
- #define CAN_F3R1_FB7 CAN_F3R1_FB7_Msk
- #define CAN_F3R1_FB8_Pos (8U)
- #define CAN_F3R1_FB8_Msk (0x1UL << CAN_F3R1_FB8_Pos)
- #define CAN_F3R1_FB8 CAN_F3R1_FB8_Msk
- #define CAN_F3R1_FB9_Pos (9U)
- #define CAN_F3R1_FB9_Msk (0x1UL << CAN_F3R1_FB9_Pos)
- #define CAN_F3R1_FB9 CAN_F3R1_FB9_Msk
- #define CAN_F3R1_FB10_Pos (10U)
- #define CAN_F3R1_FB10_Msk (0x1UL << CAN_F3R1_FB10_Pos)
- #define CAN_F3R1_FB10 CAN_F3R1_FB10_Msk
- #define CAN_F3R1_FB11_Pos (11U)
- #define CAN_F3R1_FB11_Msk (0x1UL << CAN_F3R1_FB11_Pos)
- #define CAN_F3R1_FB11 CAN_F3R1_FB11_Msk
- #define CAN_F3R1_FB12_Pos (12U)
- #define CAN_F3R1_FB12_Msk (0x1UL << CAN_F3R1_FB12_Pos)
- #define CAN_F3R1_FB12 CAN_F3R1_FB12_Msk
- #define CAN_F3R1_FB13_Pos (13U)
- #define CAN_F3R1_FB13_Msk (0x1UL << CAN_F3R1_FB13_Pos)
- #define CAN_F3R1_FB13 CAN_F3R1_FB13_Msk
- #define CAN_F3R1_FB14_Pos (14U)
- #define CAN_F3R1_FB14_Msk (0x1UL << CAN_F3R1_FB14_Pos)
- #define CAN_F3R1_FB14 CAN_F3R1_FB14_Msk
- #define CAN_F3R1_FB15_Pos (15U)
- #define CAN_F3R1_FB15_Msk (0x1UL << CAN_F3R1_FB15_Pos)
- #define CAN_F3R1_FB15 CAN_F3R1_FB15_Msk
- #define CAN_F3R1_FB16_Pos (16U)
- #define CAN_F3R1_FB16_Msk (0x1UL << CAN_F3R1_FB16_Pos)
- #define CAN_F3R1_FB16 CAN_F3R1_FB16_Msk
- #define CAN_F3R1_FB17_Pos (17U)
- #define CAN_F3R1_FB17_Msk (0x1UL << CAN_F3R1_FB17_Pos)
- #define CAN_F3R1_FB17 CAN_F3R1_FB17_Msk
- #define CAN_F3R1_FB18_Pos (18U)
- #define CAN_F3R1_FB18_Msk (0x1UL << CAN_F3R1_FB18_Pos)
- #define CAN_F3R1_FB18 CAN_F3R1_FB18_Msk
- #define CAN_F3R1_FB19_Pos (19U)
- #define CAN_F3R1_FB19_Msk (0x1UL << CAN_F3R1_FB19_Pos)
- #define CAN_F3R1_FB19 CAN_F3R1_FB19_Msk
- #define CAN_F3R1_FB20_Pos (20U)
- #define CAN_F3R1_FB20_Msk (0x1UL << CAN_F3R1_FB20_Pos)
- #define CAN_F3R1_FB20 CAN_F3R1_FB20_Msk
- #define CAN_F3R1_FB21_Pos (21U)
- #define CAN_F3R1_FB21_Msk (0x1UL << CAN_F3R1_FB21_Pos)
- #define CAN_F3R1_FB21 CAN_F3R1_FB21_Msk
- #define CAN_F3R1_FB22_Pos (22U)
- #define CAN_F3R1_FB22_Msk (0x1UL << CAN_F3R1_FB22_Pos)
- #define CAN_F3R1_FB22 CAN_F3R1_FB22_Msk
- #define CAN_F3R1_FB23_Pos (23U)
- #define CAN_F3R1_FB23_Msk (0x1UL << CAN_F3R1_FB23_Pos)
- #define CAN_F3R1_FB23 CAN_F3R1_FB23_Msk
- #define CAN_F3R1_FB24_Pos (24U)
- #define CAN_F3R1_FB24_Msk (0x1UL << CAN_F3R1_FB24_Pos)
- #define CAN_F3R1_FB24 CAN_F3R1_FB24_Msk
- #define CAN_F3R1_FB25_Pos (25U)
- #define CAN_F3R1_FB25_Msk (0x1UL << CAN_F3R1_FB25_Pos)
- #define CAN_F3R1_FB25 CAN_F3R1_FB25_Msk
- #define CAN_F3R1_FB26_Pos (26U)
- #define CAN_F3R1_FB26_Msk (0x1UL << CAN_F3R1_FB26_Pos)
- #define CAN_F3R1_FB26 CAN_F3R1_FB26_Msk
- #define CAN_F3R1_FB27_Pos (27U)
- #define CAN_F3R1_FB27_Msk (0x1UL << CAN_F3R1_FB27_Pos)
- #define CAN_F3R1_FB27 CAN_F3R1_FB27_Msk
- #define CAN_F3R1_FB28_Pos (28U)
- #define CAN_F3R1_FB28_Msk (0x1UL << CAN_F3R1_FB28_Pos)
- #define CAN_F3R1_FB28 CAN_F3R1_FB28_Msk
- #define CAN_F3R1_FB29_Pos (29U)
- #define CAN_F3R1_FB29_Msk (0x1UL << CAN_F3R1_FB29_Pos)
- #define CAN_F3R1_FB29 CAN_F3R1_FB29_Msk
- #define CAN_F3R1_FB30_Pos (30U)
- #define CAN_F3R1_FB30_Msk (0x1UL << CAN_F3R1_FB30_Pos)
- #define CAN_F3R1_FB30 CAN_F3R1_FB30_Msk
- #define CAN_F3R1_FB31_Pos (31U)
- #define CAN_F3R1_FB31_Msk (0x1UL << CAN_F3R1_FB31_Pos)
- #define CAN_F3R1_FB31 CAN_F3R1_FB31_Msk
- #define CAN_F4R1_FB0_Pos (0U)
- #define CAN_F4R1_FB0_Msk (0x1UL << CAN_F4R1_FB0_Pos)
- #define CAN_F4R1_FB0 CAN_F4R1_FB0_Msk
- #define CAN_F4R1_FB1_Pos (1U)
- #define CAN_F4R1_FB1_Msk (0x1UL << CAN_F4R1_FB1_Pos)
- #define CAN_F4R1_FB1 CAN_F4R1_FB1_Msk
- #define CAN_F4R1_FB2_Pos (2U)
- #define CAN_F4R1_FB2_Msk (0x1UL << CAN_F4R1_FB2_Pos)
- #define CAN_F4R1_FB2 CAN_F4R1_FB2_Msk
- #define CAN_F4R1_FB3_Pos (3U)
- #define CAN_F4R1_FB3_Msk (0x1UL << CAN_F4R1_FB3_Pos)
- #define CAN_F4R1_FB3 CAN_F4R1_FB3_Msk
- #define CAN_F4R1_FB4_Pos (4U)
- #define CAN_F4R1_FB4_Msk (0x1UL << CAN_F4R1_FB4_Pos)
- #define CAN_F4R1_FB4 CAN_F4R1_FB4_Msk
- #define CAN_F4R1_FB5_Pos (5U)
- #define CAN_F4R1_FB5_Msk (0x1UL << CAN_F4R1_FB5_Pos)
- #define CAN_F4R1_FB5 CAN_F4R1_FB5_Msk
- #define CAN_F4R1_FB6_Pos (6U)
- #define CAN_F4R1_FB6_Msk (0x1UL << CAN_F4R1_FB6_Pos)
- #define CAN_F4R1_FB6 CAN_F4R1_FB6_Msk
- #define CAN_F4R1_FB7_Pos (7U)
- #define CAN_F4R1_FB7_Msk (0x1UL << CAN_F4R1_FB7_Pos)
- #define CAN_F4R1_FB7 CAN_F4R1_FB7_Msk
- #define CAN_F4R1_FB8_Pos (8U)
- #define CAN_F4R1_FB8_Msk (0x1UL << CAN_F4R1_FB8_Pos)
- #define CAN_F4R1_FB8 CAN_F4R1_FB8_Msk
- #define CAN_F4R1_FB9_Pos (9U)
- #define CAN_F4R1_FB9_Msk (0x1UL << CAN_F4R1_FB9_Pos)
- #define CAN_F4R1_FB9 CAN_F4R1_FB9_Msk
- #define CAN_F4R1_FB10_Pos (10U)
- #define CAN_F4R1_FB10_Msk (0x1UL << CAN_F4R1_FB10_Pos)
- #define CAN_F4R1_FB10 CAN_F4R1_FB10_Msk
- #define CAN_F4R1_FB11_Pos (11U)
- #define CAN_F4R1_FB11_Msk (0x1UL << CAN_F4R1_FB11_Pos)
- #define CAN_F4R1_FB11 CAN_F4R1_FB11_Msk
- #define CAN_F4R1_FB12_Pos (12U)
- #define CAN_F4R1_FB12_Msk (0x1UL << CAN_F4R1_FB12_Pos)
- #define CAN_F4R1_FB12 CAN_F4R1_FB12_Msk
- #define CAN_F4R1_FB13_Pos (13U)
- #define CAN_F4R1_FB13_Msk (0x1UL << CAN_F4R1_FB13_Pos)
- #define CAN_F4R1_FB13 CAN_F4R1_FB13_Msk
- #define CAN_F4R1_FB14_Pos (14U)
- #define CAN_F4R1_FB14_Msk (0x1UL << CAN_F4R1_FB14_Pos)
- #define CAN_F4R1_FB14 CAN_F4R1_FB14_Msk
- #define CAN_F4R1_FB15_Pos (15U)
- #define CAN_F4R1_FB15_Msk (0x1UL << CAN_F4R1_FB15_Pos)
- #define CAN_F4R1_FB15 CAN_F4R1_FB15_Msk
- #define CAN_F4R1_FB16_Pos (16U)
- #define CAN_F4R1_FB16_Msk (0x1UL << CAN_F4R1_FB16_Pos)
- #define CAN_F4R1_FB16 CAN_F4R1_FB16_Msk
- #define CAN_F4R1_FB17_Pos (17U)
- #define CAN_F4R1_FB17_Msk (0x1UL << CAN_F4R1_FB17_Pos)
- #define CAN_F4R1_FB17 CAN_F4R1_FB17_Msk
- #define CAN_F4R1_FB18_Pos (18U)
- #define CAN_F4R1_FB18_Msk (0x1UL << CAN_F4R1_FB18_Pos)
- #define CAN_F4R1_FB18 CAN_F4R1_FB18_Msk
- #define CAN_F4R1_FB19_Pos (19U)
- #define CAN_F4R1_FB19_Msk (0x1UL << CAN_F4R1_FB19_Pos)
- #define CAN_F4R1_FB19 CAN_F4R1_FB19_Msk
- #define CAN_F4R1_FB20_Pos (20U)
- #define CAN_F4R1_FB20_Msk (0x1UL << CAN_F4R1_FB20_Pos)
- #define CAN_F4R1_FB20 CAN_F4R1_FB20_Msk
- #define CAN_F4R1_FB21_Pos (21U)
- #define CAN_F4R1_FB21_Msk (0x1UL << CAN_F4R1_FB21_Pos)
- #define CAN_F4R1_FB21 CAN_F4R1_FB21_Msk
- #define CAN_F4R1_FB22_Pos (22U)
- #define CAN_F4R1_FB22_Msk (0x1UL << CAN_F4R1_FB22_Pos)
- #define CAN_F4R1_FB22 CAN_F4R1_FB22_Msk
- #define CAN_F4R1_FB23_Pos (23U)
- #define CAN_F4R1_FB23_Msk (0x1UL << CAN_F4R1_FB23_Pos)
- #define CAN_F4R1_FB23 CAN_F4R1_FB23_Msk
- #define CAN_F4R1_FB24_Pos (24U)
- #define CAN_F4R1_FB24_Msk (0x1UL << CAN_F4R1_FB24_Pos)
- #define CAN_F4R1_FB24 CAN_F4R1_FB24_Msk
- #define CAN_F4R1_FB25_Pos (25U)
- #define CAN_F4R1_FB25_Msk (0x1UL << CAN_F4R1_FB25_Pos)
- #define CAN_F4R1_FB25 CAN_F4R1_FB25_Msk
- #define CAN_F4R1_FB26_Pos (26U)
- #define CAN_F4R1_FB26_Msk (0x1UL << CAN_F4R1_FB26_Pos)
- #define CAN_F4R1_FB26 CAN_F4R1_FB26_Msk
- #define CAN_F4R1_FB27_Pos (27U)
- #define CAN_F4R1_FB27_Msk (0x1UL << CAN_F4R1_FB27_Pos)
- #define CAN_F4R1_FB27 CAN_F4R1_FB27_Msk
- #define CAN_F4R1_FB28_Pos (28U)
- #define CAN_F4R1_FB28_Msk (0x1UL << CAN_F4R1_FB28_Pos)
- #define CAN_F4R1_FB28 CAN_F4R1_FB28_Msk
- #define CAN_F4R1_FB29_Pos (29U)
- #define CAN_F4R1_FB29_Msk (0x1UL << CAN_F4R1_FB29_Pos)
- #define CAN_F4R1_FB29 CAN_F4R1_FB29_Msk
- #define CAN_F4R1_FB30_Pos (30U)
- #define CAN_F4R1_FB30_Msk (0x1UL << CAN_F4R1_FB30_Pos)
- #define CAN_F4R1_FB30 CAN_F4R1_FB30_Msk
- #define CAN_F4R1_FB31_Pos (31U)
- #define CAN_F4R1_FB31_Msk (0x1UL << CAN_F4R1_FB31_Pos)
- #define CAN_F4R1_FB31 CAN_F4R1_FB31_Msk
- #define CAN_F5R1_FB0_Pos (0U)
- #define CAN_F5R1_FB0_Msk (0x1UL << CAN_F5R1_FB0_Pos)
- #define CAN_F5R1_FB0 CAN_F5R1_FB0_Msk
- #define CAN_F5R1_FB1_Pos (1U)
- #define CAN_F5R1_FB1_Msk (0x1UL << CAN_F5R1_FB1_Pos)
- #define CAN_F5R1_FB1 CAN_F5R1_FB1_Msk
- #define CAN_F5R1_FB2_Pos (2U)
- #define CAN_F5R1_FB2_Msk (0x1UL << CAN_F5R1_FB2_Pos)
- #define CAN_F5R1_FB2 CAN_F5R1_FB2_Msk
- #define CAN_F5R1_FB3_Pos (3U)
- #define CAN_F5R1_FB3_Msk (0x1UL << CAN_F5R1_FB3_Pos)
- #define CAN_F5R1_FB3 CAN_F5R1_FB3_Msk
- #define CAN_F5R1_FB4_Pos (4U)
- #define CAN_F5R1_FB4_Msk (0x1UL << CAN_F5R1_FB4_Pos)
- #define CAN_F5R1_FB4 CAN_F5R1_FB4_Msk
- #define CAN_F5R1_FB5_Pos (5U)
- #define CAN_F5R1_FB5_Msk (0x1UL << CAN_F5R1_FB5_Pos)
- #define CAN_F5R1_FB5 CAN_F5R1_FB5_Msk
- #define CAN_F5R1_FB6_Pos (6U)
- #define CAN_F5R1_FB6_Msk (0x1UL << CAN_F5R1_FB6_Pos)
- #define CAN_F5R1_FB6 CAN_F5R1_FB6_Msk
- #define CAN_F5R1_FB7_Pos (7U)
- #define CAN_F5R1_FB7_Msk (0x1UL << CAN_F5R1_FB7_Pos)
- #define CAN_F5R1_FB7 CAN_F5R1_FB7_Msk
- #define CAN_F5R1_FB8_Pos (8U)
- #define CAN_F5R1_FB8_Msk (0x1UL << CAN_F5R1_FB8_Pos)
- #define CAN_F5R1_FB8 CAN_F5R1_FB8_Msk
- #define CAN_F5R1_FB9_Pos (9U)
- #define CAN_F5R1_FB9_Msk (0x1UL << CAN_F5R1_FB9_Pos)
- #define CAN_F5R1_FB9 CAN_F5R1_FB9_Msk
- #define CAN_F5R1_FB10_Pos (10U)
- #define CAN_F5R1_FB10_Msk (0x1UL << CAN_F5R1_FB10_Pos)
- #define CAN_F5R1_FB10 CAN_F5R1_FB10_Msk
- #define CAN_F5R1_FB11_Pos (11U)
- #define CAN_F5R1_FB11_Msk (0x1UL << CAN_F5R1_FB11_Pos)
- #define CAN_F5R1_FB11 CAN_F5R1_FB11_Msk
- #define CAN_F5R1_FB12_Pos (12U)
- #define CAN_F5R1_FB12_Msk (0x1UL << CAN_F5R1_FB12_Pos)
- #define CAN_F5R1_FB12 CAN_F5R1_FB12_Msk
- #define CAN_F5R1_FB13_Pos (13U)
- #define CAN_F5R1_FB13_Msk (0x1UL << CAN_F5R1_FB13_Pos)
- #define CAN_F5R1_FB13 CAN_F5R1_FB13_Msk
- #define CAN_F5R1_FB14_Pos (14U)
- #define CAN_F5R1_FB14_Msk (0x1UL << CAN_F5R1_FB14_Pos)
- #define CAN_F5R1_FB14 CAN_F5R1_FB14_Msk
- #define CAN_F5R1_FB15_Pos (15U)
- #define CAN_F5R1_FB15_Msk (0x1UL << CAN_F5R1_FB15_Pos)
- #define CAN_F5R1_FB15 CAN_F5R1_FB15_Msk
- #define CAN_F5R1_FB16_Pos (16U)
- #define CAN_F5R1_FB16_Msk (0x1UL << CAN_F5R1_FB16_Pos)
- #define CAN_F5R1_FB16 CAN_F5R1_FB16_Msk
- #define CAN_F5R1_FB17_Pos (17U)
- #define CAN_F5R1_FB17_Msk (0x1UL << CAN_F5R1_FB17_Pos)
- #define CAN_F5R1_FB17 CAN_F5R1_FB17_Msk
- #define CAN_F5R1_FB18_Pos (18U)
- #define CAN_F5R1_FB18_Msk (0x1UL << CAN_F5R1_FB18_Pos)
- #define CAN_F5R1_FB18 CAN_F5R1_FB18_Msk
- #define CAN_F5R1_FB19_Pos (19U)
- #define CAN_F5R1_FB19_Msk (0x1UL << CAN_F5R1_FB19_Pos)
- #define CAN_F5R1_FB19 CAN_F5R1_FB19_Msk
- #define CAN_F5R1_FB20_Pos (20U)
- #define CAN_F5R1_FB20_Msk (0x1UL << CAN_F5R1_FB20_Pos)
- #define CAN_F5R1_FB20 CAN_F5R1_FB20_Msk
- #define CAN_F5R1_FB21_Pos (21U)
- #define CAN_F5R1_FB21_Msk (0x1UL << CAN_F5R1_FB21_Pos)
- #define CAN_F5R1_FB21 CAN_F5R1_FB21_Msk
- #define CAN_F5R1_FB22_Pos (22U)
- #define CAN_F5R1_FB22_Msk (0x1UL << CAN_F5R1_FB22_Pos)
- #define CAN_F5R1_FB22 CAN_F5R1_FB22_Msk
- #define CAN_F5R1_FB23_Pos (23U)
- #define CAN_F5R1_FB23_Msk (0x1UL << CAN_F5R1_FB23_Pos)
- #define CAN_F5R1_FB23 CAN_F5R1_FB23_Msk
- #define CAN_F5R1_FB24_Pos (24U)
- #define CAN_F5R1_FB24_Msk (0x1UL << CAN_F5R1_FB24_Pos)
- #define CAN_F5R1_FB24 CAN_F5R1_FB24_Msk
- #define CAN_F5R1_FB25_Pos (25U)
- #define CAN_F5R1_FB25_Msk (0x1UL << CAN_F5R1_FB25_Pos)
- #define CAN_F5R1_FB25 CAN_F5R1_FB25_Msk
- #define CAN_F5R1_FB26_Pos (26U)
- #define CAN_F5R1_FB26_Msk (0x1UL << CAN_F5R1_FB26_Pos)
- #define CAN_F5R1_FB26 CAN_F5R1_FB26_Msk
- #define CAN_F5R1_FB27_Pos (27U)
- #define CAN_F5R1_FB27_Msk (0x1UL << CAN_F5R1_FB27_Pos)
- #define CAN_F5R1_FB27 CAN_F5R1_FB27_Msk
- #define CAN_F5R1_FB28_Pos (28U)
- #define CAN_F5R1_FB28_Msk (0x1UL << CAN_F5R1_FB28_Pos)
- #define CAN_F5R1_FB28 CAN_F5R1_FB28_Msk
- #define CAN_F5R1_FB29_Pos (29U)
- #define CAN_F5R1_FB29_Msk (0x1UL << CAN_F5R1_FB29_Pos)
- #define CAN_F5R1_FB29 CAN_F5R1_FB29_Msk
- #define CAN_F5R1_FB30_Pos (30U)
- #define CAN_F5R1_FB30_Msk (0x1UL << CAN_F5R1_FB30_Pos)
- #define CAN_F5R1_FB30 CAN_F5R1_FB30_Msk
- #define CAN_F5R1_FB31_Pos (31U)
- #define CAN_F5R1_FB31_Msk (0x1UL << CAN_F5R1_FB31_Pos)
- #define CAN_F5R1_FB31 CAN_F5R1_FB31_Msk
- #define CAN_F6R1_FB0_Pos (0U)
- #define CAN_F6R1_FB0_Msk (0x1UL << CAN_F6R1_FB0_Pos)
- #define CAN_F6R1_FB0 CAN_F6R1_FB0_Msk
- #define CAN_F6R1_FB1_Pos (1U)
- #define CAN_F6R1_FB1_Msk (0x1UL << CAN_F6R1_FB1_Pos)
- #define CAN_F6R1_FB1 CAN_F6R1_FB1_Msk
- #define CAN_F6R1_FB2_Pos (2U)
- #define CAN_F6R1_FB2_Msk (0x1UL << CAN_F6R1_FB2_Pos)
- #define CAN_F6R1_FB2 CAN_F6R1_FB2_Msk
- #define CAN_F6R1_FB3_Pos (3U)
- #define CAN_F6R1_FB3_Msk (0x1UL << CAN_F6R1_FB3_Pos)
- #define CAN_F6R1_FB3 CAN_F6R1_FB3_Msk
- #define CAN_F6R1_FB4_Pos (4U)
- #define CAN_F6R1_FB4_Msk (0x1UL << CAN_F6R1_FB4_Pos)
- #define CAN_F6R1_FB4 CAN_F6R1_FB4_Msk
- #define CAN_F6R1_FB5_Pos (5U)
- #define CAN_F6R1_FB5_Msk (0x1UL << CAN_F6R1_FB5_Pos)
- #define CAN_F6R1_FB5 CAN_F6R1_FB5_Msk
- #define CAN_F6R1_FB6_Pos (6U)
- #define CAN_F6R1_FB6_Msk (0x1UL << CAN_F6R1_FB6_Pos)
- #define CAN_F6R1_FB6 CAN_F6R1_FB6_Msk
- #define CAN_F6R1_FB7_Pos (7U)
- #define CAN_F6R1_FB7_Msk (0x1UL << CAN_F6R1_FB7_Pos)
- #define CAN_F6R1_FB7 CAN_F6R1_FB7_Msk
- #define CAN_F6R1_FB8_Pos (8U)
- #define CAN_F6R1_FB8_Msk (0x1UL << CAN_F6R1_FB8_Pos)
- #define CAN_F6R1_FB8 CAN_F6R1_FB8_Msk
- #define CAN_F6R1_FB9_Pos (9U)
- #define CAN_F6R1_FB9_Msk (0x1UL << CAN_F6R1_FB9_Pos)
- #define CAN_F6R1_FB9 CAN_F6R1_FB9_Msk
- #define CAN_F6R1_FB10_Pos (10U)
- #define CAN_F6R1_FB10_Msk (0x1UL << CAN_F6R1_FB10_Pos)
- #define CAN_F6R1_FB10 CAN_F6R1_FB10_Msk
- #define CAN_F6R1_FB11_Pos (11U)
- #define CAN_F6R1_FB11_Msk (0x1UL << CAN_F6R1_FB11_Pos)
- #define CAN_F6R1_FB11 CAN_F6R1_FB11_Msk
- #define CAN_F6R1_FB12_Pos (12U)
- #define CAN_F6R1_FB12_Msk (0x1UL << CAN_F6R1_FB12_Pos)
- #define CAN_F6R1_FB12 CAN_F6R1_FB12_Msk
- #define CAN_F6R1_FB13_Pos (13U)
- #define CAN_F6R1_FB13_Msk (0x1UL << CAN_F6R1_FB13_Pos)
- #define CAN_F6R1_FB13 CAN_F6R1_FB13_Msk
- #define CAN_F6R1_FB14_Pos (14U)
- #define CAN_F6R1_FB14_Msk (0x1UL << CAN_F6R1_FB14_Pos)
- #define CAN_F6R1_FB14 CAN_F6R1_FB14_Msk
- #define CAN_F6R1_FB15_Pos (15U)
- #define CAN_F6R1_FB15_Msk (0x1UL << CAN_F6R1_FB15_Pos)
- #define CAN_F6R1_FB15 CAN_F6R1_FB15_Msk
- #define CAN_F6R1_FB16_Pos (16U)
- #define CAN_F6R1_FB16_Msk (0x1UL << CAN_F6R1_FB16_Pos)
- #define CAN_F6R1_FB16 CAN_F6R1_FB16_Msk
- #define CAN_F6R1_FB17_Pos (17U)
- #define CAN_F6R1_FB17_Msk (0x1UL << CAN_F6R1_FB17_Pos)
- #define CAN_F6R1_FB17 CAN_F6R1_FB17_Msk
- #define CAN_F6R1_FB18_Pos (18U)
- #define CAN_F6R1_FB18_Msk (0x1UL << CAN_F6R1_FB18_Pos)
- #define CAN_F6R1_FB18 CAN_F6R1_FB18_Msk
- #define CAN_F6R1_FB19_Pos (19U)
- #define CAN_F6R1_FB19_Msk (0x1UL << CAN_F6R1_FB19_Pos)
- #define CAN_F6R1_FB19 CAN_F6R1_FB19_Msk
- #define CAN_F6R1_FB20_Pos (20U)
- #define CAN_F6R1_FB20_Msk (0x1UL << CAN_F6R1_FB20_Pos)
- #define CAN_F6R1_FB20 CAN_F6R1_FB20_Msk
- #define CAN_F6R1_FB21_Pos (21U)
- #define CAN_F6R1_FB21_Msk (0x1UL << CAN_F6R1_FB21_Pos)
- #define CAN_F6R1_FB21 CAN_F6R1_FB21_Msk
- #define CAN_F6R1_FB22_Pos (22U)
- #define CAN_F6R1_FB22_Msk (0x1UL << CAN_F6R1_FB22_Pos)
- #define CAN_F6R1_FB22 CAN_F6R1_FB22_Msk
- #define CAN_F6R1_FB23_Pos (23U)
- #define CAN_F6R1_FB23_Msk (0x1UL << CAN_F6R1_FB23_Pos)
- #define CAN_F6R1_FB23 CAN_F6R1_FB23_Msk
- #define CAN_F6R1_FB24_Pos (24U)
- #define CAN_F6R1_FB24_Msk (0x1UL << CAN_F6R1_FB24_Pos)
- #define CAN_F6R1_FB24 CAN_F6R1_FB24_Msk
- #define CAN_F6R1_FB25_Pos (25U)
- #define CAN_F6R1_FB25_Msk (0x1UL << CAN_F6R1_FB25_Pos)
- #define CAN_F6R1_FB25 CAN_F6R1_FB25_Msk
- #define CAN_F6R1_FB26_Pos (26U)
- #define CAN_F6R1_FB26_Msk (0x1UL << CAN_F6R1_FB26_Pos)
- #define CAN_F6R1_FB26 CAN_F6R1_FB26_Msk
- #define CAN_F6R1_FB27_Pos (27U)
- #define CAN_F6R1_FB27_Msk (0x1UL << CAN_F6R1_FB27_Pos)
- #define CAN_F6R1_FB27 CAN_F6R1_FB27_Msk
- #define CAN_F6R1_FB28_Pos (28U)
- #define CAN_F6R1_FB28_Msk (0x1UL << CAN_F6R1_FB28_Pos)
- #define CAN_F6R1_FB28 CAN_F6R1_FB28_Msk
- #define CAN_F6R1_FB29_Pos (29U)
- #define CAN_F6R1_FB29_Msk (0x1UL << CAN_F6R1_FB29_Pos)
- #define CAN_F6R1_FB29 CAN_F6R1_FB29_Msk
- #define CAN_F6R1_FB30_Pos (30U)
- #define CAN_F6R1_FB30_Msk (0x1UL << CAN_F6R1_FB30_Pos)
- #define CAN_F6R1_FB30 CAN_F6R1_FB30_Msk
- #define CAN_F6R1_FB31_Pos (31U)
- #define CAN_F6R1_FB31_Msk (0x1UL << CAN_F6R1_FB31_Pos)
- #define CAN_F6R1_FB31 CAN_F6R1_FB31_Msk
- #define CAN_F7R1_FB0_Pos (0U)
- #define CAN_F7R1_FB0_Msk (0x1UL << CAN_F7R1_FB0_Pos)
- #define CAN_F7R1_FB0 CAN_F7R1_FB0_Msk
- #define CAN_F7R1_FB1_Pos (1U)
- #define CAN_F7R1_FB1_Msk (0x1UL << CAN_F7R1_FB1_Pos)
- #define CAN_F7R1_FB1 CAN_F7R1_FB1_Msk
- #define CAN_F7R1_FB2_Pos (2U)
- #define CAN_F7R1_FB2_Msk (0x1UL << CAN_F7R1_FB2_Pos)
- #define CAN_F7R1_FB2 CAN_F7R1_FB2_Msk
- #define CAN_F7R1_FB3_Pos (3U)
- #define CAN_F7R1_FB3_Msk (0x1UL << CAN_F7R1_FB3_Pos)
- #define CAN_F7R1_FB3 CAN_F7R1_FB3_Msk
- #define CAN_F7R1_FB4_Pos (4U)
- #define CAN_F7R1_FB4_Msk (0x1UL << CAN_F7R1_FB4_Pos)
- #define CAN_F7R1_FB4 CAN_F7R1_FB4_Msk
- #define CAN_F7R1_FB5_Pos (5U)
- #define CAN_F7R1_FB5_Msk (0x1UL << CAN_F7R1_FB5_Pos)
- #define CAN_F7R1_FB5 CAN_F7R1_FB5_Msk
- #define CAN_F7R1_FB6_Pos (6U)
- #define CAN_F7R1_FB6_Msk (0x1UL << CAN_F7R1_FB6_Pos)
- #define CAN_F7R1_FB6 CAN_F7R1_FB6_Msk
- #define CAN_F7R1_FB7_Pos (7U)
- #define CAN_F7R1_FB7_Msk (0x1UL << CAN_F7R1_FB7_Pos)
- #define CAN_F7R1_FB7 CAN_F7R1_FB7_Msk
- #define CAN_F7R1_FB8_Pos (8U)
- #define CAN_F7R1_FB8_Msk (0x1UL << CAN_F7R1_FB8_Pos)
- #define CAN_F7R1_FB8 CAN_F7R1_FB8_Msk
- #define CAN_F7R1_FB9_Pos (9U)
- #define CAN_F7R1_FB9_Msk (0x1UL << CAN_F7R1_FB9_Pos)
- #define CAN_F7R1_FB9 CAN_F7R1_FB9_Msk
- #define CAN_F7R1_FB10_Pos (10U)
- #define CAN_F7R1_FB10_Msk (0x1UL << CAN_F7R1_FB10_Pos)
- #define CAN_F7R1_FB10 CAN_F7R1_FB10_Msk
- #define CAN_F7R1_FB11_Pos (11U)
- #define CAN_F7R1_FB11_Msk (0x1UL << CAN_F7R1_FB11_Pos)
- #define CAN_F7R1_FB11 CAN_F7R1_FB11_Msk
- #define CAN_F7R1_FB12_Pos (12U)
- #define CAN_F7R1_FB12_Msk (0x1UL << CAN_F7R1_FB12_Pos)
- #define CAN_F7R1_FB12 CAN_F7R1_FB12_Msk
- #define CAN_F7R1_FB13_Pos (13U)
- #define CAN_F7R1_FB13_Msk (0x1UL << CAN_F7R1_FB13_Pos)
- #define CAN_F7R1_FB13 CAN_F7R1_FB13_Msk
- #define CAN_F7R1_FB14_Pos (14U)
- #define CAN_F7R1_FB14_Msk (0x1UL << CAN_F7R1_FB14_Pos)
- #define CAN_F7R1_FB14 CAN_F7R1_FB14_Msk
- #define CAN_F7R1_FB15_Pos (15U)
- #define CAN_F7R1_FB15_Msk (0x1UL << CAN_F7R1_FB15_Pos)
- #define CAN_F7R1_FB15 CAN_F7R1_FB15_Msk
- #define CAN_F7R1_FB16_Pos (16U)
- #define CAN_F7R1_FB16_Msk (0x1UL << CAN_F7R1_FB16_Pos)
- #define CAN_F7R1_FB16 CAN_F7R1_FB16_Msk
- #define CAN_F7R1_FB17_Pos (17U)
- #define CAN_F7R1_FB17_Msk (0x1UL << CAN_F7R1_FB17_Pos)
- #define CAN_F7R1_FB17 CAN_F7R1_FB17_Msk
- #define CAN_F7R1_FB18_Pos (18U)
- #define CAN_F7R1_FB18_Msk (0x1UL << CAN_F7R1_FB18_Pos)
- #define CAN_F7R1_FB18 CAN_F7R1_FB18_Msk
- #define CAN_F7R1_FB19_Pos (19U)
- #define CAN_F7R1_FB19_Msk (0x1UL << CAN_F7R1_FB19_Pos)
- #define CAN_F7R1_FB19 CAN_F7R1_FB19_Msk
- #define CAN_F7R1_FB20_Pos (20U)
- #define CAN_F7R1_FB20_Msk (0x1UL << CAN_F7R1_FB20_Pos)
- #define CAN_F7R1_FB20 CAN_F7R1_FB20_Msk
- #define CAN_F7R1_FB21_Pos (21U)
- #define CAN_F7R1_FB21_Msk (0x1UL << CAN_F7R1_FB21_Pos)
- #define CAN_F7R1_FB21 CAN_F7R1_FB21_Msk
- #define CAN_F7R1_FB22_Pos (22U)
- #define CAN_F7R1_FB22_Msk (0x1UL << CAN_F7R1_FB22_Pos)
- #define CAN_F7R1_FB22 CAN_F7R1_FB22_Msk
- #define CAN_F7R1_FB23_Pos (23U)
- #define CAN_F7R1_FB23_Msk (0x1UL << CAN_F7R1_FB23_Pos)
- #define CAN_F7R1_FB23 CAN_F7R1_FB23_Msk
- #define CAN_F7R1_FB24_Pos (24U)
- #define CAN_F7R1_FB24_Msk (0x1UL << CAN_F7R1_FB24_Pos)
- #define CAN_F7R1_FB24 CAN_F7R1_FB24_Msk
- #define CAN_F7R1_FB25_Pos (25U)
- #define CAN_F7R1_FB25_Msk (0x1UL << CAN_F7R1_FB25_Pos)
- #define CAN_F7R1_FB25 CAN_F7R1_FB25_Msk
- #define CAN_F7R1_FB26_Pos (26U)
- #define CAN_F7R1_FB26_Msk (0x1UL << CAN_F7R1_FB26_Pos)
- #define CAN_F7R1_FB26 CAN_F7R1_FB26_Msk
- #define CAN_F7R1_FB27_Pos (27U)
- #define CAN_F7R1_FB27_Msk (0x1UL << CAN_F7R1_FB27_Pos)
- #define CAN_F7R1_FB27 CAN_F7R1_FB27_Msk
- #define CAN_F7R1_FB28_Pos (28U)
- #define CAN_F7R1_FB28_Msk (0x1UL << CAN_F7R1_FB28_Pos)
- #define CAN_F7R1_FB28 CAN_F7R1_FB28_Msk
- #define CAN_F7R1_FB29_Pos (29U)
- #define CAN_F7R1_FB29_Msk (0x1UL << CAN_F7R1_FB29_Pos)
- #define CAN_F7R1_FB29 CAN_F7R1_FB29_Msk
- #define CAN_F7R1_FB30_Pos (30U)
- #define CAN_F7R1_FB30_Msk (0x1UL << CAN_F7R1_FB30_Pos)
- #define CAN_F7R1_FB30 CAN_F7R1_FB30_Msk
- #define CAN_F7R1_FB31_Pos (31U)
- #define CAN_F7R1_FB31_Msk (0x1UL << CAN_F7R1_FB31_Pos)
- #define CAN_F7R1_FB31 CAN_F7R1_FB31_Msk
- #define CAN_F8R1_FB0_Pos (0U)
- #define CAN_F8R1_FB0_Msk (0x1UL << CAN_F8R1_FB0_Pos)
- #define CAN_F8R1_FB0 CAN_F8R1_FB0_Msk
- #define CAN_F8R1_FB1_Pos (1U)
- #define CAN_F8R1_FB1_Msk (0x1UL << CAN_F8R1_FB1_Pos)
- #define CAN_F8R1_FB1 CAN_F8R1_FB1_Msk
- #define CAN_F8R1_FB2_Pos (2U)
- #define CAN_F8R1_FB2_Msk (0x1UL << CAN_F8R1_FB2_Pos)
- #define CAN_F8R1_FB2 CAN_F8R1_FB2_Msk
- #define CAN_F8R1_FB3_Pos (3U)
- #define CAN_F8R1_FB3_Msk (0x1UL << CAN_F8R1_FB3_Pos)
- #define CAN_F8R1_FB3 CAN_F8R1_FB3_Msk
- #define CAN_F8R1_FB4_Pos (4U)
- #define CAN_F8R1_FB4_Msk (0x1UL << CAN_F8R1_FB4_Pos)
- #define CAN_F8R1_FB4 CAN_F8R1_FB4_Msk
- #define CAN_F8R1_FB5_Pos (5U)
- #define CAN_F8R1_FB5_Msk (0x1UL << CAN_F8R1_FB5_Pos)
- #define CAN_F8R1_FB5 CAN_F8R1_FB5_Msk
- #define CAN_F8R1_FB6_Pos (6U)
- #define CAN_F8R1_FB6_Msk (0x1UL << CAN_F8R1_FB6_Pos)
- #define CAN_F8R1_FB6 CAN_F8R1_FB6_Msk
- #define CAN_F8R1_FB7_Pos (7U)
- #define CAN_F8R1_FB7_Msk (0x1UL << CAN_F8R1_FB7_Pos)
- #define CAN_F8R1_FB7 CAN_F8R1_FB7_Msk
- #define CAN_F8R1_FB8_Pos (8U)
- #define CAN_F8R1_FB8_Msk (0x1UL << CAN_F8R1_FB8_Pos)
- #define CAN_F8R1_FB8 CAN_F8R1_FB8_Msk
- #define CAN_F8R1_FB9_Pos (9U)
- #define CAN_F8R1_FB9_Msk (0x1UL << CAN_F8R1_FB9_Pos)
- #define CAN_F8R1_FB9 CAN_F8R1_FB9_Msk
- #define CAN_F8R1_FB10_Pos (10U)
- #define CAN_F8R1_FB10_Msk (0x1UL << CAN_F8R1_FB10_Pos)
- #define CAN_F8R1_FB10 CAN_F8R1_FB10_Msk
- #define CAN_F8R1_FB11_Pos (11U)
- #define CAN_F8R1_FB11_Msk (0x1UL << CAN_F8R1_FB11_Pos)
- #define CAN_F8R1_FB11 CAN_F8R1_FB11_Msk
- #define CAN_F8R1_FB12_Pos (12U)
- #define CAN_F8R1_FB12_Msk (0x1UL << CAN_F8R1_FB12_Pos)
- #define CAN_F8R1_FB12 CAN_F8R1_FB12_Msk
- #define CAN_F8R1_FB13_Pos (13U)
- #define CAN_F8R1_FB13_Msk (0x1UL << CAN_F8R1_FB13_Pos)
- #define CAN_F8R1_FB13 CAN_F8R1_FB13_Msk
- #define CAN_F8R1_FB14_Pos (14U)
- #define CAN_F8R1_FB14_Msk (0x1UL << CAN_F8R1_FB14_Pos)
- #define CAN_F8R1_FB14 CAN_F8R1_FB14_Msk
- #define CAN_F8R1_FB15_Pos (15U)
- #define CAN_F8R1_FB15_Msk (0x1UL << CAN_F8R1_FB15_Pos)
- #define CAN_F8R1_FB15 CAN_F8R1_FB15_Msk
- #define CAN_F8R1_FB16_Pos (16U)
- #define CAN_F8R1_FB16_Msk (0x1UL << CAN_F8R1_FB16_Pos)
- #define CAN_F8R1_FB16 CAN_F8R1_FB16_Msk
- #define CAN_F8R1_FB17_Pos (17U)
- #define CAN_F8R1_FB17_Msk (0x1UL << CAN_F8R1_FB17_Pos)
- #define CAN_F8R1_FB17 CAN_F8R1_FB17_Msk
- #define CAN_F8R1_FB18_Pos (18U)
- #define CAN_F8R1_FB18_Msk (0x1UL << CAN_F8R1_FB18_Pos)
- #define CAN_F8R1_FB18 CAN_F8R1_FB18_Msk
- #define CAN_F8R1_FB19_Pos (19U)
- #define CAN_F8R1_FB19_Msk (0x1UL << CAN_F8R1_FB19_Pos)
- #define CAN_F8R1_FB19 CAN_F8R1_FB19_Msk
- #define CAN_F8R1_FB20_Pos (20U)
- #define CAN_F8R1_FB20_Msk (0x1UL << CAN_F8R1_FB20_Pos)
- #define CAN_F8R1_FB20 CAN_F8R1_FB20_Msk
- #define CAN_F8R1_FB21_Pos (21U)
- #define CAN_F8R1_FB21_Msk (0x1UL << CAN_F8R1_FB21_Pos)
- #define CAN_F8R1_FB21 CAN_F8R1_FB21_Msk
- #define CAN_F8R1_FB22_Pos (22U)
- #define CAN_F8R1_FB22_Msk (0x1UL << CAN_F8R1_FB22_Pos)
- #define CAN_F8R1_FB22 CAN_F8R1_FB22_Msk
- #define CAN_F8R1_FB23_Pos (23U)
- #define CAN_F8R1_FB23_Msk (0x1UL << CAN_F8R1_FB23_Pos)
- #define CAN_F8R1_FB23 CAN_F8R1_FB23_Msk
- #define CAN_F8R1_FB24_Pos (24U)
- #define CAN_F8R1_FB24_Msk (0x1UL << CAN_F8R1_FB24_Pos)
- #define CAN_F8R1_FB24 CAN_F8R1_FB24_Msk
- #define CAN_F8R1_FB25_Pos (25U)
- #define CAN_F8R1_FB25_Msk (0x1UL << CAN_F8R1_FB25_Pos)
- #define CAN_F8R1_FB25 CAN_F8R1_FB25_Msk
- #define CAN_F8R1_FB26_Pos (26U)
- #define CAN_F8R1_FB26_Msk (0x1UL << CAN_F8R1_FB26_Pos)
- #define CAN_F8R1_FB26 CAN_F8R1_FB26_Msk
- #define CAN_F8R1_FB27_Pos (27U)
- #define CAN_F8R1_FB27_Msk (0x1UL << CAN_F8R1_FB27_Pos)
- #define CAN_F8R1_FB27 CAN_F8R1_FB27_Msk
- #define CAN_F8R1_FB28_Pos (28U)
- #define CAN_F8R1_FB28_Msk (0x1UL << CAN_F8R1_FB28_Pos)
- #define CAN_F8R1_FB28 CAN_F8R1_FB28_Msk
- #define CAN_F8R1_FB29_Pos (29U)
- #define CAN_F8R1_FB29_Msk (0x1UL << CAN_F8R1_FB29_Pos)
- #define CAN_F8R1_FB29 CAN_F8R1_FB29_Msk
- #define CAN_F8R1_FB30_Pos (30U)
- #define CAN_F8R1_FB30_Msk (0x1UL << CAN_F8R1_FB30_Pos)
- #define CAN_F8R1_FB30 CAN_F8R1_FB30_Msk
- #define CAN_F8R1_FB31_Pos (31U)
- #define CAN_F8R1_FB31_Msk (0x1UL << CAN_F8R1_FB31_Pos)
- #define CAN_F8R1_FB31 CAN_F8R1_FB31_Msk
- #define CAN_F9R1_FB0_Pos (0U)
- #define CAN_F9R1_FB0_Msk (0x1UL << CAN_F9R1_FB0_Pos)
- #define CAN_F9R1_FB0 CAN_F9R1_FB0_Msk
- #define CAN_F9R1_FB1_Pos (1U)
- #define CAN_F9R1_FB1_Msk (0x1UL << CAN_F9R1_FB1_Pos)
- #define CAN_F9R1_FB1 CAN_F9R1_FB1_Msk
- #define CAN_F9R1_FB2_Pos (2U)
- #define CAN_F9R1_FB2_Msk (0x1UL << CAN_F9R1_FB2_Pos)
- #define CAN_F9R1_FB2 CAN_F9R1_FB2_Msk
- #define CAN_F9R1_FB3_Pos (3U)
- #define CAN_F9R1_FB3_Msk (0x1UL << CAN_F9R1_FB3_Pos)
- #define CAN_F9R1_FB3 CAN_F9R1_FB3_Msk
- #define CAN_F9R1_FB4_Pos (4U)
- #define CAN_F9R1_FB4_Msk (0x1UL << CAN_F9R1_FB4_Pos)
- #define CAN_F9R1_FB4 CAN_F9R1_FB4_Msk
- #define CAN_F9R1_FB5_Pos (5U)
- #define CAN_F9R1_FB5_Msk (0x1UL << CAN_F9R1_FB5_Pos)
- #define CAN_F9R1_FB5 CAN_F9R1_FB5_Msk
- #define CAN_F9R1_FB6_Pos (6U)
- #define CAN_F9R1_FB6_Msk (0x1UL << CAN_F9R1_FB6_Pos)
- #define CAN_F9R1_FB6 CAN_F9R1_FB6_Msk
- #define CAN_F9R1_FB7_Pos (7U)
- #define CAN_F9R1_FB7_Msk (0x1UL << CAN_F9R1_FB7_Pos)
- #define CAN_F9R1_FB7 CAN_F9R1_FB7_Msk
- #define CAN_F9R1_FB8_Pos (8U)
- #define CAN_F9R1_FB8_Msk (0x1UL << CAN_F9R1_FB8_Pos)
- #define CAN_F9R1_FB8 CAN_F9R1_FB8_Msk
- #define CAN_F9R1_FB9_Pos (9U)
- #define CAN_F9R1_FB9_Msk (0x1UL << CAN_F9R1_FB9_Pos)
- #define CAN_F9R1_FB9 CAN_F9R1_FB9_Msk
- #define CAN_F9R1_FB10_Pos (10U)
- #define CAN_F9R1_FB10_Msk (0x1UL << CAN_F9R1_FB10_Pos)
- #define CAN_F9R1_FB10 CAN_F9R1_FB10_Msk
- #define CAN_F9R1_FB11_Pos (11U)
- #define CAN_F9R1_FB11_Msk (0x1UL << CAN_F9R1_FB11_Pos)
- #define CAN_F9R1_FB11 CAN_F9R1_FB11_Msk
- #define CAN_F9R1_FB12_Pos (12U)
- #define CAN_F9R1_FB12_Msk (0x1UL << CAN_F9R1_FB12_Pos)
- #define CAN_F9R1_FB12 CAN_F9R1_FB12_Msk
- #define CAN_F9R1_FB13_Pos (13U)
- #define CAN_F9R1_FB13_Msk (0x1UL << CAN_F9R1_FB13_Pos)
- #define CAN_F9R1_FB13 CAN_F9R1_FB13_Msk
- #define CAN_F9R1_FB14_Pos (14U)
- #define CAN_F9R1_FB14_Msk (0x1UL << CAN_F9R1_FB14_Pos)
- #define CAN_F9R1_FB14 CAN_F9R1_FB14_Msk
- #define CAN_F9R1_FB15_Pos (15U)
- #define CAN_F9R1_FB15_Msk (0x1UL << CAN_F9R1_FB15_Pos)
- #define CAN_F9R1_FB15 CAN_F9R1_FB15_Msk
- #define CAN_F9R1_FB16_Pos (16U)
- #define CAN_F9R1_FB16_Msk (0x1UL << CAN_F9R1_FB16_Pos)
- #define CAN_F9R1_FB16 CAN_F9R1_FB16_Msk
- #define CAN_F9R1_FB17_Pos (17U)
- #define CAN_F9R1_FB17_Msk (0x1UL << CAN_F9R1_FB17_Pos)
- #define CAN_F9R1_FB17 CAN_F9R1_FB17_Msk
- #define CAN_F9R1_FB18_Pos (18U)
- #define CAN_F9R1_FB18_Msk (0x1UL << CAN_F9R1_FB18_Pos)
- #define CAN_F9R1_FB18 CAN_F9R1_FB18_Msk
- #define CAN_F9R1_FB19_Pos (19U)
- #define CAN_F9R1_FB19_Msk (0x1UL << CAN_F9R1_FB19_Pos)
- #define CAN_F9R1_FB19 CAN_F9R1_FB19_Msk
- #define CAN_F9R1_FB20_Pos (20U)
- #define CAN_F9R1_FB20_Msk (0x1UL << CAN_F9R1_FB20_Pos)
- #define CAN_F9R1_FB20 CAN_F9R1_FB20_Msk
- #define CAN_F9R1_FB21_Pos (21U)
- #define CAN_F9R1_FB21_Msk (0x1UL << CAN_F9R1_FB21_Pos)
- #define CAN_F9R1_FB21 CAN_F9R1_FB21_Msk
- #define CAN_F9R1_FB22_Pos (22U)
- #define CAN_F9R1_FB22_Msk (0x1UL << CAN_F9R1_FB22_Pos)
- #define CAN_F9R1_FB22 CAN_F9R1_FB22_Msk
- #define CAN_F9R1_FB23_Pos (23U)
- #define CAN_F9R1_FB23_Msk (0x1UL << CAN_F9R1_FB23_Pos)
- #define CAN_F9R1_FB23 CAN_F9R1_FB23_Msk
- #define CAN_F9R1_FB24_Pos (24U)
- #define CAN_F9R1_FB24_Msk (0x1UL << CAN_F9R1_FB24_Pos)
- #define CAN_F9R1_FB24 CAN_F9R1_FB24_Msk
- #define CAN_F9R1_FB25_Pos (25U)
- #define CAN_F9R1_FB25_Msk (0x1UL << CAN_F9R1_FB25_Pos)
- #define CAN_F9R1_FB25 CAN_F9R1_FB25_Msk
- #define CAN_F9R1_FB26_Pos (26U)
- #define CAN_F9R1_FB26_Msk (0x1UL << CAN_F9R1_FB26_Pos)
- #define CAN_F9R1_FB26 CAN_F9R1_FB26_Msk
- #define CAN_F9R1_FB27_Pos (27U)
- #define CAN_F9R1_FB27_Msk (0x1UL << CAN_F9R1_FB27_Pos)
- #define CAN_F9R1_FB27 CAN_F9R1_FB27_Msk
- #define CAN_F9R1_FB28_Pos (28U)
- #define CAN_F9R1_FB28_Msk (0x1UL << CAN_F9R1_FB28_Pos)
- #define CAN_F9R1_FB28 CAN_F9R1_FB28_Msk
- #define CAN_F9R1_FB29_Pos (29U)
- #define CAN_F9R1_FB29_Msk (0x1UL << CAN_F9R1_FB29_Pos)
- #define CAN_F9R1_FB29 CAN_F9R1_FB29_Msk
- #define CAN_F9R1_FB30_Pos (30U)
- #define CAN_F9R1_FB30_Msk (0x1UL << CAN_F9R1_FB30_Pos)
- #define CAN_F9R1_FB30 CAN_F9R1_FB30_Msk
- #define CAN_F9R1_FB31_Pos (31U)
- #define CAN_F9R1_FB31_Msk (0x1UL << CAN_F9R1_FB31_Pos)
- #define CAN_F9R1_FB31 CAN_F9R1_FB31_Msk
- #define CAN_F10R1_FB0_Pos (0U)
- #define CAN_F10R1_FB0_Msk (0x1UL << CAN_F10R1_FB0_Pos)
- #define CAN_F10R1_FB0 CAN_F10R1_FB0_Msk
- #define CAN_F10R1_FB1_Pos (1U)
- #define CAN_F10R1_FB1_Msk (0x1UL << CAN_F10R1_FB1_Pos)
- #define CAN_F10R1_FB1 CAN_F10R1_FB1_Msk
- #define CAN_F10R1_FB2_Pos (2U)
- #define CAN_F10R1_FB2_Msk (0x1UL << CAN_F10R1_FB2_Pos)
- #define CAN_F10R1_FB2 CAN_F10R1_FB2_Msk
- #define CAN_F10R1_FB3_Pos (3U)
- #define CAN_F10R1_FB3_Msk (0x1UL << CAN_F10R1_FB3_Pos)
- #define CAN_F10R1_FB3 CAN_F10R1_FB3_Msk
- #define CAN_F10R1_FB4_Pos (4U)
- #define CAN_F10R1_FB4_Msk (0x1UL << CAN_F10R1_FB4_Pos)
- #define CAN_F10R1_FB4 CAN_F10R1_FB4_Msk
- #define CAN_F10R1_FB5_Pos (5U)
- #define CAN_F10R1_FB5_Msk (0x1UL << CAN_F10R1_FB5_Pos)
- #define CAN_F10R1_FB5 CAN_F10R1_FB5_Msk
- #define CAN_F10R1_FB6_Pos (6U)
- #define CAN_F10R1_FB6_Msk (0x1UL << CAN_F10R1_FB6_Pos)
- #define CAN_F10R1_FB6 CAN_F10R1_FB6_Msk
- #define CAN_F10R1_FB7_Pos (7U)
- #define CAN_F10R1_FB7_Msk (0x1UL << CAN_F10R1_FB7_Pos)
- #define CAN_F10R1_FB7 CAN_F10R1_FB7_Msk
- #define CAN_F10R1_FB8_Pos (8U)
- #define CAN_F10R1_FB8_Msk (0x1UL << CAN_F10R1_FB8_Pos)
- #define CAN_F10R1_FB8 CAN_F10R1_FB8_Msk
- #define CAN_F10R1_FB9_Pos (9U)
- #define CAN_F10R1_FB9_Msk (0x1UL << CAN_F10R1_FB9_Pos)
- #define CAN_F10R1_FB9 CAN_F10R1_FB9_Msk
- #define CAN_F10R1_FB10_Pos (10U)
- #define CAN_F10R1_FB10_Msk (0x1UL << CAN_F10R1_FB10_Pos)
- #define CAN_F10R1_FB10 CAN_F10R1_FB10_Msk
- #define CAN_F10R1_FB11_Pos (11U)
- #define CAN_F10R1_FB11_Msk (0x1UL << CAN_F10R1_FB11_Pos)
- #define CAN_F10R1_FB11 CAN_F10R1_FB11_Msk
- #define CAN_F10R1_FB12_Pos (12U)
- #define CAN_F10R1_FB12_Msk (0x1UL << CAN_F10R1_FB12_Pos)
- #define CAN_F10R1_FB12 CAN_F10R1_FB12_Msk
- #define CAN_F10R1_FB13_Pos (13U)
- #define CAN_F10R1_FB13_Msk (0x1UL << CAN_F10R1_FB13_Pos)
- #define CAN_F10R1_FB13 CAN_F10R1_FB13_Msk
- #define CAN_F10R1_FB14_Pos (14U)
- #define CAN_F10R1_FB14_Msk (0x1UL << CAN_F10R1_FB14_Pos)
- #define CAN_F10R1_FB14 CAN_F10R1_FB14_Msk
- #define CAN_F10R1_FB15_Pos (15U)
- #define CAN_F10R1_FB15_Msk (0x1UL << CAN_F10R1_FB15_Pos)
- #define CAN_F10R1_FB15 CAN_F10R1_FB15_Msk
- #define CAN_F10R1_FB16_Pos (16U)
- #define CAN_F10R1_FB16_Msk (0x1UL << CAN_F10R1_FB16_Pos)
- #define CAN_F10R1_FB16 CAN_F10R1_FB16_Msk
- #define CAN_F10R1_FB17_Pos (17U)
- #define CAN_F10R1_FB17_Msk (0x1UL << CAN_F10R1_FB17_Pos)
- #define CAN_F10R1_FB17 CAN_F10R1_FB17_Msk
- #define CAN_F10R1_FB18_Pos (18U)
- #define CAN_F10R1_FB18_Msk (0x1UL << CAN_F10R1_FB18_Pos)
- #define CAN_F10R1_FB18 CAN_F10R1_FB18_Msk
- #define CAN_F10R1_FB19_Pos (19U)
- #define CAN_F10R1_FB19_Msk (0x1UL << CAN_F10R1_FB19_Pos)
- #define CAN_F10R1_FB19 CAN_F10R1_FB19_Msk
- #define CAN_F10R1_FB20_Pos (20U)
- #define CAN_F10R1_FB20_Msk (0x1UL << CAN_F10R1_FB20_Pos)
- #define CAN_F10R1_FB20 CAN_F10R1_FB20_Msk
- #define CAN_F10R1_FB21_Pos (21U)
- #define CAN_F10R1_FB21_Msk (0x1UL << CAN_F10R1_FB21_Pos)
- #define CAN_F10R1_FB21 CAN_F10R1_FB21_Msk
- #define CAN_F10R1_FB22_Pos (22U)
- #define CAN_F10R1_FB22_Msk (0x1UL << CAN_F10R1_FB22_Pos)
- #define CAN_F10R1_FB22 CAN_F10R1_FB22_Msk
- #define CAN_F10R1_FB23_Pos (23U)
- #define CAN_F10R1_FB23_Msk (0x1UL << CAN_F10R1_FB23_Pos)
- #define CAN_F10R1_FB23 CAN_F10R1_FB23_Msk
- #define CAN_F10R1_FB24_Pos (24U)
- #define CAN_F10R1_FB24_Msk (0x1UL << CAN_F10R1_FB24_Pos)
- #define CAN_F10R1_FB24 CAN_F10R1_FB24_Msk
- #define CAN_F10R1_FB25_Pos (25U)
- #define CAN_F10R1_FB25_Msk (0x1UL << CAN_F10R1_FB25_Pos)
- #define CAN_F10R1_FB25 CAN_F10R1_FB25_Msk
- #define CAN_F10R1_FB26_Pos (26U)
- #define CAN_F10R1_FB26_Msk (0x1UL << CAN_F10R1_FB26_Pos)
- #define CAN_F10R1_FB26 CAN_F10R1_FB26_Msk
- #define CAN_F10R1_FB27_Pos (27U)
- #define CAN_F10R1_FB27_Msk (0x1UL << CAN_F10R1_FB27_Pos)
- #define CAN_F10R1_FB27 CAN_F10R1_FB27_Msk
- #define CAN_F10R1_FB28_Pos (28U)
- #define CAN_F10R1_FB28_Msk (0x1UL << CAN_F10R1_FB28_Pos)
- #define CAN_F10R1_FB28 CAN_F10R1_FB28_Msk
- #define CAN_F10R1_FB29_Pos (29U)
- #define CAN_F10R1_FB29_Msk (0x1UL << CAN_F10R1_FB29_Pos)
- #define CAN_F10R1_FB29 CAN_F10R1_FB29_Msk
- #define CAN_F10R1_FB30_Pos (30U)
- #define CAN_F10R1_FB30_Msk (0x1UL << CAN_F10R1_FB30_Pos)
- #define CAN_F10R1_FB30 CAN_F10R1_FB30_Msk
- #define CAN_F10R1_FB31_Pos (31U)
- #define CAN_F10R1_FB31_Msk (0x1UL << CAN_F10R1_FB31_Pos)
- #define CAN_F10R1_FB31 CAN_F10R1_FB31_Msk
- #define CAN_F11R1_FB0_Pos (0U)
- #define CAN_F11R1_FB0_Msk (0x1UL << CAN_F11R1_FB0_Pos)
- #define CAN_F11R1_FB0 CAN_F11R1_FB0_Msk
- #define CAN_F11R1_FB1_Pos (1U)
- #define CAN_F11R1_FB1_Msk (0x1UL << CAN_F11R1_FB1_Pos)
- #define CAN_F11R1_FB1 CAN_F11R1_FB1_Msk
- #define CAN_F11R1_FB2_Pos (2U)
- #define CAN_F11R1_FB2_Msk (0x1UL << CAN_F11R1_FB2_Pos)
- #define CAN_F11R1_FB2 CAN_F11R1_FB2_Msk
- #define CAN_F11R1_FB3_Pos (3U)
- #define CAN_F11R1_FB3_Msk (0x1UL << CAN_F11R1_FB3_Pos)
- #define CAN_F11R1_FB3 CAN_F11R1_FB3_Msk
- #define CAN_F11R1_FB4_Pos (4U)
- #define CAN_F11R1_FB4_Msk (0x1UL << CAN_F11R1_FB4_Pos)
- #define CAN_F11R1_FB4 CAN_F11R1_FB4_Msk
- #define CAN_F11R1_FB5_Pos (5U)
- #define CAN_F11R1_FB5_Msk (0x1UL << CAN_F11R1_FB5_Pos)
- #define CAN_F11R1_FB5 CAN_F11R1_FB5_Msk
- #define CAN_F11R1_FB6_Pos (6U)
- #define CAN_F11R1_FB6_Msk (0x1UL << CAN_F11R1_FB6_Pos)
- #define CAN_F11R1_FB6 CAN_F11R1_FB6_Msk
- #define CAN_F11R1_FB7_Pos (7U)
- #define CAN_F11R1_FB7_Msk (0x1UL << CAN_F11R1_FB7_Pos)
- #define CAN_F11R1_FB7 CAN_F11R1_FB7_Msk
- #define CAN_F11R1_FB8_Pos (8U)
- #define CAN_F11R1_FB8_Msk (0x1UL << CAN_F11R1_FB8_Pos)
- #define CAN_F11R1_FB8 CAN_F11R1_FB8_Msk
- #define CAN_F11R1_FB9_Pos (9U)
- #define CAN_F11R1_FB9_Msk (0x1UL << CAN_F11R1_FB9_Pos)
- #define CAN_F11R1_FB9 CAN_F11R1_FB9_Msk
- #define CAN_F11R1_FB10_Pos (10U)
- #define CAN_F11R1_FB10_Msk (0x1UL << CAN_F11R1_FB10_Pos)
- #define CAN_F11R1_FB10 CAN_F11R1_FB10_Msk
- #define CAN_F11R1_FB11_Pos (11U)
- #define CAN_F11R1_FB11_Msk (0x1UL << CAN_F11R1_FB11_Pos)
- #define CAN_F11R1_FB11 CAN_F11R1_FB11_Msk
- #define CAN_F11R1_FB12_Pos (12U)
- #define CAN_F11R1_FB12_Msk (0x1UL << CAN_F11R1_FB12_Pos)
- #define CAN_F11R1_FB12 CAN_F11R1_FB12_Msk
- #define CAN_F11R1_FB13_Pos (13U)
- #define CAN_F11R1_FB13_Msk (0x1UL << CAN_F11R1_FB13_Pos)
- #define CAN_F11R1_FB13 CAN_F11R1_FB13_Msk
- #define CAN_F11R1_FB14_Pos (14U)
- #define CAN_F11R1_FB14_Msk (0x1UL << CAN_F11R1_FB14_Pos)
- #define CAN_F11R1_FB14 CAN_F11R1_FB14_Msk
- #define CAN_F11R1_FB15_Pos (15U)
- #define CAN_F11R1_FB15_Msk (0x1UL << CAN_F11R1_FB15_Pos)
- #define CAN_F11R1_FB15 CAN_F11R1_FB15_Msk
- #define CAN_F11R1_FB16_Pos (16U)
- #define CAN_F11R1_FB16_Msk (0x1UL << CAN_F11R1_FB16_Pos)
- #define CAN_F11R1_FB16 CAN_F11R1_FB16_Msk
- #define CAN_F11R1_FB17_Pos (17U)
- #define CAN_F11R1_FB17_Msk (0x1UL << CAN_F11R1_FB17_Pos)
- #define CAN_F11R1_FB17 CAN_F11R1_FB17_Msk
- #define CAN_F11R1_FB18_Pos (18U)
- #define CAN_F11R1_FB18_Msk (0x1UL << CAN_F11R1_FB18_Pos)
- #define CAN_F11R1_FB18 CAN_F11R1_FB18_Msk
- #define CAN_F11R1_FB19_Pos (19U)
- #define CAN_F11R1_FB19_Msk (0x1UL << CAN_F11R1_FB19_Pos)
- #define CAN_F11R1_FB19 CAN_F11R1_FB19_Msk
- #define CAN_F11R1_FB20_Pos (20U)
- #define CAN_F11R1_FB20_Msk (0x1UL << CAN_F11R1_FB20_Pos)
- #define CAN_F11R1_FB20 CAN_F11R1_FB20_Msk
- #define CAN_F11R1_FB21_Pos (21U)
- #define CAN_F11R1_FB21_Msk (0x1UL << CAN_F11R1_FB21_Pos)
- #define CAN_F11R1_FB21 CAN_F11R1_FB21_Msk
- #define CAN_F11R1_FB22_Pos (22U)
- #define CAN_F11R1_FB22_Msk (0x1UL << CAN_F11R1_FB22_Pos)
- #define CAN_F11R1_FB22 CAN_F11R1_FB22_Msk
- #define CAN_F11R1_FB23_Pos (23U)
- #define CAN_F11R1_FB23_Msk (0x1UL << CAN_F11R1_FB23_Pos)
- #define CAN_F11R1_FB23 CAN_F11R1_FB23_Msk
- #define CAN_F11R1_FB24_Pos (24U)
- #define CAN_F11R1_FB24_Msk (0x1UL << CAN_F11R1_FB24_Pos)
- #define CAN_F11R1_FB24 CAN_F11R1_FB24_Msk
- #define CAN_F11R1_FB25_Pos (25U)
- #define CAN_F11R1_FB25_Msk (0x1UL << CAN_F11R1_FB25_Pos)
- #define CAN_F11R1_FB25 CAN_F11R1_FB25_Msk
- #define CAN_F11R1_FB26_Pos (26U)
- #define CAN_F11R1_FB26_Msk (0x1UL << CAN_F11R1_FB26_Pos)
- #define CAN_F11R1_FB26 CAN_F11R1_FB26_Msk
- #define CAN_F11R1_FB27_Pos (27U)
- #define CAN_F11R1_FB27_Msk (0x1UL << CAN_F11R1_FB27_Pos)
- #define CAN_F11R1_FB27 CAN_F11R1_FB27_Msk
- #define CAN_F11R1_FB28_Pos (28U)
- #define CAN_F11R1_FB28_Msk (0x1UL << CAN_F11R1_FB28_Pos)
- #define CAN_F11R1_FB28 CAN_F11R1_FB28_Msk
- #define CAN_F11R1_FB29_Pos (29U)
- #define CAN_F11R1_FB29_Msk (0x1UL << CAN_F11R1_FB29_Pos)
- #define CAN_F11R1_FB29 CAN_F11R1_FB29_Msk
- #define CAN_F11R1_FB30_Pos (30U)
- #define CAN_F11R1_FB30_Msk (0x1UL << CAN_F11R1_FB30_Pos)
- #define CAN_F11R1_FB30 CAN_F11R1_FB30_Msk
- #define CAN_F11R1_FB31_Pos (31U)
- #define CAN_F11R1_FB31_Msk (0x1UL << CAN_F11R1_FB31_Pos)
- #define CAN_F11R1_FB31 CAN_F11R1_FB31_Msk
- #define CAN_F12R1_FB0_Pos (0U)
- #define CAN_F12R1_FB0_Msk (0x1UL << CAN_F12R1_FB0_Pos)
- #define CAN_F12R1_FB0 CAN_F12R1_FB0_Msk
- #define CAN_F12R1_FB1_Pos (1U)
- #define CAN_F12R1_FB1_Msk (0x1UL << CAN_F12R1_FB1_Pos)
- #define CAN_F12R1_FB1 CAN_F12R1_FB1_Msk
- #define CAN_F12R1_FB2_Pos (2U)
- #define CAN_F12R1_FB2_Msk (0x1UL << CAN_F12R1_FB2_Pos)
- #define CAN_F12R1_FB2 CAN_F12R1_FB2_Msk
- #define CAN_F12R1_FB3_Pos (3U)
- #define CAN_F12R1_FB3_Msk (0x1UL << CAN_F12R1_FB3_Pos)
- #define CAN_F12R1_FB3 CAN_F12R1_FB3_Msk
- #define CAN_F12R1_FB4_Pos (4U)
- #define CAN_F12R1_FB4_Msk (0x1UL << CAN_F12R1_FB4_Pos)
- #define CAN_F12R1_FB4 CAN_F12R1_FB4_Msk
- #define CAN_F12R1_FB5_Pos (5U)
- #define CAN_F12R1_FB5_Msk (0x1UL << CAN_F12R1_FB5_Pos)
- #define CAN_F12R1_FB5 CAN_F12R1_FB5_Msk
- #define CAN_F12R1_FB6_Pos (6U)
- #define CAN_F12R1_FB6_Msk (0x1UL << CAN_F12R1_FB6_Pos)
- #define CAN_F12R1_FB6 CAN_F12R1_FB6_Msk
- #define CAN_F12R1_FB7_Pos (7U)
- #define CAN_F12R1_FB7_Msk (0x1UL << CAN_F12R1_FB7_Pos)
- #define CAN_F12R1_FB7 CAN_F12R1_FB7_Msk
- #define CAN_F12R1_FB8_Pos (8U)
- #define CAN_F12R1_FB8_Msk (0x1UL << CAN_F12R1_FB8_Pos)
- #define CAN_F12R1_FB8 CAN_F12R1_FB8_Msk
- #define CAN_F12R1_FB9_Pos (9U)
- #define CAN_F12R1_FB9_Msk (0x1UL << CAN_F12R1_FB9_Pos)
- #define CAN_F12R1_FB9 CAN_F12R1_FB9_Msk
- #define CAN_F12R1_FB10_Pos (10U)
- #define CAN_F12R1_FB10_Msk (0x1UL << CAN_F12R1_FB10_Pos)
- #define CAN_F12R1_FB10 CAN_F12R1_FB10_Msk
- #define CAN_F12R1_FB11_Pos (11U)
- #define CAN_F12R1_FB11_Msk (0x1UL << CAN_F12R1_FB11_Pos)
- #define CAN_F12R1_FB11 CAN_F12R1_FB11_Msk
- #define CAN_F12R1_FB12_Pos (12U)
- #define CAN_F12R1_FB12_Msk (0x1UL << CAN_F12R1_FB12_Pos)
- #define CAN_F12R1_FB12 CAN_F12R1_FB12_Msk
- #define CAN_F12R1_FB13_Pos (13U)
- #define CAN_F12R1_FB13_Msk (0x1UL << CAN_F12R1_FB13_Pos)
- #define CAN_F12R1_FB13 CAN_F12R1_FB13_Msk
- #define CAN_F12R1_FB14_Pos (14U)
- #define CAN_F12R1_FB14_Msk (0x1UL << CAN_F12R1_FB14_Pos)
- #define CAN_F12R1_FB14 CAN_F12R1_FB14_Msk
- #define CAN_F12R1_FB15_Pos (15U)
- #define CAN_F12R1_FB15_Msk (0x1UL << CAN_F12R1_FB15_Pos)
- #define CAN_F12R1_FB15 CAN_F12R1_FB15_Msk
- #define CAN_F12R1_FB16_Pos (16U)
- #define CAN_F12R1_FB16_Msk (0x1UL << CAN_F12R1_FB16_Pos)
- #define CAN_F12R1_FB16 CAN_F12R1_FB16_Msk
- #define CAN_F12R1_FB17_Pos (17U)
- #define CAN_F12R1_FB17_Msk (0x1UL << CAN_F12R1_FB17_Pos)
- #define CAN_F12R1_FB17 CAN_F12R1_FB17_Msk
- #define CAN_F12R1_FB18_Pos (18U)
- #define CAN_F12R1_FB18_Msk (0x1UL << CAN_F12R1_FB18_Pos)
- #define CAN_F12R1_FB18 CAN_F12R1_FB18_Msk
- #define CAN_F12R1_FB19_Pos (19U)
- #define CAN_F12R1_FB19_Msk (0x1UL << CAN_F12R1_FB19_Pos)
- #define CAN_F12R1_FB19 CAN_F12R1_FB19_Msk
- #define CAN_F12R1_FB20_Pos (20U)
- #define CAN_F12R1_FB20_Msk (0x1UL << CAN_F12R1_FB20_Pos)
- #define CAN_F12R1_FB20 CAN_F12R1_FB20_Msk
- #define CAN_F12R1_FB21_Pos (21U)
- #define CAN_F12R1_FB21_Msk (0x1UL << CAN_F12R1_FB21_Pos)
- #define CAN_F12R1_FB21 CAN_F12R1_FB21_Msk
- #define CAN_F12R1_FB22_Pos (22U)
- #define CAN_F12R1_FB22_Msk (0x1UL << CAN_F12R1_FB22_Pos)
- #define CAN_F12R1_FB22 CAN_F12R1_FB22_Msk
- #define CAN_F12R1_FB23_Pos (23U)
- #define CAN_F12R1_FB23_Msk (0x1UL << CAN_F12R1_FB23_Pos)
- #define CAN_F12R1_FB23 CAN_F12R1_FB23_Msk
- #define CAN_F12R1_FB24_Pos (24U)
- #define CAN_F12R1_FB24_Msk (0x1UL << CAN_F12R1_FB24_Pos)
- #define CAN_F12R1_FB24 CAN_F12R1_FB24_Msk
- #define CAN_F12R1_FB25_Pos (25U)
- #define CAN_F12R1_FB25_Msk (0x1UL << CAN_F12R1_FB25_Pos)
- #define CAN_F12R1_FB25 CAN_F12R1_FB25_Msk
- #define CAN_F12R1_FB26_Pos (26U)
- #define CAN_F12R1_FB26_Msk (0x1UL << CAN_F12R1_FB26_Pos)
- #define CAN_F12R1_FB26 CAN_F12R1_FB26_Msk
- #define CAN_F12R1_FB27_Pos (27U)
- #define CAN_F12R1_FB27_Msk (0x1UL << CAN_F12R1_FB27_Pos)
- #define CAN_F12R1_FB27 CAN_F12R1_FB27_Msk
- #define CAN_F12R1_FB28_Pos (28U)
- #define CAN_F12R1_FB28_Msk (0x1UL << CAN_F12R1_FB28_Pos)
- #define CAN_F12R1_FB28 CAN_F12R1_FB28_Msk
- #define CAN_F12R1_FB29_Pos (29U)
- #define CAN_F12R1_FB29_Msk (0x1UL << CAN_F12R1_FB29_Pos)
- #define CAN_F12R1_FB29 CAN_F12R1_FB29_Msk
- #define CAN_F12R1_FB30_Pos (30U)
- #define CAN_F12R1_FB30_Msk (0x1UL << CAN_F12R1_FB30_Pos)
- #define CAN_F12R1_FB30 CAN_F12R1_FB30_Msk
- #define CAN_F12R1_FB31_Pos (31U)
- #define CAN_F12R1_FB31_Msk (0x1UL << CAN_F12R1_FB31_Pos)
- #define CAN_F12R1_FB31 CAN_F12R1_FB31_Msk
- #define CAN_F13R1_FB0_Pos (0U)
- #define CAN_F13R1_FB0_Msk (0x1UL << CAN_F13R1_FB0_Pos)
- #define CAN_F13R1_FB0 CAN_F13R1_FB0_Msk
- #define CAN_F13R1_FB1_Pos (1U)
- #define CAN_F13R1_FB1_Msk (0x1UL << CAN_F13R1_FB1_Pos)
- #define CAN_F13R1_FB1 CAN_F13R1_FB1_Msk
- #define CAN_F13R1_FB2_Pos (2U)
- #define CAN_F13R1_FB2_Msk (0x1UL << CAN_F13R1_FB2_Pos)
- #define CAN_F13R1_FB2 CAN_F13R1_FB2_Msk
- #define CAN_F13R1_FB3_Pos (3U)
- #define CAN_F13R1_FB3_Msk (0x1UL << CAN_F13R1_FB3_Pos)
- #define CAN_F13R1_FB3 CAN_F13R1_FB3_Msk
- #define CAN_F13R1_FB4_Pos (4U)
- #define CAN_F13R1_FB4_Msk (0x1UL << CAN_F13R1_FB4_Pos)
- #define CAN_F13R1_FB4 CAN_F13R1_FB4_Msk
- #define CAN_F13R1_FB5_Pos (5U)
- #define CAN_F13R1_FB5_Msk (0x1UL << CAN_F13R1_FB5_Pos)
- #define CAN_F13R1_FB5 CAN_F13R1_FB5_Msk
- #define CAN_F13R1_FB6_Pos (6U)
- #define CAN_F13R1_FB6_Msk (0x1UL << CAN_F13R1_FB6_Pos)
- #define CAN_F13R1_FB6 CAN_F13R1_FB6_Msk
- #define CAN_F13R1_FB7_Pos (7U)
- #define CAN_F13R1_FB7_Msk (0x1UL << CAN_F13R1_FB7_Pos)
- #define CAN_F13R1_FB7 CAN_F13R1_FB7_Msk
- #define CAN_F13R1_FB8_Pos (8U)
- #define CAN_F13R1_FB8_Msk (0x1UL << CAN_F13R1_FB8_Pos)
- #define CAN_F13R1_FB8 CAN_F13R1_FB8_Msk
- #define CAN_F13R1_FB9_Pos (9U)
- #define CAN_F13R1_FB9_Msk (0x1UL << CAN_F13R1_FB9_Pos)
- #define CAN_F13R1_FB9 CAN_F13R1_FB9_Msk
- #define CAN_F13R1_FB10_Pos (10U)
- #define CAN_F13R1_FB10_Msk (0x1UL << CAN_F13R1_FB10_Pos)
- #define CAN_F13R1_FB10 CAN_F13R1_FB10_Msk
- #define CAN_F13R1_FB11_Pos (11U)
- #define CAN_F13R1_FB11_Msk (0x1UL << CAN_F13R1_FB11_Pos)
- #define CAN_F13R1_FB11 CAN_F13R1_FB11_Msk
- #define CAN_F13R1_FB12_Pos (12U)
- #define CAN_F13R1_FB12_Msk (0x1UL << CAN_F13R1_FB12_Pos)
- #define CAN_F13R1_FB12 CAN_F13R1_FB12_Msk
- #define CAN_F13R1_FB13_Pos (13U)
- #define CAN_F13R1_FB13_Msk (0x1UL << CAN_F13R1_FB13_Pos)
- #define CAN_F13R1_FB13 CAN_F13R1_FB13_Msk
- #define CAN_F13R1_FB14_Pos (14U)
- #define CAN_F13R1_FB14_Msk (0x1UL << CAN_F13R1_FB14_Pos)
- #define CAN_F13R1_FB14 CAN_F13R1_FB14_Msk
- #define CAN_F13R1_FB15_Pos (15U)
- #define CAN_F13R1_FB15_Msk (0x1UL << CAN_F13R1_FB15_Pos)
- #define CAN_F13R1_FB15 CAN_F13R1_FB15_Msk
- #define CAN_F13R1_FB16_Pos (16U)
- #define CAN_F13R1_FB16_Msk (0x1UL << CAN_F13R1_FB16_Pos)
- #define CAN_F13R1_FB16 CAN_F13R1_FB16_Msk
- #define CAN_F13R1_FB17_Pos (17U)
- #define CAN_F13R1_FB17_Msk (0x1UL << CAN_F13R1_FB17_Pos)
- #define CAN_F13R1_FB17 CAN_F13R1_FB17_Msk
- #define CAN_F13R1_FB18_Pos (18U)
- #define CAN_F13R1_FB18_Msk (0x1UL << CAN_F13R1_FB18_Pos)
- #define CAN_F13R1_FB18 CAN_F13R1_FB18_Msk
- #define CAN_F13R1_FB19_Pos (19U)
- #define CAN_F13R1_FB19_Msk (0x1UL << CAN_F13R1_FB19_Pos)
- #define CAN_F13R1_FB19 CAN_F13R1_FB19_Msk
- #define CAN_F13R1_FB20_Pos (20U)
- #define CAN_F13R1_FB20_Msk (0x1UL << CAN_F13R1_FB20_Pos)
- #define CAN_F13R1_FB20 CAN_F13R1_FB20_Msk
- #define CAN_F13R1_FB21_Pos (21U)
- #define CAN_F13R1_FB21_Msk (0x1UL << CAN_F13R1_FB21_Pos)
- #define CAN_F13R1_FB21 CAN_F13R1_FB21_Msk
- #define CAN_F13R1_FB22_Pos (22U)
- #define CAN_F13R1_FB22_Msk (0x1UL << CAN_F13R1_FB22_Pos)
- #define CAN_F13R1_FB22 CAN_F13R1_FB22_Msk
- #define CAN_F13R1_FB23_Pos (23U)
- #define CAN_F13R1_FB23_Msk (0x1UL << CAN_F13R1_FB23_Pos)
- #define CAN_F13R1_FB23 CAN_F13R1_FB23_Msk
- #define CAN_F13R1_FB24_Pos (24U)
- #define CAN_F13R1_FB24_Msk (0x1UL << CAN_F13R1_FB24_Pos)
- #define CAN_F13R1_FB24 CAN_F13R1_FB24_Msk
- #define CAN_F13R1_FB25_Pos (25U)
- #define CAN_F13R1_FB25_Msk (0x1UL << CAN_F13R1_FB25_Pos)
- #define CAN_F13R1_FB25 CAN_F13R1_FB25_Msk
- #define CAN_F13R1_FB26_Pos (26U)
- #define CAN_F13R1_FB26_Msk (0x1UL << CAN_F13R1_FB26_Pos)
- #define CAN_F13R1_FB26 CAN_F13R1_FB26_Msk
- #define CAN_F13R1_FB27_Pos (27U)
- #define CAN_F13R1_FB27_Msk (0x1UL << CAN_F13R1_FB27_Pos)
- #define CAN_F13R1_FB27 CAN_F13R1_FB27_Msk
- #define CAN_F13R1_FB28_Pos (28U)
- #define CAN_F13R1_FB28_Msk (0x1UL << CAN_F13R1_FB28_Pos)
- #define CAN_F13R1_FB28 CAN_F13R1_FB28_Msk
- #define CAN_F13R1_FB29_Pos (29U)
- #define CAN_F13R1_FB29_Msk (0x1UL << CAN_F13R1_FB29_Pos)
- #define CAN_F13R1_FB29 CAN_F13R1_FB29_Msk
- #define CAN_F13R1_FB30_Pos (30U)
- #define CAN_F13R1_FB30_Msk (0x1UL << CAN_F13R1_FB30_Pos)
- #define CAN_F13R1_FB30 CAN_F13R1_FB30_Msk
- #define CAN_F13R1_FB31_Pos (31U)
- #define CAN_F13R1_FB31_Msk (0x1UL << CAN_F13R1_FB31_Pos)
- #define CAN_F13R1_FB31 CAN_F13R1_FB31_Msk
- #define CAN_F0R2_FB0_Pos (0U)
- #define CAN_F0R2_FB0_Msk (0x1UL << CAN_F0R2_FB0_Pos)
- #define CAN_F0R2_FB0 CAN_F0R2_FB0_Msk
- #define CAN_F0R2_FB1_Pos (1U)
- #define CAN_F0R2_FB1_Msk (0x1UL << CAN_F0R2_FB1_Pos)
- #define CAN_F0R2_FB1 CAN_F0R2_FB1_Msk
- #define CAN_F0R2_FB2_Pos (2U)
- #define CAN_F0R2_FB2_Msk (0x1UL << CAN_F0R2_FB2_Pos)
- #define CAN_F0R2_FB2 CAN_F0R2_FB2_Msk
- #define CAN_F0R2_FB3_Pos (3U)
- #define CAN_F0R2_FB3_Msk (0x1UL << CAN_F0R2_FB3_Pos)
- #define CAN_F0R2_FB3 CAN_F0R2_FB3_Msk
- #define CAN_F0R2_FB4_Pos (4U)
- #define CAN_F0R2_FB4_Msk (0x1UL << CAN_F0R2_FB4_Pos)
- #define CAN_F0R2_FB4 CAN_F0R2_FB4_Msk
- #define CAN_F0R2_FB5_Pos (5U)
- #define CAN_F0R2_FB5_Msk (0x1UL << CAN_F0R2_FB5_Pos)
- #define CAN_F0R2_FB5 CAN_F0R2_FB5_Msk
- #define CAN_F0R2_FB6_Pos (6U)
- #define CAN_F0R2_FB6_Msk (0x1UL << CAN_F0R2_FB6_Pos)
- #define CAN_F0R2_FB6 CAN_F0R2_FB6_Msk
- #define CAN_F0R2_FB7_Pos (7U)
- #define CAN_F0R2_FB7_Msk (0x1UL << CAN_F0R2_FB7_Pos)
- #define CAN_F0R2_FB7 CAN_F0R2_FB7_Msk
- #define CAN_F0R2_FB8_Pos (8U)
- #define CAN_F0R2_FB8_Msk (0x1UL << CAN_F0R2_FB8_Pos)
- #define CAN_F0R2_FB8 CAN_F0R2_FB8_Msk
- #define CAN_F0R2_FB9_Pos (9U)
- #define CAN_F0R2_FB9_Msk (0x1UL << CAN_F0R2_FB9_Pos)
- #define CAN_F0R2_FB9 CAN_F0R2_FB9_Msk
- #define CAN_F0R2_FB10_Pos (10U)
- #define CAN_F0R2_FB10_Msk (0x1UL << CAN_F0R2_FB10_Pos)
- #define CAN_F0R2_FB10 CAN_F0R2_FB10_Msk
- #define CAN_F0R2_FB11_Pos (11U)
- #define CAN_F0R2_FB11_Msk (0x1UL << CAN_F0R2_FB11_Pos)
- #define CAN_F0R2_FB11 CAN_F0R2_FB11_Msk
- #define CAN_F0R2_FB12_Pos (12U)
- #define CAN_F0R2_FB12_Msk (0x1UL << CAN_F0R2_FB12_Pos)
- #define CAN_F0R2_FB12 CAN_F0R2_FB12_Msk
- #define CAN_F0R2_FB13_Pos (13U)
- #define CAN_F0R2_FB13_Msk (0x1UL << CAN_F0R2_FB13_Pos)
- #define CAN_F0R2_FB13 CAN_F0R2_FB13_Msk
- #define CAN_F0R2_FB14_Pos (14U)
- #define CAN_F0R2_FB14_Msk (0x1UL << CAN_F0R2_FB14_Pos)
- #define CAN_F0R2_FB14 CAN_F0R2_FB14_Msk
- #define CAN_F0R2_FB15_Pos (15U)
- #define CAN_F0R2_FB15_Msk (0x1UL << CAN_F0R2_FB15_Pos)
- #define CAN_F0R2_FB15 CAN_F0R2_FB15_Msk
- #define CAN_F0R2_FB16_Pos (16U)
- #define CAN_F0R2_FB16_Msk (0x1UL << CAN_F0R2_FB16_Pos)
- #define CAN_F0R2_FB16 CAN_F0R2_FB16_Msk
- #define CAN_F0R2_FB17_Pos (17U)
- #define CAN_F0R2_FB17_Msk (0x1UL << CAN_F0R2_FB17_Pos)
- #define CAN_F0R2_FB17 CAN_F0R2_FB17_Msk
- #define CAN_F0R2_FB18_Pos (18U)
- #define CAN_F0R2_FB18_Msk (0x1UL << CAN_F0R2_FB18_Pos)
- #define CAN_F0R2_FB18 CAN_F0R2_FB18_Msk
- #define CAN_F0R2_FB19_Pos (19U)
- #define CAN_F0R2_FB19_Msk (0x1UL << CAN_F0R2_FB19_Pos)
- #define CAN_F0R2_FB19 CAN_F0R2_FB19_Msk
- #define CAN_F0R2_FB20_Pos (20U)
- #define CAN_F0R2_FB20_Msk (0x1UL << CAN_F0R2_FB20_Pos)
- #define CAN_F0R2_FB20 CAN_F0R2_FB20_Msk
- #define CAN_F0R2_FB21_Pos (21U)
- #define CAN_F0R2_FB21_Msk (0x1UL << CAN_F0R2_FB21_Pos)
- #define CAN_F0R2_FB21 CAN_F0R2_FB21_Msk
- #define CAN_F0R2_FB22_Pos (22U)
- #define CAN_F0R2_FB22_Msk (0x1UL << CAN_F0R2_FB22_Pos)
- #define CAN_F0R2_FB22 CAN_F0R2_FB22_Msk
- #define CAN_F0R2_FB23_Pos (23U)
- #define CAN_F0R2_FB23_Msk (0x1UL << CAN_F0R2_FB23_Pos)
- #define CAN_F0R2_FB23 CAN_F0R2_FB23_Msk
- #define CAN_F0R2_FB24_Pos (24U)
- #define CAN_F0R2_FB24_Msk (0x1UL << CAN_F0R2_FB24_Pos)
- #define CAN_F0R2_FB24 CAN_F0R2_FB24_Msk
- #define CAN_F0R2_FB25_Pos (25U)
- #define CAN_F0R2_FB25_Msk (0x1UL << CAN_F0R2_FB25_Pos)
- #define CAN_F0R2_FB25 CAN_F0R2_FB25_Msk
- #define CAN_F0R2_FB26_Pos (26U)
- #define CAN_F0R2_FB26_Msk (0x1UL << CAN_F0R2_FB26_Pos)
- #define CAN_F0R2_FB26 CAN_F0R2_FB26_Msk
- #define CAN_F0R2_FB27_Pos (27U)
- #define CAN_F0R2_FB27_Msk (0x1UL << CAN_F0R2_FB27_Pos)
- #define CAN_F0R2_FB27 CAN_F0R2_FB27_Msk
- #define CAN_F0R2_FB28_Pos (28U)
- #define CAN_F0R2_FB28_Msk (0x1UL << CAN_F0R2_FB28_Pos)
- #define CAN_F0R2_FB28 CAN_F0R2_FB28_Msk
- #define CAN_F0R2_FB29_Pos (29U)
- #define CAN_F0R2_FB29_Msk (0x1UL << CAN_F0R2_FB29_Pos)
- #define CAN_F0R2_FB29 CAN_F0R2_FB29_Msk
- #define CAN_F0R2_FB30_Pos (30U)
- #define CAN_F0R2_FB30_Msk (0x1UL << CAN_F0R2_FB30_Pos)
- #define CAN_F0R2_FB30 CAN_F0R2_FB30_Msk
- #define CAN_F0R2_FB31_Pos (31U)
- #define CAN_F0R2_FB31_Msk (0x1UL << CAN_F0R2_FB31_Pos)
- #define CAN_F0R2_FB31 CAN_F0R2_FB31_Msk
- #define CAN_F1R2_FB0_Pos (0U)
- #define CAN_F1R2_FB0_Msk (0x1UL << CAN_F1R2_FB0_Pos)
- #define CAN_F1R2_FB0 CAN_F1R2_FB0_Msk
- #define CAN_F1R2_FB1_Pos (1U)
- #define CAN_F1R2_FB1_Msk (0x1UL << CAN_F1R2_FB1_Pos)
- #define CAN_F1R2_FB1 CAN_F1R2_FB1_Msk
- #define CAN_F1R2_FB2_Pos (2U)
- #define CAN_F1R2_FB2_Msk (0x1UL << CAN_F1R2_FB2_Pos)
- #define CAN_F1R2_FB2 CAN_F1R2_FB2_Msk
- #define CAN_F1R2_FB3_Pos (3U)
- #define CAN_F1R2_FB3_Msk (0x1UL << CAN_F1R2_FB3_Pos)
- #define CAN_F1R2_FB3 CAN_F1R2_FB3_Msk
- #define CAN_F1R2_FB4_Pos (4U)
- #define CAN_F1R2_FB4_Msk (0x1UL << CAN_F1R2_FB4_Pos)
- #define CAN_F1R2_FB4 CAN_F1R2_FB4_Msk
- #define CAN_F1R2_FB5_Pos (5U)
- #define CAN_F1R2_FB5_Msk (0x1UL << CAN_F1R2_FB5_Pos)
- #define CAN_F1R2_FB5 CAN_F1R2_FB5_Msk
- #define CAN_F1R2_FB6_Pos (6U)
- #define CAN_F1R2_FB6_Msk (0x1UL << CAN_F1R2_FB6_Pos)
- #define CAN_F1R2_FB6 CAN_F1R2_FB6_Msk
- #define CAN_F1R2_FB7_Pos (7U)
- #define CAN_F1R2_FB7_Msk (0x1UL << CAN_F1R2_FB7_Pos)
- #define CAN_F1R2_FB7 CAN_F1R2_FB7_Msk
- #define CAN_F1R2_FB8_Pos (8U)
- #define CAN_F1R2_FB8_Msk (0x1UL << CAN_F1R2_FB8_Pos)
- #define CAN_F1R2_FB8 CAN_F1R2_FB8_Msk
- #define CAN_F1R2_FB9_Pos (9U)
- #define CAN_F1R2_FB9_Msk (0x1UL << CAN_F1R2_FB9_Pos)
- #define CAN_F1R2_FB9 CAN_F1R2_FB9_Msk
- #define CAN_F1R2_FB10_Pos (10U)
- #define CAN_F1R2_FB10_Msk (0x1UL << CAN_F1R2_FB10_Pos)
- #define CAN_F1R2_FB10 CAN_F1R2_FB10_Msk
- #define CAN_F1R2_FB11_Pos (11U)
- #define CAN_F1R2_FB11_Msk (0x1UL << CAN_F1R2_FB11_Pos)
- #define CAN_F1R2_FB11 CAN_F1R2_FB11_Msk
- #define CAN_F1R2_FB12_Pos (12U)
- #define CAN_F1R2_FB12_Msk (0x1UL << CAN_F1R2_FB12_Pos)
- #define CAN_F1R2_FB12 CAN_F1R2_FB12_Msk
- #define CAN_F1R2_FB13_Pos (13U)
- #define CAN_F1R2_FB13_Msk (0x1UL << CAN_F1R2_FB13_Pos)
- #define CAN_F1R2_FB13 CAN_F1R2_FB13_Msk
- #define CAN_F1R2_FB14_Pos (14U)
- #define CAN_F1R2_FB14_Msk (0x1UL << CAN_F1R2_FB14_Pos)
- #define CAN_F1R2_FB14 CAN_F1R2_FB14_Msk
- #define CAN_F1R2_FB15_Pos (15U)
- #define CAN_F1R2_FB15_Msk (0x1UL << CAN_F1R2_FB15_Pos)
- #define CAN_F1R2_FB15 CAN_F1R2_FB15_Msk
- #define CAN_F1R2_FB16_Pos (16U)
- #define CAN_F1R2_FB16_Msk (0x1UL << CAN_F1R2_FB16_Pos)
- #define CAN_F1R2_FB16 CAN_F1R2_FB16_Msk
- #define CAN_F1R2_FB17_Pos (17U)
- #define CAN_F1R2_FB17_Msk (0x1UL << CAN_F1R2_FB17_Pos)
- #define CAN_F1R2_FB17 CAN_F1R2_FB17_Msk
- #define CAN_F1R2_FB18_Pos (18U)
- #define CAN_F1R2_FB18_Msk (0x1UL << CAN_F1R2_FB18_Pos)
- #define CAN_F1R2_FB18 CAN_F1R2_FB18_Msk
- #define CAN_F1R2_FB19_Pos (19U)
- #define CAN_F1R2_FB19_Msk (0x1UL << CAN_F1R2_FB19_Pos)
- #define CAN_F1R2_FB19 CAN_F1R2_FB19_Msk
- #define CAN_F1R2_FB20_Pos (20U)
- #define CAN_F1R2_FB20_Msk (0x1UL << CAN_F1R2_FB20_Pos)
- #define CAN_F1R2_FB20 CAN_F1R2_FB20_Msk
- #define CAN_F1R2_FB21_Pos (21U)
- #define CAN_F1R2_FB21_Msk (0x1UL << CAN_F1R2_FB21_Pos)
- #define CAN_F1R2_FB21 CAN_F1R2_FB21_Msk
- #define CAN_F1R2_FB22_Pos (22U)
- #define CAN_F1R2_FB22_Msk (0x1UL << CAN_F1R2_FB22_Pos)
- #define CAN_F1R2_FB22 CAN_F1R2_FB22_Msk
- #define CAN_F1R2_FB23_Pos (23U)
- #define CAN_F1R2_FB23_Msk (0x1UL << CAN_F1R2_FB23_Pos)
- #define CAN_F1R2_FB23 CAN_F1R2_FB23_Msk
- #define CAN_F1R2_FB24_Pos (24U)
- #define CAN_F1R2_FB24_Msk (0x1UL << CAN_F1R2_FB24_Pos)
- #define CAN_F1R2_FB24 CAN_F1R2_FB24_Msk
- #define CAN_F1R2_FB25_Pos (25U)
- #define CAN_F1R2_FB25_Msk (0x1UL << CAN_F1R2_FB25_Pos)
- #define CAN_F1R2_FB25 CAN_F1R2_FB25_Msk
- #define CAN_F1R2_FB26_Pos (26U)
- #define CAN_F1R2_FB26_Msk (0x1UL << CAN_F1R2_FB26_Pos)
- #define CAN_F1R2_FB26 CAN_F1R2_FB26_Msk
- #define CAN_F1R2_FB27_Pos (27U)
- #define CAN_F1R2_FB27_Msk (0x1UL << CAN_F1R2_FB27_Pos)
- #define CAN_F1R2_FB27 CAN_F1R2_FB27_Msk
- #define CAN_F1R2_FB28_Pos (28U)
- #define CAN_F1R2_FB28_Msk (0x1UL << CAN_F1R2_FB28_Pos)
- #define CAN_F1R2_FB28 CAN_F1R2_FB28_Msk
- #define CAN_F1R2_FB29_Pos (29U)
- #define CAN_F1R2_FB29_Msk (0x1UL << CAN_F1R2_FB29_Pos)
- #define CAN_F1R2_FB29 CAN_F1R2_FB29_Msk
- #define CAN_F1R2_FB30_Pos (30U)
- #define CAN_F1R2_FB30_Msk (0x1UL << CAN_F1R2_FB30_Pos)
- #define CAN_F1R2_FB30 CAN_F1R2_FB30_Msk
- #define CAN_F1R2_FB31_Pos (31U)
- #define CAN_F1R2_FB31_Msk (0x1UL << CAN_F1R2_FB31_Pos)
- #define CAN_F1R2_FB31 CAN_F1R2_FB31_Msk
- #define CAN_F2R2_FB0_Pos (0U)
- #define CAN_F2R2_FB0_Msk (0x1UL << CAN_F2R2_FB0_Pos)
- #define CAN_F2R2_FB0 CAN_F2R2_FB0_Msk
- #define CAN_F2R2_FB1_Pos (1U)
- #define CAN_F2R2_FB1_Msk (0x1UL << CAN_F2R2_FB1_Pos)
- #define CAN_F2R2_FB1 CAN_F2R2_FB1_Msk
- #define CAN_F2R2_FB2_Pos (2U)
- #define CAN_F2R2_FB2_Msk (0x1UL << CAN_F2R2_FB2_Pos)
- #define CAN_F2R2_FB2 CAN_F2R2_FB2_Msk
- #define CAN_F2R2_FB3_Pos (3U)
- #define CAN_F2R2_FB3_Msk (0x1UL << CAN_F2R2_FB3_Pos)
- #define CAN_F2R2_FB3 CAN_F2R2_FB3_Msk
- #define CAN_F2R2_FB4_Pos (4U)
- #define CAN_F2R2_FB4_Msk (0x1UL << CAN_F2R2_FB4_Pos)
- #define CAN_F2R2_FB4 CAN_F2R2_FB4_Msk
- #define CAN_F2R2_FB5_Pos (5U)
- #define CAN_F2R2_FB5_Msk (0x1UL << CAN_F2R2_FB5_Pos)
- #define CAN_F2R2_FB5 CAN_F2R2_FB5_Msk
- #define CAN_F2R2_FB6_Pos (6U)
- #define CAN_F2R2_FB6_Msk (0x1UL << CAN_F2R2_FB6_Pos)
- #define CAN_F2R2_FB6 CAN_F2R2_FB6_Msk
- #define CAN_F2R2_FB7_Pos (7U)
- #define CAN_F2R2_FB7_Msk (0x1UL << CAN_F2R2_FB7_Pos)
- #define CAN_F2R2_FB7 CAN_F2R2_FB7_Msk
- #define CAN_F2R2_FB8_Pos (8U)
- #define CAN_F2R2_FB8_Msk (0x1UL << CAN_F2R2_FB8_Pos)
- #define CAN_F2R2_FB8 CAN_F2R2_FB8_Msk
- #define CAN_F2R2_FB9_Pos (9U)
- #define CAN_F2R2_FB9_Msk (0x1UL << CAN_F2R2_FB9_Pos)
- #define CAN_F2R2_FB9 CAN_F2R2_FB9_Msk
- #define CAN_F2R2_FB10_Pos (10U)
- #define CAN_F2R2_FB10_Msk (0x1UL << CAN_F2R2_FB10_Pos)
- #define CAN_F2R2_FB10 CAN_F2R2_FB10_Msk
- #define CAN_F2R2_FB11_Pos (11U)
- #define CAN_F2R2_FB11_Msk (0x1UL << CAN_F2R2_FB11_Pos)
- #define CAN_F2R2_FB11 CAN_F2R2_FB11_Msk
- #define CAN_F2R2_FB12_Pos (12U)
- #define CAN_F2R2_FB12_Msk (0x1UL << CAN_F2R2_FB12_Pos)
- #define CAN_F2R2_FB12 CAN_F2R2_FB12_Msk
- #define CAN_F2R2_FB13_Pos (13U)
- #define CAN_F2R2_FB13_Msk (0x1UL << CAN_F2R2_FB13_Pos)
- #define CAN_F2R2_FB13 CAN_F2R2_FB13_Msk
- #define CAN_F2R2_FB14_Pos (14U)
- #define CAN_F2R2_FB14_Msk (0x1UL << CAN_F2R2_FB14_Pos)
- #define CAN_F2R2_FB14 CAN_F2R2_FB14_Msk
- #define CAN_F2R2_FB15_Pos (15U)
- #define CAN_F2R2_FB15_Msk (0x1UL << CAN_F2R2_FB15_Pos)
- #define CAN_F2R2_FB15 CAN_F2R2_FB15_Msk
- #define CAN_F2R2_FB16_Pos (16U)
- #define CAN_F2R2_FB16_Msk (0x1UL << CAN_F2R2_FB16_Pos)
- #define CAN_F2R2_FB16 CAN_F2R2_FB16_Msk
- #define CAN_F2R2_FB17_Pos (17U)
- #define CAN_F2R2_FB17_Msk (0x1UL << CAN_F2R2_FB17_Pos)
- #define CAN_F2R2_FB17 CAN_F2R2_FB17_Msk
- #define CAN_F2R2_FB18_Pos (18U)
- #define CAN_F2R2_FB18_Msk (0x1UL << CAN_F2R2_FB18_Pos)
- #define CAN_F2R2_FB18 CAN_F2R2_FB18_Msk
- #define CAN_F2R2_FB19_Pos (19U)
- #define CAN_F2R2_FB19_Msk (0x1UL << CAN_F2R2_FB19_Pos)
- #define CAN_F2R2_FB19 CAN_F2R2_FB19_Msk
- #define CAN_F2R2_FB20_Pos (20U)
- #define CAN_F2R2_FB20_Msk (0x1UL << CAN_F2R2_FB20_Pos)
- #define CAN_F2R2_FB20 CAN_F2R2_FB20_Msk
- #define CAN_F2R2_FB21_Pos (21U)
- #define CAN_F2R2_FB21_Msk (0x1UL << CAN_F2R2_FB21_Pos)
- #define CAN_F2R2_FB21 CAN_F2R2_FB21_Msk
- #define CAN_F2R2_FB22_Pos (22U)
- #define CAN_F2R2_FB22_Msk (0x1UL << CAN_F2R2_FB22_Pos)
- #define CAN_F2R2_FB22 CAN_F2R2_FB22_Msk
- #define CAN_F2R2_FB23_Pos (23U)
- #define CAN_F2R2_FB23_Msk (0x1UL << CAN_F2R2_FB23_Pos)
- #define CAN_F2R2_FB23 CAN_F2R2_FB23_Msk
- #define CAN_F2R2_FB24_Pos (24U)
- #define CAN_F2R2_FB24_Msk (0x1UL << CAN_F2R2_FB24_Pos)
- #define CAN_F2R2_FB24 CAN_F2R2_FB24_Msk
- #define CAN_F2R2_FB25_Pos (25U)
- #define CAN_F2R2_FB25_Msk (0x1UL << CAN_F2R2_FB25_Pos)
- #define CAN_F2R2_FB25 CAN_F2R2_FB25_Msk
- #define CAN_F2R2_FB26_Pos (26U)
- #define CAN_F2R2_FB26_Msk (0x1UL << CAN_F2R2_FB26_Pos)
- #define CAN_F2R2_FB26 CAN_F2R2_FB26_Msk
- #define CAN_F2R2_FB27_Pos (27U)
- #define CAN_F2R2_FB27_Msk (0x1UL << CAN_F2R2_FB27_Pos)
- #define CAN_F2R2_FB27 CAN_F2R2_FB27_Msk
- #define CAN_F2R2_FB28_Pos (28U)
- #define CAN_F2R2_FB28_Msk (0x1UL << CAN_F2R2_FB28_Pos)
- #define CAN_F2R2_FB28 CAN_F2R2_FB28_Msk
- #define CAN_F2R2_FB29_Pos (29U)
- #define CAN_F2R2_FB29_Msk (0x1UL << CAN_F2R2_FB29_Pos)
- #define CAN_F2R2_FB29 CAN_F2R2_FB29_Msk
- #define CAN_F2R2_FB30_Pos (30U)
- #define CAN_F2R2_FB30_Msk (0x1UL << CAN_F2R2_FB30_Pos)
- #define CAN_F2R2_FB30 CAN_F2R2_FB30_Msk
- #define CAN_F2R2_FB31_Pos (31U)
- #define CAN_F2R2_FB31_Msk (0x1UL << CAN_F2R2_FB31_Pos)
- #define CAN_F2R2_FB31 CAN_F2R2_FB31_Msk
- #define CAN_F3R2_FB0_Pos (0U)
- #define CAN_F3R2_FB0_Msk (0x1UL << CAN_F3R2_FB0_Pos)
- #define CAN_F3R2_FB0 CAN_F3R2_FB0_Msk
- #define CAN_F3R2_FB1_Pos (1U)
- #define CAN_F3R2_FB1_Msk (0x1UL << CAN_F3R2_FB1_Pos)
- #define CAN_F3R2_FB1 CAN_F3R2_FB1_Msk
- #define CAN_F3R2_FB2_Pos (2U)
- #define CAN_F3R2_FB2_Msk (0x1UL << CAN_F3R2_FB2_Pos)
- #define CAN_F3R2_FB2 CAN_F3R2_FB2_Msk
- #define CAN_F3R2_FB3_Pos (3U)
- #define CAN_F3R2_FB3_Msk (0x1UL << CAN_F3R2_FB3_Pos)
- #define CAN_F3R2_FB3 CAN_F3R2_FB3_Msk
- #define CAN_F3R2_FB4_Pos (4U)
- #define CAN_F3R2_FB4_Msk (0x1UL << CAN_F3R2_FB4_Pos)
- #define CAN_F3R2_FB4 CAN_F3R2_FB4_Msk
- #define CAN_F3R2_FB5_Pos (5U)
- #define CAN_F3R2_FB5_Msk (0x1UL << CAN_F3R2_FB5_Pos)
- #define CAN_F3R2_FB5 CAN_F3R2_FB5_Msk
- #define CAN_F3R2_FB6_Pos (6U)
- #define CAN_F3R2_FB6_Msk (0x1UL << CAN_F3R2_FB6_Pos)
- #define CAN_F3R2_FB6 CAN_F3R2_FB6_Msk
- #define CAN_F3R2_FB7_Pos (7U)
- #define CAN_F3R2_FB7_Msk (0x1UL << CAN_F3R2_FB7_Pos)
- #define CAN_F3R2_FB7 CAN_F3R2_FB7_Msk
- #define CAN_F3R2_FB8_Pos (8U)
- #define CAN_F3R2_FB8_Msk (0x1UL << CAN_F3R2_FB8_Pos)
- #define CAN_F3R2_FB8 CAN_F3R2_FB8_Msk
- #define CAN_F3R2_FB9_Pos (9U)
- #define CAN_F3R2_FB9_Msk (0x1UL << CAN_F3R2_FB9_Pos)
- #define CAN_F3R2_FB9 CAN_F3R2_FB9_Msk
- #define CAN_F3R2_FB10_Pos (10U)
- #define CAN_F3R2_FB10_Msk (0x1UL << CAN_F3R2_FB10_Pos)
- #define CAN_F3R2_FB10 CAN_F3R2_FB10_Msk
- #define CAN_F3R2_FB11_Pos (11U)
- #define CAN_F3R2_FB11_Msk (0x1UL << CAN_F3R2_FB11_Pos)
- #define CAN_F3R2_FB11 CAN_F3R2_FB11_Msk
- #define CAN_F3R2_FB12_Pos (12U)
- #define CAN_F3R2_FB12_Msk (0x1UL << CAN_F3R2_FB12_Pos)
- #define CAN_F3R2_FB12 CAN_F3R2_FB12_Msk
- #define CAN_F3R2_FB13_Pos (13U)
- #define CAN_F3R2_FB13_Msk (0x1UL << CAN_F3R2_FB13_Pos)
- #define CAN_F3R2_FB13 CAN_F3R2_FB13_Msk
- #define CAN_F3R2_FB14_Pos (14U)
- #define CAN_F3R2_FB14_Msk (0x1UL << CAN_F3R2_FB14_Pos)
- #define CAN_F3R2_FB14 CAN_F3R2_FB14_Msk
- #define CAN_F3R2_FB15_Pos (15U)
- #define CAN_F3R2_FB15_Msk (0x1UL << CAN_F3R2_FB15_Pos)
- #define CAN_F3R2_FB15 CAN_F3R2_FB15_Msk
- #define CAN_F3R2_FB16_Pos (16U)
- #define CAN_F3R2_FB16_Msk (0x1UL << CAN_F3R2_FB16_Pos)
- #define CAN_F3R2_FB16 CAN_F3R2_FB16_Msk
- #define CAN_F3R2_FB17_Pos (17U)
- #define CAN_F3R2_FB17_Msk (0x1UL << CAN_F3R2_FB17_Pos)
- #define CAN_F3R2_FB17 CAN_F3R2_FB17_Msk
- #define CAN_F3R2_FB18_Pos (18U)
- #define CAN_F3R2_FB18_Msk (0x1UL << CAN_F3R2_FB18_Pos)
- #define CAN_F3R2_FB18 CAN_F3R2_FB18_Msk
- #define CAN_F3R2_FB19_Pos (19U)
- #define CAN_F3R2_FB19_Msk (0x1UL << CAN_F3R2_FB19_Pos)
- #define CAN_F3R2_FB19 CAN_F3R2_FB19_Msk
- #define CAN_F3R2_FB20_Pos (20U)
- #define CAN_F3R2_FB20_Msk (0x1UL << CAN_F3R2_FB20_Pos)
- #define CAN_F3R2_FB20 CAN_F3R2_FB20_Msk
- #define CAN_F3R2_FB21_Pos (21U)
- #define CAN_F3R2_FB21_Msk (0x1UL << CAN_F3R2_FB21_Pos)
- #define CAN_F3R2_FB21 CAN_F3R2_FB21_Msk
- #define CAN_F3R2_FB22_Pos (22U)
- #define CAN_F3R2_FB22_Msk (0x1UL << CAN_F3R2_FB22_Pos)
- #define CAN_F3R2_FB22 CAN_F3R2_FB22_Msk
- #define CAN_F3R2_FB23_Pos (23U)
- #define CAN_F3R2_FB23_Msk (0x1UL << CAN_F3R2_FB23_Pos)
- #define CAN_F3R2_FB23 CAN_F3R2_FB23_Msk
- #define CAN_F3R2_FB24_Pos (24U)
- #define CAN_F3R2_FB24_Msk (0x1UL << CAN_F3R2_FB24_Pos)
- #define CAN_F3R2_FB24 CAN_F3R2_FB24_Msk
- #define CAN_F3R2_FB25_Pos (25U)
- #define CAN_F3R2_FB25_Msk (0x1UL << CAN_F3R2_FB25_Pos)
- #define CAN_F3R2_FB25 CAN_F3R2_FB25_Msk
- #define CAN_F3R2_FB26_Pos (26U)
- #define CAN_F3R2_FB26_Msk (0x1UL << CAN_F3R2_FB26_Pos)
- #define CAN_F3R2_FB26 CAN_F3R2_FB26_Msk
- #define CAN_F3R2_FB27_Pos (27U)
- #define CAN_F3R2_FB27_Msk (0x1UL << CAN_F3R2_FB27_Pos)
- #define CAN_F3R2_FB27 CAN_F3R2_FB27_Msk
- #define CAN_F3R2_FB28_Pos (28U)
- #define CAN_F3R2_FB28_Msk (0x1UL << CAN_F3R2_FB28_Pos)
- #define CAN_F3R2_FB28 CAN_F3R2_FB28_Msk
- #define CAN_F3R2_FB29_Pos (29U)
- #define CAN_F3R2_FB29_Msk (0x1UL << CAN_F3R2_FB29_Pos)
- #define CAN_F3R2_FB29 CAN_F3R2_FB29_Msk
- #define CAN_F3R2_FB30_Pos (30U)
- #define CAN_F3R2_FB30_Msk (0x1UL << CAN_F3R2_FB30_Pos)
- #define CAN_F3R2_FB30 CAN_F3R2_FB30_Msk
- #define CAN_F3R2_FB31_Pos (31U)
- #define CAN_F3R2_FB31_Msk (0x1UL << CAN_F3R2_FB31_Pos)
- #define CAN_F3R2_FB31 CAN_F3R2_FB31_Msk
- #define CAN_F4R2_FB0_Pos (0U)
- #define CAN_F4R2_FB0_Msk (0x1UL << CAN_F4R2_FB0_Pos)
- #define CAN_F4R2_FB0 CAN_F4R2_FB0_Msk
- #define CAN_F4R2_FB1_Pos (1U)
- #define CAN_F4R2_FB1_Msk (0x1UL << CAN_F4R2_FB1_Pos)
- #define CAN_F4R2_FB1 CAN_F4R2_FB1_Msk
- #define CAN_F4R2_FB2_Pos (2U)
- #define CAN_F4R2_FB2_Msk (0x1UL << CAN_F4R2_FB2_Pos)
- #define CAN_F4R2_FB2 CAN_F4R2_FB2_Msk
- #define CAN_F4R2_FB3_Pos (3U)
- #define CAN_F4R2_FB3_Msk (0x1UL << CAN_F4R2_FB3_Pos)
- #define CAN_F4R2_FB3 CAN_F4R2_FB3_Msk
- #define CAN_F4R2_FB4_Pos (4U)
- #define CAN_F4R2_FB4_Msk (0x1UL << CAN_F4R2_FB4_Pos)
- #define CAN_F4R2_FB4 CAN_F4R2_FB4_Msk
- #define CAN_F4R2_FB5_Pos (5U)
- #define CAN_F4R2_FB5_Msk (0x1UL << CAN_F4R2_FB5_Pos)
- #define CAN_F4R2_FB5 CAN_F4R2_FB5_Msk
- #define CAN_F4R2_FB6_Pos (6U)
- #define CAN_F4R2_FB6_Msk (0x1UL << CAN_F4R2_FB6_Pos)
- #define CAN_F4R2_FB6 CAN_F4R2_FB6_Msk
- #define CAN_F4R2_FB7_Pos (7U)
- #define CAN_F4R2_FB7_Msk (0x1UL << CAN_F4R2_FB7_Pos)
- #define CAN_F4R2_FB7 CAN_F4R2_FB7_Msk
- #define CAN_F4R2_FB8_Pos (8U)
- #define CAN_F4R2_FB8_Msk (0x1UL << CAN_F4R2_FB8_Pos)
- #define CAN_F4R2_FB8 CAN_F4R2_FB8_Msk
- #define CAN_F4R2_FB9_Pos (9U)
- #define CAN_F4R2_FB9_Msk (0x1UL << CAN_F4R2_FB9_Pos)
- #define CAN_F4R2_FB9 CAN_F4R2_FB9_Msk
- #define CAN_F4R2_FB10_Pos (10U)
- #define CAN_F4R2_FB10_Msk (0x1UL << CAN_F4R2_FB10_Pos)
- #define CAN_F4R2_FB10 CAN_F4R2_FB10_Msk
- #define CAN_F4R2_FB11_Pos (11U)
- #define CAN_F4R2_FB11_Msk (0x1UL << CAN_F4R2_FB11_Pos)
- #define CAN_F4R2_FB11 CAN_F4R2_FB11_Msk
- #define CAN_F4R2_FB12_Pos (12U)
- #define CAN_F4R2_FB12_Msk (0x1UL << CAN_F4R2_FB12_Pos)
- #define CAN_F4R2_FB12 CAN_F4R2_FB12_Msk
- #define CAN_F4R2_FB13_Pos (13U)
- #define CAN_F4R2_FB13_Msk (0x1UL << CAN_F4R2_FB13_Pos)
- #define CAN_F4R2_FB13 CAN_F4R2_FB13_Msk
- #define CAN_F4R2_FB14_Pos (14U)
- #define CAN_F4R2_FB14_Msk (0x1UL << CAN_F4R2_FB14_Pos)
- #define CAN_F4R2_FB14 CAN_F4R2_FB14_Msk
- #define CAN_F4R2_FB15_Pos (15U)
- #define CAN_F4R2_FB15_Msk (0x1UL << CAN_F4R2_FB15_Pos)
- #define CAN_F4R2_FB15 CAN_F4R2_FB15_Msk
- #define CAN_F4R2_FB16_Pos (16U)
- #define CAN_F4R2_FB16_Msk (0x1UL << CAN_F4R2_FB16_Pos)
- #define CAN_F4R2_FB16 CAN_F4R2_FB16_Msk
- #define CAN_F4R2_FB17_Pos (17U)
- #define CAN_F4R2_FB17_Msk (0x1UL << CAN_F4R2_FB17_Pos)
- #define CAN_F4R2_FB17 CAN_F4R2_FB17_Msk
- #define CAN_F4R2_FB18_Pos (18U)
- #define CAN_F4R2_FB18_Msk (0x1UL << CAN_F4R2_FB18_Pos)
- #define CAN_F4R2_FB18 CAN_F4R2_FB18_Msk
- #define CAN_F4R2_FB19_Pos (19U)
- #define CAN_F4R2_FB19_Msk (0x1UL << CAN_F4R2_FB19_Pos)
- #define CAN_F4R2_FB19 CAN_F4R2_FB19_Msk
- #define CAN_F4R2_FB20_Pos (20U)
- #define CAN_F4R2_FB20_Msk (0x1UL << CAN_F4R2_FB20_Pos)
- #define CAN_F4R2_FB20 CAN_F4R2_FB20_Msk
- #define CAN_F4R2_FB21_Pos (21U)
- #define CAN_F4R2_FB21_Msk (0x1UL << CAN_F4R2_FB21_Pos)
- #define CAN_F4R2_FB21 CAN_F4R2_FB21_Msk
- #define CAN_F4R2_FB22_Pos (22U)
- #define CAN_F4R2_FB22_Msk (0x1UL << CAN_F4R2_FB22_Pos)
- #define CAN_F4R2_FB22 CAN_F4R2_FB22_Msk
- #define CAN_F4R2_FB23_Pos (23U)
- #define CAN_F4R2_FB23_Msk (0x1UL << CAN_F4R2_FB23_Pos)
- #define CAN_F4R2_FB23 CAN_F4R2_FB23_Msk
- #define CAN_F4R2_FB24_Pos (24U)
- #define CAN_F4R2_FB24_Msk (0x1UL << CAN_F4R2_FB24_Pos)
- #define CAN_F4R2_FB24 CAN_F4R2_FB24_Msk
- #define CAN_F4R2_FB25_Pos (25U)
- #define CAN_F4R2_FB25_Msk (0x1UL << CAN_F4R2_FB25_Pos)
- #define CAN_F4R2_FB25 CAN_F4R2_FB25_Msk
- #define CAN_F4R2_FB26_Pos (26U)
- #define CAN_F4R2_FB26_Msk (0x1UL << CAN_F4R2_FB26_Pos)
- #define CAN_F4R2_FB26 CAN_F4R2_FB26_Msk
- #define CAN_F4R2_FB27_Pos (27U)
- #define CAN_F4R2_FB27_Msk (0x1UL << CAN_F4R2_FB27_Pos)
- #define CAN_F4R2_FB27 CAN_F4R2_FB27_Msk
- #define CAN_F4R2_FB28_Pos (28U)
- #define CAN_F4R2_FB28_Msk (0x1UL << CAN_F4R2_FB28_Pos)
- #define CAN_F4R2_FB28 CAN_F4R2_FB28_Msk
- #define CAN_F4R2_FB29_Pos (29U)
- #define CAN_F4R2_FB29_Msk (0x1UL << CAN_F4R2_FB29_Pos)
- #define CAN_F4R2_FB29 CAN_F4R2_FB29_Msk
- #define CAN_F4R2_FB30_Pos (30U)
- #define CAN_F4R2_FB30_Msk (0x1UL << CAN_F4R2_FB30_Pos)
- #define CAN_F4R2_FB30 CAN_F4R2_FB30_Msk
- #define CAN_F4R2_FB31_Pos (31U)
- #define CAN_F4R2_FB31_Msk (0x1UL << CAN_F4R2_FB31_Pos)
- #define CAN_F4R2_FB31 CAN_F4R2_FB31_Msk
- #define CAN_F5R2_FB0_Pos (0U)
- #define CAN_F5R2_FB0_Msk (0x1UL << CAN_F5R2_FB0_Pos)
- #define CAN_F5R2_FB0 CAN_F5R2_FB0_Msk
- #define CAN_F5R2_FB1_Pos (1U)
- #define CAN_F5R2_FB1_Msk (0x1UL << CAN_F5R2_FB1_Pos)
- #define CAN_F5R2_FB1 CAN_F5R2_FB1_Msk
- #define CAN_F5R2_FB2_Pos (2U)
- #define CAN_F5R2_FB2_Msk (0x1UL << CAN_F5R2_FB2_Pos)
- #define CAN_F5R2_FB2 CAN_F5R2_FB2_Msk
- #define CAN_F5R2_FB3_Pos (3U)
- #define CAN_F5R2_FB3_Msk (0x1UL << CAN_F5R2_FB3_Pos)
- #define CAN_F5R2_FB3 CAN_F5R2_FB3_Msk
- #define CAN_F5R2_FB4_Pos (4U)
- #define CAN_F5R2_FB4_Msk (0x1UL << CAN_F5R2_FB4_Pos)
- #define CAN_F5R2_FB4 CAN_F5R2_FB4_Msk
- #define CAN_F5R2_FB5_Pos (5U)
- #define CAN_F5R2_FB5_Msk (0x1UL << CAN_F5R2_FB5_Pos)
- #define CAN_F5R2_FB5 CAN_F5R2_FB5_Msk
- #define CAN_F5R2_FB6_Pos (6U)
- #define CAN_F5R2_FB6_Msk (0x1UL << CAN_F5R2_FB6_Pos)
- #define CAN_F5R2_FB6 CAN_F5R2_FB6_Msk
- #define CAN_F5R2_FB7_Pos (7U)
- #define CAN_F5R2_FB7_Msk (0x1UL << CAN_F5R2_FB7_Pos)
- #define CAN_F5R2_FB7 CAN_F5R2_FB7_Msk
- #define CAN_F5R2_FB8_Pos (8U)
- #define CAN_F5R2_FB8_Msk (0x1UL << CAN_F5R2_FB8_Pos)
- #define CAN_F5R2_FB8 CAN_F5R2_FB8_Msk
- #define CAN_F5R2_FB9_Pos (9U)
- #define CAN_F5R2_FB9_Msk (0x1UL << CAN_F5R2_FB9_Pos)
- #define CAN_F5R2_FB9 CAN_F5R2_FB9_Msk
- #define CAN_F5R2_FB10_Pos (10U)
- #define CAN_F5R2_FB10_Msk (0x1UL << CAN_F5R2_FB10_Pos)
- #define CAN_F5R2_FB10 CAN_F5R2_FB10_Msk
- #define CAN_F5R2_FB11_Pos (11U)
- #define CAN_F5R2_FB11_Msk (0x1UL << CAN_F5R2_FB11_Pos)
- #define CAN_F5R2_FB11 CAN_F5R2_FB11_Msk
- #define CAN_F5R2_FB12_Pos (12U)
- #define CAN_F5R2_FB12_Msk (0x1UL << CAN_F5R2_FB12_Pos)
- #define CAN_F5R2_FB12 CAN_F5R2_FB12_Msk
- #define CAN_F5R2_FB13_Pos (13U)
- #define CAN_F5R2_FB13_Msk (0x1UL << CAN_F5R2_FB13_Pos)
- #define CAN_F5R2_FB13 CAN_F5R2_FB13_Msk
- #define CAN_F5R2_FB14_Pos (14U)
- #define CAN_F5R2_FB14_Msk (0x1UL << CAN_F5R2_FB14_Pos)
- #define CAN_F5R2_FB14 CAN_F5R2_FB14_Msk
- #define CAN_F5R2_FB15_Pos (15U)
- #define CAN_F5R2_FB15_Msk (0x1UL << CAN_F5R2_FB15_Pos)
- #define CAN_F5R2_FB15 CAN_F5R2_FB15_Msk
- #define CAN_F5R2_FB16_Pos (16U)
- #define CAN_F5R2_FB16_Msk (0x1UL << CAN_F5R2_FB16_Pos)
- #define CAN_F5R2_FB16 CAN_F5R2_FB16_Msk
- #define CAN_F5R2_FB17_Pos (17U)
- #define CAN_F5R2_FB17_Msk (0x1UL << CAN_F5R2_FB17_Pos)
- #define CAN_F5R2_FB17 CAN_F5R2_FB17_Msk
- #define CAN_F5R2_FB18_Pos (18U)
- #define CAN_F5R2_FB18_Msk (0x1UL << CAN_F5R2_FB18_Pos)
- #define CAN_F5R2_FB18 CAN_F5R2_FB18_Msk
- #define CAN_F5R2_FB19_Pos (19U)
- #define CAN_F5R2_FB19_Msk (0x1UL << CAN_F5R2_FB19_Pos)
- #define CAN_F5R2_FB19 CAN_F5R2_FB19_Msk
- #define CAN_F5R2_FB20_Pos (20U)
- #define CAN_F5R2_FB20_Msk (0x1UL << CAN_F5R2_FB20_Pos)
- #define CAN_F5R2_FB20 CAN_F5R2_FB20_Msk
- #define CAN_F5R2_FB21_Pos (21U)
- #define CAN_F5R2_FB21_Msk (0x1UL << CAN_F5R2_FB21_Pos)
- #define CAN_F5R2_FB21 CAN_F5R2_FB21_Msk
- #define CAN_F5R2_FB22_Pos (22U)
- #define CAN_F5R2_FB22_Msk (0x1UL << CAN_F5R2_FB22_Pos)
- #define CAN_F5R2_FB22 CAN_F5R2_FB22_Msk
- #define CAN_F5R2_FB23_Pos (23U)
- #define CAN_F5R2_FB23_Msk (0x1UL << CAN_F5R2_FB23_Pos)
- #define CAN_F5R2_FB23 CAN_F5R2_FB23_Msk
- #define CAN_F5R2_FB24_Pos (24U)
- #define CAN_F5R2_FB24_Msk (0x1UL << CAN_F5R2_FB24_Pos)
- #define CAN_F5R2_FB24 CAN_F5R2_FB24_Msk
- #define CAN_F5R2_FB25_Pos (25U)
- #define CAN_F5R2_FB25_Msk (0x1UL << CAN_F5R2_FB25_Pos)
- #define CAN_F5R2_FB25 CAN_F5R2_FB25_Msk
- #define CAN_F5R2_FB26_Pos (26U)
- #define CAN_F5R2_FB26_Msk (0x1UL << CAN_F5R2_FB26_Pos)
- #define CAN_F5R2_FB26 CAN_F5R2_FB26_Msk
- #define CAN_F5R2_FB27_Pos (27U)
- #define CAN_F5R2_FB27_Msk (0x1UL << CAN_F5R2_FB27_Pos)
- #define CAN_F5R2_FB27 CAN_F5R2_FB27_Msk
- #define CAN_F5R2_FB28_Pos (28U)
- #define CAN_F5R2_FB28_Msk (0x1UL << CAN_F5R2_FB28_Pos)
- #define CAN_F5R2_FB28 CAN_F5R2_FB28_Msk
- #define CAN_F5R2_FB29_Pos (29U)
- #define CAN_F5R2_FB29_Msk (0x1UL << CAN_F5R2_FB29_Pos)
- #define CAN_F5R2_FB29 CAN_F5R2_FB29_Msk
- #define CAN_F5R2_FB30_Pos (30U)
- #define CAN_F5R2_FB30_Msk (0x1UL << CAN_F5R2_FB30_Pos)
- #define CAN_F5R2_FB30 CAN_F5R2_FB30_Msk
- #define CAN_F5R2_FB31_Pos (31U)
- #define CAN_F5R2_FB31_Msk (0x1UL << CAN_F5R2_FB31_Pos)
- #define CAN_F5R2_FB31 CAN_F5R2_FB31_Msk
- #define CAN_F6R2_FB0_Pos (0U)
- #define CAN_F6R2_FB0_Msk (0x1UL << CAN_F6R2_FB0_Pos)
- #define CAN_F6R2_FB0 CAN_F6R2_FB0_Msk
- #define CAN_F6R2_FB1_Pos (1U)
- #define CAN_F6R2_FB1_Msk (0x1UL << CAN_F6R2_FB1_Pos)
- #define CAN_F6R2_FB1 CAN_F6R2_FB1_Msk
- #define CAN_F6R2_FB2_Pos (2U)
- #define CAN_F6R2_FB2_Msk (0x1UL << CAN_F6R2_FB2_Pos)
- #define CAN_F6R2_FB2 CAN_F6R2_FB2_Msk
- #define CAN_F6R2_FB3_Pos (3U)
- #define CAN_F6R2_FB3_Msk (0x1UL << CAN_F6R2_FB3_Pos)
- #define CAN_F6R2_FB3 CAN_F6R2_FB3_Msk
- #define CAN_F6R2_FB4_Pos (4U)
- #define CAN_F6R2_FB4_Msk (0x1UL << CAN_F6R2_FB4_Pos)
- #define CAN_F6R2_FB4 CAN_F6R2_FB4_Msk
- #define CAN_F6R2_FB5_Pos (5U)
- #define CAN_F6R2_FB5_Msk (0x1UL << CAN_F6R2_FB5_Pos)
- #define CAN_F6R2_FB5 CAN_F6R2_FB5_Msk
- #define CAN_F6R2_FB6_Pos (6U)
- #define CAN_F6R2_FB6_Msk (0x1UL << CAN_F6R2_FB6_Pos)
- #define CAN_F6R2_FB6 CAN_F6R2_FB6_Msk
- #define CAN_F6R2_FB7_Pos (7U)
- #define CAN_F6R2_FB7_Msk (0x1UL << CAN_F6R2_FB7_Pos)
- #define CAN_F6R2_FB7 CAN_F6R2_FB7_Msk
- #define CAN_F6R2_FB8_Pos (8U)
- #define CAN_F6R2_FB8_Msk (0x1UL << CAN_F6R2_FB8_Pos)
- #define CAN_F6R2_FB8 CAN_F6R2_FB8_Msk
- #define CAN_F6R2_FB9_Pos (9U)
- #define CAN_F6R2_FB9_Msk (0x1UL << CAN_F6R2_FB9_Pos)
- #define CAN_F6R2_FB9 CAN_F6R2_FB9_Msk
- #define CAN_F6R2_FB10_Pos (10U)
- #define CAN_F6R2_FB10_Msk (0x1UL << CAN_F6R2_FB10_Pos)
- #define CAN_F6R2_FB10 CAN_F6R2_FB10_Msk
- #define CAN_F6R2_FB11_Pos (11U)
- #define CAN_F6R2_FB11_Msk (0x1UL << CAN_F6R2_FB11_Pos)
- #define CAN_F6R2_FB11 CAN_F6R2_FB11_Msk
- #define CAN_F6R2_FB12_Pos (12U)
- #define CAN_F6R2_FB12_Msk (0x1UL << CAN_F6R2_FB12_Pos)
- #define CAN_F6R2_FB12 CAN_F6R2_FB12_Msk
- #define CAN_F6R2_FB13_Pos (13U)
- #define CAN_F6R2_FB13_Msk (0x1UL << CAN_F6R2_FB13_Pos)
- #define CAN_F6R2_FB13 CAN_F6R2_FB13_Msk
- #define CAN_F6R2_FB14_Pos (14U)
- #define CAN_F6R2_FB14_Msk (0x1UL << CAN_F6R2_FB14_Pos)
- #define CAN_F6R2_FB14 CAN_F6R2_FB14_Msk
- #define CAN_F6R2_FB15_Pos (15U)
- #define CAN_F6R2_FB15_Msk (0x1UL << CAN_F6R2_FB15_Pos)
- #define CAN_F6R2_FB15 CAN_F6R2_FB15_Msk
- #define CAN_F6R2_FB16_Pos (16U)
- #define CAN_F6R2_FB16_Msk (0x1UL << CAN_F6R2_FB16_Pos)
- #define CAN_F6R2_FB16 CAN_F6R2_FB16_Msk
- #define CAN_F6R2_FB17_Pos (17U)
- #define CAN_F6R2_FB17_Msk (0x1UL << CAN_F6R2_FB17_Pos)
- #define CAN_F6R2_FB17 CAN_F6R2_FB17_Msk
- #define CAN_F6R2_FB18_Pos (18U)
- #define CAN_F6R2_FB18_Msk (0x1UL << CAN_F6R2_FB18_Pos)
- #define CAN_F6R2_FB18 CAN_F6R2_FB18_Msk
- #define CAN_F6R2_FB19_Pos (19U)
- #define CAN_F6R2_FB19_Msk (0x1UL << CAN_F6R2_FB19_Pos)
- #define CAN_F6R2_FB19 CAN_F6R2_FB19_Msk
- #define CAN_F6R2_FB20_Pos (20U)
- #define CAN_F6R2_FB20_Msk (0x1UL << CAN_F6R2_FB20_Pos)
- #define CAN_F6R2_FB20 CAN_F6R2_FB20_Msk
- #define CAN_F6R2_FB21_Pos (21U)
- #define CAN_F6R2_FB21_Msk (0x1UL << CAN_F6R2_FB21_Pos)
- #define CAN_F6R2_FB21 CAN_F6R2_FB21_Msk
- #define CAN_F6R2_FB22_Pos (22U)
- #define CAN_F6R2_FB22_Msk (0x1UL << CAN_F6R2_FB22_Pos)
- #define CAN_F6R2_FB22 CAN_F6R2_FB22_Msk
- #define CAN_F6R2_FB23_Pos (23U)
- #define CAN_F6R2_FB23_Msk (0x1UL << CAN_F6R2_FB23_Pos)
- #define CAN_F6R2_FB23 CAN_F6R2_FB23_Msk
- #define CAN_F6R2_FB24_Pos (24U)
- #define CAN_F6R2_FB24_Msk (0x1UL << CAN_F6R2_FB24_Pos)
- #define CAN_F6R2_FB24 CAN_F6R2_FB24_Msk
- #define CAN_F6R2_FB25_Pos (25U)
- #define CAN_F6R2_FB25_Msk (0x1UL << CAN_F6R2_FB25_Pos)
- #define CAN_F6R2_FB25 CAN_F6R2_FB25_Msk
- #define CAN_F6R2_FB26_Pos (26U)
- #define CAN_F6R2_FB26_Msk (0x1UL << CAN_F6R2_FB26_Pos)
- #define CAN_F6R2_FB26 CAN_F6R2_FB26_Msk
- #define CAN_F6R2_FB27_Pos (27U)
- #define CAN_F6R2_FB27_Msk (0x1UL << CAN_F6R2_FB27_Pos)
- #define CAN_F6R2_FB27 CAN_F6R2_FB27_Msk
- #define CAN_F6R2_FB28_Pos (28U)
- #define CAN_F6R2_FB28_Msk (0x1UL << CAN_F6R2_FB28_Pos)
- #define CAN_F6R2_FB28 CAN_F6R2_FB28_Msk
- #define CAN_F6R2_FB29_Pos (29U)
- #define CAN_F6R2_FB29_Msk (0x1UL << CAN_F6R2_FB29_Pos)
- #define CAN_F6R2_FB29 CAN_F6R2_FB29_Msk
- #define CAN_F6R2_FB30_Pos (30U)
- #define CAN_F6R2_FB30_Msk (0x1UL << CAN_F6R2_FB30_Pos)
- #define CAN_F6R2_FB30 CAN_F6R2_FB30_Msk
- #define CAN_F6R2_FB31_Pos (31U)
- #define CAN_F6R2_FB31_Msk (0x1UL << CAN_F6R2_FB31_Pos)
- #define CAN_F6R2_FB31 CAN_F6R2_FB31_Msk
- #define CAN_F7R2_FB0_Pos (0U)
- #define CAN_F7R2_FB0_Msk (0x1UL << CAN_F7R2_FB0_Pos)
- #define CAN_F7R2_FB0 CAN_F7R2_FB0_Msk
- #define CAN_F7R2_FB1_Pos (1U)
- #define CAN_F7R2_FB1_Msk (0x1UL << CAN_F7R2_FB1_Pos)
- #define CAN_F7R2_FB1 CAN_F7R2_FB1_Msk
- #define CAN_F7R2_FB2_Pos (2U)
- #define CAN_F7R2_FB2_Msk (0x1UL << CAN_F7R2_FB2_Pos)
- #define CAN_F7R2_FB2 CAN_F7R2_FB2_Msk
- #define CAN_F7R2_FB3_Pos (3U)
- #define CAN_F7R2_FB3_Msk (0x1UL << CAN_F7R2_FB3_Pos)
- #define CAN_F7R2_FB3 CAN_F7R2_FB3_Msk
- #define CAN_F7R2_FB4_Pos (4U)
- #define CAN_F7R2_FB4_Msk (0x1UL << CAN_F7R2_FB4_Pos)
- #define CAN_F7R2_FB4 CAN_F7R2_FB4_Msk
- #define CAN_F7R2_FB5_Pos (5U)
- #define CAN_F7R2_FB5_Msk (0x1UL << CAN_F7R2_FB5_Pos)
- #define CAN_F7R2_FB5 CAN_F7R2_FB5_Msk
- #define CAN_F7R2_FB6_Pos (6U)
- #define CAN_F7R2_FB6_Msk (0x1UL << CAN_F7R2_FB6_Pos)
- #define CAN_F7R2_FB6 CAN_F7R2_FB6_Msk
- #define CAN_F7R2_FB7_Pos (7U)
- #define CAN_F7R2_FB7_Msk (0x1UL << CAN_F7R2_FB7_Pos)
- #define CAN_F7R2_FB7 CAN_F7R2_FB7_Msk
- #define CAN_F7R2_FB8_Pos (8U)
- #define CAN_F7R2_FB8_Msk (0x1UL << CAN_F7R2_FB8_Pos)
- #define CAN_F7R2_FB8 CAN_F7R2_FB8_Msk
- #define CAN_F7R2_FB9_Pos (9U)
- #define CAN_F7R2_FB9_Msk (0x1UL << CAN_F7R2_FB9_Pos)
- #define CAN_F7R2_FB9 CAN_F7R2_FB9_Msk
- #define CAN_F7R2_FB10_Pos (10U)
- #define CAN_F7R2_FB10_Msk (0x1UL << CAN_F7R2_FB10_Pos)
- #define CAN_F7R2_FB10 CAN_F7R2_FB10_Msk
- #define CAN_F7R2_FB11_Pos (11U)
- #define CAN_F7R2_FB11_Msk (0x1UL << CAN_F7R2_FB11_Pos)
- #define CAN_F7R2_FB11 CAN_F7R2_FB11_Msk
- #define CAN_F7R2_FB12_Pos (12U)
- #define CAN_F7R2_FB12_Msk (0x1UL << CAN_F7R2_FB12_Pos)
- #define CAN_F7R2_FB12 CAN_F7R2_FB12_Msk
- #define CAN_F7R2_FB13_Pos (13U)
- #define CAN_F7R2_FB13_Msk (0x1UL << CAN_F7R2_FB13_Pos)
- #define CAN_F7R2_FB13 CAN_F7R2_FB13_Msk
- #define CAN_F7R2_FB14_Pos (14U)
- #define CAN_F7R2_FB14_Msk (0x1UL << CAN_F7R2_FB14_Pos)
- #define CAN_F7R2_FB14 CAN_F7R2_FB14_Msk
- #define CAN_F7R2_FB15_Pos (15U)
- #define CAN_F7R2_FB15_Msk (0x1UL << CAN_F7R2_FB15_Pos)
- #define CAN_F7R2_FB15 CAN_F7R2_FB15_Msk
- #define CAN_F7R2_FB16_Pos (16U)
- #define CAN_F7R2_FB16_Msk (0x1UL << CAN_F7R2_FB16_Pos)
- #define CAN_F7R2_FB16 CAN_F7R2_FB16_Msk
- #define CAN_F7R2_FB17_Pos (17U)
- #define CAN_F7R2_FB17_Msk (0x1UL << CAN_F7R2_FB17_Pos)
- #define CAN_F7R2_FB17 CAN_F7R2_FB17_Msk
- #define CAN_F7R2_FB18_Pos (18U)
- #define CAN_F7R2_FB18_Msk (0x1UL << CAN_F7R2_FB18_Pos)
- #define CAN_F7R2_FB18 CAN_F7R2_FB18_Msk
- #define CAN_F7R2_FB19_Pos (19U)
- #define CAN_F7R2_FB19_Msk (0x1UL << CAN_F7R2_FB19_Pos)
- #define CAN_F7R2_FB19 CAN_F7R2_FB19_Msk
- #define CAN_F7R2_FB20_Pos (20U)
- #define CAN_F7R2_FB20_Msk (0x1UL << CAN_F7R2_FB20_Pos)
- #define CAN_F7R2_FB20 CAN_F7R2_FB20_Msk
- #define CAN_F7R2_FB21_Pos (21U)
- #define CAN_F7R2_FB21_Msk (0x1UL << CAN_F7R2_FB21_Pos)
- #define CAN_F7R2_FB21 CAN_F7R2_FB21_Msk
- #define CAN_F7R2_FB22_Pos (22U)
- #define CAN_F7R2_FB22_Msk (0x1UL << CAN_F7R2_FB22_Pos)
- #define CAN_F7R2_FB22 CAN_F7R2_FB22_Msk
- #define CAN_F7R2_FB23_Pos (23U)
- #define CAN_F7R2_FB23_Msk (0x1UL << CAN_F7R2_FB23_Pos)
- #define CAN_F7R2_FB23 CAN_F7R2_FB23_Msk
- #define CAN_F7R2_FB24_Pos (24U)
- #define CAN_F7R2_FB24_Msk (0x1UL << CAN_F7R2_FB24_Pos)
- #define CAN_F7R2_FB24 CAN_F7R2_FB24_Msk
- #define CAN_F7R2_FB25_Pos (25U)
- #define CAN_F7R2_FB25_Msk (0x1UL << CAN_F7R2_FB25_Pos)
- #define CAN_F7R2_FB25 CAN_F7R2_FB25_Msk
- #define CAN_F7R2_FB26_Pos (26U)
- #define CAN_F7R2_FB26_Msk (0x1UL << CAN_F7R2_FB26_Pos)
- #define CAN_F7R2_FB26 CAN_F7R2_FB26_Msk
- #define CAN_F7R2_FB27_Pos (27U)
- #define CAN_F7R2_FB27_Msk (0x1UL << CAN_F7R2_FB27_Pos)
- #define CAN_F7R2_FB27 CAN_F7R2_FB27_Msk
- #define CAN_F7R2_FB28_Pos (28U)
- #define CAN_F7R2_FB28_Msk (0x1UL << CAN_F7R2_FB28_Pos)
- #define CAN_F7R2_FB28 CAN_F7R2_FB28_Msk
- #define CAN_F7R2_FB29_Pos (29U)
- #define CAN_F7R2_FB29_Msk (0x1UL << CAN_F7R2_FB29_Pos)
- #define CAN_F7R2_FB29 CAN_F7R2_FB29_Msk
- #define CAN_F7R2_FB30_Pos (30U)
- #define CAN_F7R2_FB30_Msk (0x1UL << CAN_F7R2_FB30_Pos)
- #define CAN_F7R2_FB30 CAN_F7R2_FB30_Msk
- #define CAN_F7R2_FB31_Pos (31U)
- #define CAN_F7R2_FB31_Msk (0x1UL << CAN_F7R2_FB31_Pos)
- #define CAN_F7R2_FB31 CAN_F7R2_FB31_Msk
- #define CAN_F8R2_FB0_Pos (0U)
- #define CAN_F8R2_FB0_Msk (0x1UL << CAN_F8R2_FB0_Pos)
- #define CAN_F8R2_FB0 CAN_F8R2_FB0_Msk
- #define CAN_F8R2_FB1_Pos (1U)
- #define CAN_F8R2_FB1_Msk (0x1UL << CAN_F8R2_FB1_Pos)
- #define CAN_F8R2_FB1 CAN_F8R2_FB1_Msk
- #define CAN_F8R2_FB2_Pos (2U)
- #define CAN_F8R2_FB2_Msk (0x1UL << CAN_F8R2_FB2_Pos)
- #define CAN_F8R2_FB2 CAN_F8R2_FB2_Msk
- #define CAN_F8R2_FB3_Pos (3U)
- #define CAN_F8R2_FB3_Msk (0x1UL << CAN_F8R2_FB3_Pos)
- #define CAN_F8R2_FB3 CAN_F8R2_FB3_Msk
- #define CAN_F8R2_FB4_Pos (4U)
- #define CAN_F8R2_FB4_Msk (0x1UL << CAN_F8R2_FB4_Pos)
- #define CAN_F8R2_FB4 CAN_F8R2_FB4_Msk
- #define CAN_F8R2_FB5_Pos (5U)
- #define CAN_F8R2_FB5_Msk (0x1UL << CAN_F8R2_FB5_Pos)
- #define CAN_F8R2_FB5 CAN_F8R2_FB5_Msk
- #define CAN_F8R2_FB6_Pos (6U)
- #define CAN_F8R2_FB6_Msk (0x1UL << CAN_F8R2_FB6_Pos)
- #define CAN_F8R2_FB6 CAN_F8R2_FB6_Msk
- #define CAN_F8R2_FB7_Pos (7U)
- #define CAN_F8R2_FB7_Msk (0x1UL << CAN_F8R2_FB7_Pos)
- #define CAN_F8R2_FB7 CAN_F8R2_FB7_Msk
- #define CAN_F8R2_FB8_Pos (8U)
- #define CAN_F8R2_FB8_Msk (0x1UL << CAN_F8R2_FB8_Pos)
- #define CAN_F8R2_FB8 CAN_F8R2_FB8_Msk
- #define CAN_F8R2_FB9_Pos (9U)
- #define CAN_F8R2_FB9_Msk (0x1UL << CAN_F8R2_FB9_Pos)
- #define CAN_F8R2_FB9 CAN_F8R2_FB9_Msk
- #define CAN_F8R2_FB10_Pos (10U)
- #define CAN_F8R2_FB10_Msk (0x1UL << CAN_F8R2_FB10_Pos)
- #define CAN_F8R2_FB10 CAN_F8R2_FB10_Msk
- #define CAN_F8R2_FB11_Pos (11U)
- #define CAN_F8R2_FB11_Msk (0x1UL << CAN_F8R2_FB11_Pos)
- #define CAN_F8R2_FB11 CAN_F8R2_FB11_Msk
- #define CAN_F8R2_FB12_Pos (12U)
- #define CAN_F8R2_FB12_Msk (0x1UL << CAN_F8R2_FB12_Pos)
- #define CAN_F8R2_FB12 CAN_F8R2_FB12_Msk
- #define CAN_F8R2_FB13_Pos (13U)
- #define CAN_F8R2_FB13_Msk (0x1UL << CAN_F8R2_FB13_Pos)
- #define CAN_F8R2_FB13 CAN_F8R2_FB13_Msk
- #define CAN_F8R2_FB14_Pos (14U)
- #define CAN_F8R2_FB14_Msk (0x1UL << CAN_F8R2_FB14_Pos)
- #define CAN_F8R2_FB14 CAN_F8R2_FB14_Msk
- #define CAN_F8R2_FB15_Pos (15U)
- #define CAN_F8R2_FB15_Msk (0x1UL << CAN_F8R2_FB15_Pos)
- #define CAN_F8R2_FB15 CAN_F8R2_FB15_Msk
- #define CAN_F8R2_FB16_Pos (16U)
- #define CAN_F8R2_FB16_Msk (0x1UL << CAN_F8R2_FB16_Pos)
- #define CAN_F8R2_FB16 CAN_F8R2_FB16_Msk
- #define CAN_F8R2_FB17_Pos (17U)
- #define CAN_F8R2_FB17_Msk (0x1UL << CAN_F8R2_FB17_Pos)
- #define CAN_F8R2_FB17 CAN_F8R2_FB17_Msk
- #define CAN_F8R2_FB18_Pos (18U)
- #define CAN_F8R2_FB18_Msk (0x1UL << CAN_F8R2_FB18_Pos)
- #define CAN_F8R2_FB18 CAN_F8R2_FB18_Msk
- #define CAN_F8R2_FB19_Pos (19U)
- #define CAN_F8R2_FB19_Msk (0x1UL << CAN_F8R2_FB19_Pos)
- #define CAN_F8R2_FB19 CAN_F8R2_FB19_Msk
- #define CAN_F8R2_FB20_Pos (20U)
- #define CAN_F8R2_FB20_Msk (0x1UL << CAN_F8R2_FB20_Pos)
- #define CAN_F8R2_FB20 CAN_F8R2_FB20_Msk
- #define CAN_F8R2_FB21_Pos (21U)
- #define CAN_F8R2_FB21_Msk (0x1UL << CAN_F8R2_FB21_Pos)
- #define CAN_F8R2_FB21 CAN_F8R2_FB21_Msk
- #define CAN_F8R2_FB22_Pos (22U)
- #define CAN_F8R2_FB22_Msk (0x1UL << CAN_F8R2_FB22_Pos)
- #define CAN_F8R2_FB22 CAN_F8R2_FB22_Msk
- #define CAN_F8R2_FB23_Pos (23U)
- #define CAN_F8R2_FB23_Msk (0x1UL << CAN_F8R2_FB23_Pos)
- #define CAN_F8R2_FB23 CAN_F8R2_FB23_Msk
- #define CAN_F8R2_FB24_Pos (24U)
- #define CAN_F8R2_FB24_Msk (0x1UL << CAN_F8R2_FB24_Pos)
- #define CAN_F8R2_FB24 CAN_F8R2_FB24_Msk
- #define CAN_F8R2_FB25_Pos (25U)
- #define CAN_F8R2_FB25_Msk (0x1UL << CAN_F8R2_FB25_Pos)
- #define CAN_F8R2_FB25 CAN_F8R2_FB25_Msk
- #define CAN_F8R2_FB26_Pos (26U)
- #define CAN_F8R2_FB26_Msk (0x1UL << CAN_F8R2_FB26_Pos)
- #define CAN_F8R2_FB26 CAN_F8R2_FB26_Msk
- #define CAN_F8R2_FB27_Pos (27U)
- #define CAN_F8R2_FB27_Msk (0x1UL << CAN_F8R2_FB27_Pos)
- #define CAN_F8R2_FB27 CAN_F8R2_FB27_Msk
- #define CAN_F8R2_FB28_Pos (28U)
- #define CAN_F8R2_FB28_Msk (0x1UL << CAN_F8R2_FB28_Pos)
- #define CAN_F8R2_FB28 CAN_F8R2_FB28_Msk
- #define CAN_F8R2_FB29_Pos (29U)
- #define CAN_F8R2_FB29_Msk (0x1UL << CAN_F8R2_FB29_Pos)
- #define CAN_F8R2_FB29 CAN_F8R2_FB29_Msk
- #define CAN_F8R2_FB30_Pos (30U)
- #define CAN_F8R2_FB30_Msk (0x1UL << CAN_F8R2_FB30_Pos)
- #define CAN_F8R2_FB30 CAN_F8R2_FB30_Msk
- #define CAN_F8R2_FB31_Pos (31U)
- #define CAN_F8R2_FB31_Msk (0x1UL << CAN_F8R2_FB31_Pos)
- #define CAN_F8R2_FB31 CAN_F8R2_FB31_Msk
- #define CAN_F9R2_FB0_Pos (0U)
- #define CAN_F9R2_FB0_Msk (0x1UL << CAN_F9R2_FB0_Pos)
- #define CAN_F9R2_FB0 CAN_F9R2_FB0_Msk
- #define CAN_F9R2_FB1_Pos (1U)
- #define CAN_F9R2_FB1_Msk (0x1UL << CAN_F9R2_FB1_Pos)
- #define CAN_F9R2_FB1 CAN_F9R2_FB1_Msk
- #define CAN_F9R2_FB2_Pos (2U)
- #define CAN_F9R2_FB2_Msk (0x1UL << CAN_F9R2_FB2_Pos)
- #define CAN_F9R2_FB2 CAN_F9R2_FB2_Msk
- #define CAN_F9R2_FB3_Pos (3U)
- #define CAN_F9R2_FB3_Msk (0x1UL << CAN_F9R2_FB3_Pos)
- #define CAN_F9R2_FB3 CAN_F9R2_FB3_Msk
- #define CAN_F9R2_FB4_Pos (4U)
- #define CAN_F9R2_FB4_Msk (0x1UL << CAN_F9R2_FB4_Pos)
- #define CAN_F9R2_FB4 CAN_F9R2_FB4_Msk
- #define CAN_F9R2_FB5_Pos (5U)
- #define CAN_F9R2_FB5_Msk (0x1UL << CAN_F9R2_FB5_Pos)
- #define CAN_F9R2_FB5 CAN_F9R2_FB5_Msk
- #define CAN_F9R2_FB6_Pos (6U)
- #define CAN_F9R2_FB6_Msk (0x1UL << CAN_F9R2_FB6_Pos)
- #define CAN_F9R2_FB6 CAN_F9R2_FB6_Msk
- #define CAN_F9R2_FB7_Pos (7U)
- #define CAN_F9R2_FB7_Msk (0x1UL << CAN_F9R2_FB7_Pos)
- #define CAN_F9R2_FB7 CAN_F9R2_FB7_Msk
- #define CAN_F9R2_FB8_Pos (8U)
- #define CAN_F9R2_FB8_Msk (0x1UL << CAN_F9R2_FB8_Pos)
- #define CAN_F9R2_FB8 CAN_F9R2_FB8_Msk
- #define CAN_F9R2_FB9_Pos (9U)
- #define CAN_F9R2_FB9_Msk (0x1UL << CAN_F9R2_FB9_Pos)
- #define CAN_F9R2_FB9 CAN_F9R2_FB9_Msk
- #define CAN_F9R2_FB10_Pos (10U)
- #define CAN_F9R2_FB10_Msk (0x1UL << CAN_F9R2_FB10_Pos)
- #define CAN_F9R2_FB10 CAN_F9R2_FB10_Msk
- #define CAN_F9R2_FB11_Pos (11U)
- #define CAN_F9R2_FB11_Msk (0x1UL << CAN_F9R2_FB11_Pos)
- #define CAN_F9R2_FB11 CAN_F9R2_FB11_Msk
- #define CAN_F9R2_FB12_Pos (12U)
- #define CAN_F9R2_FB12_Msk (0x1UL << CAN_F9R2_FB12_Pos)
- #define CAN_F9R2_FB12 CAN_F9R2_FB12_Msk
- #define CAN_F9R2_FB13_Pos (13U)
- #define CAN_F9R2_FB13_Msk (0x1UL << CAN_F9R2_FB13_Pos)
- #define CAN_F9R2_FB13 CAN_F9R2_FB13_Msk
- #define CAN_F9R2_FB14_Pos (14U)
- #define CAN_F9R2_FB14_Msk (0x1UL << CAN_F9R2_FB14_Pos)
- #define CAN_F9R2_FB14 CAN_F9R2_FB14_Msk
- #define CAN_F9R2_FB15_Pos (15U)
- #define CAN_F9R2_FB15_Msk (0x1UL << CAN_F9R2_FB15_Pos)
- #define CAN_F9R2_FB15 CAN_F9R2_FB15_Msk
- #define CAN_F9R2_FB16_Pos (16U)
- #define CAN_F9R2_FB16_Msk (0x1UL << CAN_F9R2_FB16_Pos)
- #define CAN_F9R2_FB16 CAN_F9R2_FB16_Msk
- #define CAN_F9R2_FB17_Pos (17U)
- #define CAN_F9R2_FB17_Msk (0x1UL << CAN_F9R2_FB17_Pos)
- #define CAN_F9R2_FB17 CAN_F9R2_FB17_Msk
- #define CAN_F9R2_FB18_Pos (18U)
- #define CAN_F9R2_FB18_Msk (0x1UL << CAN_F9R2_FB18_Pos)
- #define CAN_F9R2_FB18 CAN_F9R2_FB18_Msk
- #define CAN_F9R2_FB19_Pos (19U)
- #define CAN_F9R2_FB19_Msk (0x1UL << CAN_F9R2_FB19_Pos)
- #define CAN_F9R2_FB19 CAN_F9R2_FB19_Msk
- #define CAN_F9R2_FB20_Pos (20U)
- #define CAN_F9R2_FB20_Msk (0x1UL << CAN_F9R2_FB20_Pos)
- #define CAN_F9R2_FB20 CAN_F9R2_FB20_Msk
- #define CAN_F9R2_FB21_Pos (21U)
- #define CAN_F9R2_FB21_Msk (0x1UL << CAN_F9R2_FB21_Pos)
- #define CAN_F9R2_FB21 CAN_F9R2_FB21_Msk
- #define CAN_F9R2_FB22_Pos (22U)
- #define CAN_F9R2_FB22_Msk (0x1UL << CAN_F9R2_FB22_Pos)
- #define CAN_F9R2_FB22 CAN_F9R2_FB22_Msk
- #define CAN_F9R2_FB23_Pos (23U)
- #define CAN_F9R2_FB23_Msk (0x1UL << CAN_F9R2_FB23_Pos)
- #define CAN_F9R2_FB23 CAN_F9R2_FB23_Msk
- #define CAN_F9R2_FB24_Pos (24U)
- #define CAN_F9R2_FB24_Msk (0x1UL << CAN_F9R2_FB24_Pos)
- #define CAN_F9R2_FB24 CAN_F9R2_FB24_Msk
- #define CAN_F9R2_FB25_Pos (25U)
- #define CAN_F9R2_FB25_Msk (0x1UL << CAN_F9R2_FB25_Pos)
- #define CAN_F9R2_FB25 CAN_F9R2_FB25_Msk
- #define CAN_F9R2_FB26_Pos (26U)
- #define CAN_F9R2_FB26_Msk (0x1UL << CAN_F9R2_FB26_Pos)
- #define CAN_F9R2_FB26 CAN_F9R2_FB26_Msk
- #define CAN_F9R2_FB27_Pos (27U)
- #define CAN_F9R2_FB27_Msk (0x1UL << CAN_F9R2_FB27_Pos)
- #define CAN_F9R2_FB27 CAN_F9R2_FB27_Msk
- #define CAN_F9R2_FB28_Pos (28U)
- #define CAN_F9R2_FB28_Msk (0x1UL << CAN_F9R2_FB28_Pos)
- #define CAN_F9R2_FB28 CAN_F9R2_FB28_Msk
- #define CAN_F9R2_FB29_Pos (29U)
- #define CAN_F9R2_FB29_Msk (0x1UL << CAN_F9R2_FB29_Pos)
- #define CAN_F9R2_FB29 CAN_F9R2_FB29_Msk
- #define CAN_F9R2_FB30_Pos (30U)
- #define CAN_F9R2_FB30_Msk (0x1UL << CAN_F9R2_FB30_Pos)
- #define CAN_F9R2_FB30 CAN_F9R2_FB30_Msk
- #define CAN_F9R2_FB31_Pos (31U)
- #define CAN_F9R2_FB31_Msk (0x1UL << CAN_F9R2_FB31_Pos)
- #define CAN_F9R2_FB31 CAN_F9R2_FB31_Msk
- #define CAN_F10R2_FB0_Pos (0U)
- #define CAN_F10R2_FB0_Msk (0x1UL << CAN_F10R2_FB0_Pos)
- #define CAN_F10R2_FB0 CAN_F10R2_FB0_Msk
- #define CAN_F10R2_FB1_Pos (1U)
- #define CAN_F10R2_FB1_Msk (0x1UL << CAN_F10R2_FB1_Pos)
- #define CAN_F10R2_FB1 CAN_F10R2_FB1_Msk
- #define CAN_F10R2_FB2_Pos (2U)
- #define CAN_F10R2_FB2_Msk (0x1UL << CAN_F10R2_FB2_Pos)
- #define CAN_F10R2_FB2 CAN_F10R2_FB2_Msk
- #define CAN_F10R2_FB3_Pos (3U)
- #define CAN_F10R2_FB3_Msk (0x1UL << CAN_F10R2_FB3_Pos)
- #define CAN_F10R2_FB3 CAN_F10R2_FB3_Msk
- #define CAN_F10R2_FB4_Pos (4U)
- #define CAN_F10R2_FB4_Msk (0x1UL << CAN_F10R2_FB4_Pos)
- #define CAN_F10R2_FB4 CAN_F10R2_FB4_Msk
- #define CAN_F10R2_FB5_Pos (5U)
- #define CAN_F10R2_FB5_Msk (0x1UL << CAN_F10R2_FB5_Pos)
- #define CAN_F10R2_FB5 CAN_F10R2_FB5_Msk
- #define CAN_F10R2_FB6_Pos (6U)
- #define CAN_F10R2_FB6_Msk (0x1UL << CAN_F10R2_FB6_Pos)
- #define CAN_F10R2_FB6 CAN_F10R2_FB6_Msk
- #define CAN_F10R2_FB7_Pos (7U)
- #define CAN_F10R2_FB7_Msk (0x1UL << CAN_F10R2_FB7_Pos)
- #define CAN_F10R2_FB7 CAN_F10R2_FB7_Msk
- #define CAN_F10R2_FB8_Pos (8U)
- #define CAN_F10R2_FB8_Msk (0x1UL << CAN_F10R2_FB8_Pos)
- #define CAN_F10R2_FB8 CAN_F10R2_FB8_Msk
- #define CAN_F10R2_FB9_Pos (9U)
- #define CAN_F10R2_FB9_Msk (0x1UL << CAN_F10R2_FB9_Pos)
- #define CAN_F10R2_FB9 CAN_F10R2_FB9_Msk
- #define CAN_F10R2_FB10_Pos (10U)
- #define CAN_F10R2_FB10_Msk (0x1UL << CAN_F10R2_FB10_Pos)
- #define CAN_F10R2_FB10 CAN_F10R2_FB10_Msk
- #define CAN_F10R2_FB11_Pos (11U)
- #define CAN_F10R2_FB11_Msk (0x1UL << CAN_F10R2_FB11_Pos)
- #define CAN_F10R2_FB11 CAN_F10R2_FB11_Msk
- #define CAN_F10R2_FB12_Pos (12U)
- #define CAN_F10R2_FB12_Msk (0x1UL << CAN_F10R2_FB12_Pos)
- #define CAN_F10R2_FB12 CAN_F10R2_FB12_Msk
- #define CAN_F10R2_FB13_Pos (13U)
- #define CAN_F10R2_FB13_Msk (0x1UL << CAN_F10R2_FB13_Pos)
- #define CAN_F10R2_FB13 CAN_F10R2_FB13_Msk
- #define CAN_F10R2_FB14_Pos (14U)
- #define CAN_F10R2_FB14_Msk (0x1UL << CAN_F10R2_FB14_Pos)
- #define CAN_F10R2_FB14 CAN_F10R2_FB14_Msk
- #define CAN_F10R2_FB15_Pos (15U)
- #define CAN_F10R2_FB15_Msk (0x1UL << CAN_F10R2_FB15_Pos)
- #define CAN_F10R2_FB15 CAN_F10R2_FB15_Msk
- #define CAN_F10R2_FB16_Pos (16U)
- #define CAN_F10R2_FB16_Msk (0x1UL << CAN_F10R2_FB16_Pos)
- #define CAN_F10R2_FB16 CAN_F10R2_FB16_Msk
- #define CAN_F10R2_FB17_Pos (17U)
- #define CAN_F10R2_FB17_Msk (0x1UL << CAN_F10R2_FB17_Pos)
- #define CAN_F10R2_FB17 CAN_F10R2_FB17_Msk
- #define CAN_F10R2_FB18_Pos (18U)
- #define CAN_F10R2_FB18_Msk (0x1UL << CAN_F10R2_FB18_Pos)
- #define CAN_F10R2_FB18 CAN_F10R2_FB18_Msk
- #define CAN_F10R2_FB19_Pos (19U)
- #define CAN_F10R2_FB19_Msk (0x1UL << CAN_F10R2_FB19_Pos)
- #define CAN_F10R2_FB19 CAN_F10R2_FB19_Msk
- #define CAN_F10R2_FB20_Pos (20U)
- #define CAN_F10R2_FB20_Msk (0x1UL << CAN_F10R2_FB20_Pos)
- #define CAN_F10R2_FB20 CAN_F10R2_FB20_Msk
- #define CAN_F10R2_FB21_Pos (21U)
- #define CAN_F10R2_FB21_Msk (0x1UL << CAN_F10R2_FB21_Pos)
- #define CAN_F10R2_FB21 CAN_F10R2_FB21_Msk
- #define CAN_F10R2_FB22_Pos (22U)
- #define CAN_F10R2_FB22_Msk (0x1UL << CAN_F10R2_FB22_Pos)
- #define CAN_F10R2_FB22 CAN_F10R2_FB22_Msk
- #define CAN_F10R2_FB23_Pos (23U)
- #define CAN_F10R2_FB23_Msk (0x1UL << CAN_F10R2_FB23_Pos)
- #define CAN_F10R2_FB23 CAN_F10R2_FB23_Msk
- #define CAN_F10R2_FB24_Pos (24U)
- #define CAN_F10R2_FB24_Msk (0x1UL << CAN_F10R2_FB24_Pos)
- #define CAN_F10R2_FB24 CAN_F10R2_FB24_Msk
- #define CAN_F10R2_FB25_Pos (25U)
- #define CAN_F10R2_FB25_Msk (0x1UL << CAN_F10R2_FB25_Pos)
- #define CAN_F10R2_FB25 CAN_F10R2_FB25_Msk
- #define CAN_F10R2_FB26_Pos (26U)
- #define CAN_F10R2_FB26_Msk (0x1UL << CAN_F10R2_FB26_Pos)
- #define CAN_F10R2_FB26 CAN_F10R2_FB26_Msk
- #define CAN_F10R2_FB27_Pos (27U)
- #define CAN_F10R2_FB27_Msk (0x1UL << CAN_F10R2_FB27_Pos)
- #define CAN_F10R2_FB27 CAN_F10R2_FB27_Msk
- #define CAN_F10R2_FB28_Pos (28U)
- #define CAN_F10R2_FB28_Msk (0x1UL << CAN_F10R2_FB28_Pos)
- #define CAN_F10R2_FB28 CAN_F10R2_FB28_Msk
- #define CAN_F10R2_FB29_Pos (29U)
- #define CAN_F10R2_FB29_Msk (0x1UL << CAN_F10R2_FB29_Pos)
- #define CAN_F10R2_FB29 CAN_F10R2_FB29_Msk
- #define CAN_F10R2_FB30_Pos (30U)
- #define CAN_F10R2_FB30_Msk (0x1UL << CAN_F10R2_FB30_Pos)
- #define CAN_F10R2_FB30 CAN_F10R2_FB30_Msk
- #define CAN_F10R2_FB31_Pos (31U)
- #define CAN_F10R2_FB31_Msk (0x1UL << CAN_F10R2_FB31_Pos)
- #define CAN_F10R2_FB31 CAN_F10R2_FB31_Msk
- #define CAN_F11R2_FB0_Pos (0U)
- #define CAN_F11R2_FB0_Msk (0x1UL << CAN_F11R2_FB0_Pos)
- #define CAN_F11R2_FB0 CAN_F11R2_FB0_Msk
- #define CAN_F11R2_FB1_Pos (1U)
- #define CAN_F11R2_FB1_Msk (0x1UL << CAN_F11R2_FB1_Pos)
- #define CAN_F11R2_FB1 CAN_F11R2_FB1_Msk
- #define CAN_F11R2_FB2_Pos (2U)
- #define CAN_F11R2_FB2_Msk (0x1UL << CAN_F11R2_FB2_Pos)
- #define CAN_F11R2_FB2 CAN_F11R2_FB2_Msk
- #define CAN_F11R2_FB3_Pos (3U)
- #define CAN_F11R2_FB3_Msk (0x1UL << CAN_F11R2_FB3_Pos)
- #define CAN_F11R2_FB3 CAN_F11R2_FB3_Msk
- #define CAN_F11R2_FB4_Pos (4U)
- #define CAN_F11R2_FB4_Msk (0x1UL << CAN_F11R2_FB4_Pos)
- #define CAN_F11R2_FB4 CAN_F11R2_FB4_Msk
- #define CAN_F11R2_FB5_Pos (5U)
- #define CAN_F11R2_FB5_Msk (0x1UL << CAN_F11R2_FB5_Pos)
- #define CAN_F11R2_FB5 CAN_F11R2_FB5_Msk
- #define CAN_F11R2_FB6_Pos (6U)
- #define CAN_F11R2_FB6_Msk (0x1UL << CAN_F11R2_FB6_Pos)
- #define CAN_F11R2_FB6 CAN_F11R2_FB6_Msk
- #define CAN_F11R2_FB7_Pos (7U)
- #define CAN_F11R2_FB7_Msk (0x1UL << CAN_F11R2_FB7_Pos)
- #define CAN_F11R2_FB7 CAN_F11R2_FB7_Msk
- #define CAN_F11R2_FB8_Pos (8U)
- #define CAN_F11R2_FB8_Msk (0x1UL << CAN_F11R2_FB8_Pos)
- #define CAN_F11R2_FB8 CAN_F11R2_FB8_Msk
- #define CAN_F11R2_FB9_Pos (9U)
- #define CAN_F11R2_FB9_Msk (0x1UL << CAN_F11R2_FB9_Pos)
- #define CAN_F11R2_FB9 CAN_F11R2_FB9_Msk
- #define CAN_F11R2_FB10_Pos (10U)
- #define CAN_F11R2_FB10_Msk (0x1UL << CAN_F11R2_FB10_Pos)
- #define CAN_F11R2_FB10 CAN_F11R2_FB10_Msk
- #define CAN_F11R2_FB11_Pos (11U)
- #define CAN_F11R2_FB11_Msk (0x1UL << CAN_F11R2_FB11_Pos)
- #define CAN_F11R2_FB11 CAN_F11R2_FB11_Msk
- #define CAN_F11R2_FB12_Pos (12U)
- #define CAN_F11R2_FB12_Msk (0x1UL << CAN_F11R2_FB12_Pos)
- #define CAN_F11R2_FB12 CAN_F11R2_FB12_Msk
- #define CAN_F11R2_FB13_Pos (13U)
- #define CAN_F11R2_FB13_Msk (0x1UL << CAN_F11R2_FB13_Pos)
- #define CAN_F11R2_FB13 CAN_F11R2_FB13_Msk
- #define CAN_F11R2_FB14_Pos (14U)
- #define CAN_F11R2_FB14_Msk (0x1UL << CAN_F11R2_FB14_Pos)
- #define CAN_F11R2_FB14 CAN_F11R2_FB14_Msk
- #define CAN_F11R2_FB15_Pos (15U)
- #define CAN_F11R2_FB15_Msk (0x1UL << CAN_F11R2_FB15_Pos)
- #define CAN_F11R2_FB15 CAN_F11R2_FB15_Msk
- #define CAN_F11R2_FB16_Pos (16U)
- #define CAN_F11R2_FB16_Msk (0x1UL << CAN_F11R2_FB16_Pos)
- #define CAN_F11R2_FB16 CAN_F11R2_FB16_Msk
- #define CAN_F11R2_FB17_Pos (17U)
- #define CAN_F11R2_FB17_Msk (0x1UL << CAN_F11R2_FB17_Pos)
- #define CAN_F11R2_FB17 CAN_F11R2_FB17_Msk
- #define CAN_F11R2_FB18_Pos (18U)
- #define CAN_F11R2_FB18_Msk (0x1UL << CAN_F11R2_FB18_Pos)
- #define CAN_F11R2_FB18 CAN_F11R2_FB18_Msk
- #define CAN_F11R2_FB19_Pos (19U)
- #define CAN_F11R2_FB19_Msk (0x1UL << CAN_F11R2_FB19_Pos)
- #define CAN_F11R2_FB19 CAN_F11R2_FB19_Msk
- #define CAN_F11R2_FB20_Pos (20U)
- #define CAN_F11R2_FB20_Msk (0x1UL << CAN_F11R2_FB20_Pos)
- #define CAN_F11R2_FB20 CAN_F11R2_FB20_Msk
- #define CAN_F11R2_FB21_Pos (21U)
- #define CAN_F11R2_FB21_Msk (0x1UL << CAN_F11R2_FB21_Pos)
- #define CAN_F11R2_FB21 CAN_F11R2_FB21_Msk
- #define CAN_F11R2_FB22_Pos (22U)
- #define CAN_F11R2_FB22_Msk (0x1UL << CAN_F11R2_FB22_Pos)
- #define CAN_F11R2_FB22 CAN_F11R2_FB22_Msk
- #define CAN_F11R2_FB23_Pos (23U)
- #define CAN_F11R2_FB23_Msk (0x1UL << CAN_F11R2_FB23_Pos)
- #define CAN_F11R2_FB23 CAN_F11R2_FB23_Msk
- #define CAN_F11R2_FB24_Pos (24U)
- #define CAN_F11R2_FB24_Msk (0x1UL << CAN_F11R2_FB24_Pos)
- #define CAN_F11R2_FB24 CAN_F11R2_FB24_Msk
- #define CAN_F11R2_FB25_Pos (25U)
- #define CAN_F11R2_FB25_Msk (0x1UL << CAN_F11R2_FB25_Pos)
- #define CAN_F11R2_FB25 CAN_F11R2_FB25_Msk
- #define CAN_F11R2_FB26_Pos (26U)
- #define CAN_F11R2_FB26_Msk (0x1UL << CAN_F11R2_FB26_Pos)
- #define CAN_F11R2_FB26 CAN_F11R2_FB26_Msk
- #define CAN_F11R2_FB27_Pos (27U)
- #define CAN_F11R2_FB27_Msk (0x1UL << CAN_F11R2_FB27_Pos)
- #define CAN_F11R2_FB27 CAN_F11R2_FB27_Msk
- #define CAN_F11R2_FB28_Pos (28U)
- #define CAN_F11R2_FB28_Msk (0x1UL << CAN_F11R2_FB28_Pos)
- #define CAN_F11R2_FB28 CAN_F11R2_FB28_Msk
- #define CAN_F11R2_FB29_Pos (29U)
- #define CAN_F11R2_FB29_Msk (0x1UL << CAN_F11R2_FB29_Pos)
- #define CAN_F11R2_FB29 CAN_F11R2_FB29_Msk
- #define CAN_F11R2_FB30_Pos (30U)
- #define CAN_F11R2_FB30_Msk (0x1UL << CAN_F11R2_FB30_Pos)
- #define CAN_F11R2_FB30 CAN_F11R2_FB30_Msk
- #define CAN_F11R2_FB31_Pos (31U)
- #define CAN_F11R2_FB31_Msk (0x1UL << CAN_F11R2_FB31_Pos)
- #define CAN_F11R2_FB31 CAN_F11R2_FB31_Msk
- #define CAN_F12R2_FB0_Pos (0U)
- #define CAN_F12R2_FB0_Msk (0x1UL << CAN_F12R2_FB0_Pos)
- #define CAN_F12R2_FB0 CAN_F12R2_FB0_Msk
- #define CAN_F12R2_FB1_Pos (1U)
- #define CAN_F12R2_FB1_Msk (0x1UL << CAN_F12R2_FB1_Pos)
- #define CAN_F12R2_FB1 CAN_F12R2_FB1_Msk
- #define CAN_F12R2_FB2_Pos (2U)
- #define CAN_F12R2_FB2_Msk (0x1UL << CAN_F12R2_FB2_Pos)
- #define CAN_F12R2_FB2 CAN_F12R2_FB2_Msk
- #define CAN_F12R2_FB3_Pos (3U)
- #define CAN_F12R2_FB3_Msk (0x1UL << CAN_F12R2_FB3_Pos)
- #define CAN_F12R2_FB3 CAN_F12R2_FB3_Msk
- #define CAN_F12R2_FB4_Pos (4U)
- #define CAN_F12R2_FB4_Msk (0x1UL << CAN_F12R2_FB4_Pos)
- #define CAN_F12R2_FB4 CAN_F12R2_FB4_Msk
- #define CAN_F12R2_FB5_Pos (5U)
- #define CAN_F12R2_FB5_Msk (0x1UL << CAN_F12R2_FB5_Pos)
- #define CAN_F12R2_FB5 CAN_F12R2_FB5_Msk
- #define CAN_F12R2_FB6_Pos (6U)
- #define CAN_F12R2_FB6_Msk (0x1UL << CAN_F12R2_FB6_Pos)
- #define CAN_F12R2_FB6 CAN_F12R2_FB6_Msk
- #define CAN_F12R2_FB7_Pos (7U)
- #define CAN_F12R2_FB7_Msk (0x1UL << CAN_F12R2_FB7_Pos)
- #define CAN_F12R2_FB7 CAN_F12R2_FB7_Msk
- #define CAN_F12R2_FB8_Pos (8U)
- #define CAN_F12R2_FB8_Msk (0x1UL << CAN_F12R2_FB8_Pos)
- #define CAN_F12R2_FB8 CAN_F12R2_FB8_Msk
- #define CAN_F12R2_FB9_Pos (9U)
- #define CAN_F12R2_FB9_Msk (0x1UL << CAN_F12R2_FB9_Pos)
- #define CAN_F12R2_FB9 CAN_F12R2_FB9_Msk
- #define CAN_F12R2_FB10_Pos (10U)
- #define CAN_F12R2_FB10_Msk (0x1UL << CAN_F12R2_FB10_Pos)
- #define CAN_F12R2_FB10 CAN_F12R2_FB10_Msk
- #define CAN_F12R2_FB11_Pos (11U)
- #define CAN_F12R2_FB11_Msk (0x1UL << CAN_F12R2_FB11_Pos)
- #define CAN_F12R2_FB11 CAN_F12R2_FB11_Msk
- #define CAN_F12R2_FB12_Pos (12U)
- #define CAN_F12R2_FB12_Msk (0x1UL << CAN_F12R2_FB12_Pos)
- #define CAN_F12R2_FB12 CAN_F12R2_FB12_Msk
- #define CAN_F12R2_FB13_Pos (13U)
- #define CAN_F12R2_FB13_Msk (0x1UL << CAN_F12R2_FB13_Pos)
- #define CAN_F12R2_FB13 CAN_F12R2_FB13_Msk
- #define CAN_F12R2_FB14_Pos (14U)
- #define CAN_F12R2_FB14_Msk (0x1UL << CAN_F12R2_FB14_Pos)
- #define CAN_F12R2_FB14 CAN_F12R2_FB14_Msk
- #define CAN_F12R2_FB15_Pos (15U)
- #define CAN_F12R2_FB15_Msk (0x1UL << CAN_F12R2_FB15_Pos)
- #define CAN_F12R2_FB15 CAN_F12R2_FB15_Msk
- #define CAN_F12R2_FB16_Pos (16U)
- #define CAN_F12R2_FB16_Msk (0x1UL << CAN_F12R2_FB16_Pos)
- #define CAN_F12R2_FB16 CAN_F12R2_FB16_Msk
- #define CAN_F12R2_FB17_Pos (17U)
- #define CAN_F12R2_FB17_Msk (0x1UL << CAN_F12R2_FB17_Pos)
- #define CAN_F12R2_FB17 CAN_F12R2_FB17_Msk
- #define CAN_F12R2_FB18_Pos (18U)
- #define CAN_F12R2_FB18_Msk (0x1UL << CAN_F12R2_FB18_Pos)
- #define CAN_F12R2_FB18 CAN_F12R2_FB18_Msk
- #define CAN_F12R2_FB19_Pos (19U)
- #define CAN_F12R2_FB19_Msk (0x1UL << CAN_F12R2_FB19_Pos)
- #define CAN_F12R2_FB19 CAN_F12R2_FB19_Msk
- #define CAN_F12R2_FB20_Pos (20U)
- #define CAN_F12R2_FB20_Msk (0x1UL << CAN_F12R2_FB20_Pos)
- #define CAN_F12R2_FB20 CAN_F12R2_FB20_Msk
- #define CAN_F12R2_FB21_Pos (21U)
- #define CAN_F12R2_FB21_Msk (0x1UL << CAN_F12R2_FB21_Pos)
- #define CAN_F12R2_FB21 CAN_F12R2_FB21_Msk
- #define CAN_F12R2_FB22_Pos (22U)
- #define CAN_F12R2_FB22_Msk (0x1UL << CAN_F12R2_FB22_Pos)
- #define CAN_F12R2_FB22 CAN_F12R2_FB22_Msk
- #define CAN_F12R2_FB23_Pos (23U)
- #define CAN_F12R2_FB23_Msk (0x1UL << CAN_F12R2_FB23_Pos)
- #define CAN_F12R2_FB23 CAN_F12R2_FB23_Msk
- #define CAN_F12R2_FB24_Pos (24U)
- #define CAN_F12R2_FB24_Msk (0x1UL << CAN_F12R2_FB24_Pos)
- #define CAN_F12R2_FB24 CAN_F12R2_FB24_Msk
- #define CAN_F12R2_FB25_Pos (25U)
- #define CAN_F12R2_FB25_Msk (0x1UL << CAN_F12R2_FB25_Pos)
- #define CAN_F12R2_FB25 CAN_F12R2_FB25_Msk
- #define CAN_F12R2_FB26_Pos (26U)
- #define CAN_F12R2_FB26_Msk (0x1UL << CAN_F12R2_FB26_Pos)
- #define CAN_F12R2_FB26 CAN_F12R2_FB26_Msk
- #define CAN_F12R2_FB27_Pos (27U)
- #define CAN_F12R2_FB27_Msk (0x1UL << CAN_F12R2_FB27_Pos)
- #define CAN_F12R2_FB27 CAN_F12R2_FB27_Msk
- #define CAN_F12R2_FB28_Pos (28U)
- #define CAN_F12R2_FB28_Msk (0x1UL << CAN_F12R2_FB28_Pos)
- #define CAN_F12R2_FB28 CAN_F12R2_FB28_Msk
- #define CAN_F12R2_FB29_Pos (29U)
- #define CAN_F12R2_FB29_Msk (0x1UL << CAN_F12R2_FB29_Pos)
- #define CAN_F12R2_FB29 CAN_F12R2_FB29_Msk
- #define CAN_F12R2_FB30_Pos (30U)
- #define CAN_F12R2_FB30_Msk (0x1UL << CAN_F12R2_FB30_Pos)
- #define CAN_F12R2_FB30 CAN_F12R2_FB30_Msk
- #define CAN_F12R2_FB31_Pos (31U)
- #define CAN_F12R2_FB31_Msk (0x1UL << CAN_F12R2_FB31_Pos)
- #define CAN_F12R2_FB31 CAN_F12R2_FB31_Msk
- #define CAN_F13R2_FB0_Pos (0U)
- #define CAN_F13R2_FB0_Msk (0x1UL << CAN_F13R2_FB0_Pos)
- #define CAN_F13R2_FB0 CAN_F13R2_FB0_Msk
- #define CAN_F13R2_FB1_Pos (1U)
- #define CAN_F13R2_FB1_Msk (0x1UL << CAN_F13R2_FB1_Pos)
- #define CAN_F13R2_FB1 CAN_F13R2_FB1_Msk
- #define CAN_F13R2_FB2_Pos (2U)
- #define CAN_F13R2_FB2_Msk (0x1UL << CAN_F13R2_FB2_Pos)
- #define CAN_F13R2_FB2 CAN_F13R2_FB2_Msk
- #define CAN_F13R2_FB3_Pos (3U)
- #define CAN_F13R2_FB3_Msk (0x1UL << CAN_F13R2_FB3_Pos)
- #define CAN_F13R2_FB3 CAN_F13R2_FB3_Msk
- #define CAN_F13R2_FB4_Pos (4U)
- #define CAN_F13R2_FB4_Msk (0x1UL << CAN_F13R2_FB4_Pos)
- #define CAN_F13R2_FB4 CAN_F13R2_FB4_Msk
- #define CAN_F13R2_FB5_Pos (5U)
- #define CAN_F13R2_FB5_Msk (0x1UL << CAN_F13R2_FB5_Pos)
- #define CAN_F13R2_FB5 CAN_F13R2_FB5_Msk
- #define CAN_F13R2_FB6_Pos (6U)
- #define CAN_F13R2_FB6_Msk (0x1UL << CAN_F13R2_FB6_Pos)
- #define CAN_F13R2_FB6 CAN_F13R2_FB6_Msk
- #define CAN_F13R2_FB7_Pos (7U)
- #define CAN_F13R2_FB7_Msk (0x1UL << CAN_F13R2_FB7_Pos)
- #define CAN_F13R2_FB7 CAN_F13R2_FB7_Msk
- #define CAN_F13R2_FB8_Pos (8U)
- #define CAN_F13R2_FB8_Msk (0x1UL << CAN_F13R2_FB8_Pos)
- #define CAN_F13R2_FB8 CAN_F13R2_FB8_Msk
- #define CAN_F13R2_FB9_Pos (9U)
- #define CAN_F13R2_FB9_Msk (0x1UL << CAN_F13R2_FB9_Pos)
- #define CAN_F13R2_FB9 CAN_F13R2_FB9_Msk
- #define CAN_F13R2_FB10_Pos (10U)
- #define CAN_F13R2_FB10_Msk (0x1UL << CAN_F13R2_FB10_Pos)
- #define CAN_F13R2_FB10 CAN_F13R2_FB10_Msk
- #define CAN_F13R2_FB11_Pos (11U)
- #define CAN_F13R2_FB11_Msk (0x1UL << CAN_F13R2_FB11_Pos)
- #define CAN_F13R2_FB11 CAN_F13R2_FB11_Msk
- #define CAN_F13R2_FB12_Pos (12U)
- #define CAN_F13R2_FB12_Msk (0x1UL << CAN_F13R2_FB12_Pos)
- #define CAN_F13R2_FB12 CAN_F13R2_FB12_Msk
- #define CAN_F13R2_FB13_Pos (13U)
- #define CAN_F13R2_FB13_Msk (0x1UL << CAN_F13R2_FB13_Pos)
- #define CAN_F13R2_FB13 CAN_F13R2_FB13_Msk
- #define CAN_F13R2_FB14_Pos (14U)
- #define CAN_F13R2_FB14_Msk (0x1UL << CAN_F13R2_FB14_Pos)
- #define CAN_F13R2_FB14 CAN_F13R2_FB14_Msk
- #define CAN_F13R2_FB15_Pos (15U)
- #define CAN_F13R2_FB15_Msk (0x1UL << CAN_F13R2_FB15_Pos)
- #define CAN_F13R2_FB15 CAN_F13R2_FB15_Msk
- #define CAN_F13R2_FB16_Pos (16U)
- #define CAN_F13R2_FB16_Msk (0x1UL << CAN_F13R2_FB16_Pos)
- #define CAN_F13R2_FB16 CAN_F13R2_FB16_Msk
- #define CAN_F13R2_FB17_Pos (17U)
- #define CAN_F13R2_FB17_Msk (0x1UL << CAN_F13R2_FB17_Pos)
- #define CAN_F13R2_FB17 CAN_F13R2_FB17_Msk
- #define CAN_F13R2_FB18_Pos (18U)
- #define CAN_F13R2_FB18_Msk (0x1UL << CAN_F13R2_FB18_Pos)
- #define CAN_F13R2_FB18 CAN_F13R2_FB18_Msk
- #define CAN_F13R2_FB19_Pos (19U)
- #define CAN_F13R2_FB19_Msk (0x1UL << CAN_F13R2_FB19_Pos)
- #define CAN_F13R2_FB19 CAN_F13R2_FB19_Msk
- #define CAN_F13R2_FB20_Pos (20U)
- #define CAN_F13R2_FB20_Msk (0x1UL << CAN_F13R2_FB20_Pos)
- #define CAN_F13R2_FB20 CAN_F13R2_FB20_Msk
- #define CAN_F13R2_FB21_Pos (21U)
- #define CAN_F13R2_FB21_Msk (0x1UL << CAN_F13R2_FB21_Pos)
- #define CAN_F13R2_FB21 CAN_F13R2_FB21_Msk
- #define CAN_F13R2_FB22_Pos (22U)
- #define CAN_F13R2_FB22_Msk (0x1UL << CAN_F13R2_FB22_Pos)
- #define CAN_F13R2_FB22 CAN_F13R2_FB22_Msk
- #define CAN_F13R2_FB23_Pos (23U)
- #define CAN_F13R2_FB23_Msk (0x1UL << CAN_F13R2_FB23_Pos)
- #define CAN_F13R2_FB23 CAN_F13R2_FB23_Msk
- #define CAN_F13R2_FB24_Pos (24U)
- #define CAN_F13R2_FB24_Msk (0x1UL << CAN_F13R2_FB24_Pos)
- #define CAN_F13R2_FB24 CAN_F13R2_FB24_Msk
- #define CAN_F13R2_FB25_Pos (25U)
- #define CAN_F13R2_FB25_Msk (0x1UL << CAN_F13R2_FB25_Pos)
- #define CAN_F13R2_FB25 CAN_F13R2_FB25_Msk
- #define CAN_F13R2_FB26_Pos (26U)
- #define CAN_F13R2_FB26_Msk (0x1UL << CAN_F13R2_FB26_Pos)
- #define CAN_F13R2_FB26 CAN_F13R2_FB26_Msk
- #define CAN_F13R2_FB27_Pos (27U)
- #define CAN_F13R2_FB27_Msk (0x1UL << CAN_F13R2_FB27_Pos)
- #define CAN_F13R2_FB27 CAN_F13R2_FB27_Msk
- #define CAN_F13R2_FB28_Pos (28U)
- #define CAN_F13R2_FB28_Msk (0x1UL << CAN_F13R2_FB28_Pos)
- #define CAN_F13R2_FB28 CAN_F13R2_FB28_Msk
- #define CAN_F13R2_FB29_Pos (29U)
- #define CAN_F13R2_FB29_Msk (0x1UL << CAN_F13R2_FB29_Pos)
- #define CAN_F13R2_FB29 CAN_F13R2_FB29_Msk
- #define CAN_F13R2_FB30_Pos (30U)
- #define CAN_F13R2_FB30_Msk (0x1UL << CAN_F13R2_FB30_Pos)
- #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk
- #define CAN_F13R2_FB31_Pos (31U)
- #define CAN_F13R2_FB31_Msk (0x1UL << CAN_F13R2_FB31_Pos)
- #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk
- #define SPI_I2S_SUPPORT
- #define SPI_CR1_CPHA_Pos (0U)
- #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos)
- #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk
- #define SPI_CR1_CPOL_Pos (1U)
- #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos)
- #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk
- #define SPI_CR1_MSTR_Pos (2U)
- #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos)
- #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk
- #define SPI_CR1_BR_Pos (3U)
- #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR SPI_CR1_BR_Msk
- #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_SPE_Pos (6U)
- #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos)
- #define SPI_CR1_SPE SPI_CR1_SPE_Msk
- #define SPI_CR1_LSBFIRST_Pos (7U)
- #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos)
- #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk
- #define SPI_CR1_SSI_Pos (8U)
- #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos)
- #define SPI_CR1_SSI SPI_CR1_SSI_Msk
- #define SPI_CR1_SSM_Pos (9U)
- #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos)
- #define SPI_CR1_SSM SPI_CR1_SSM_Msk
- #define SPI_CR1_RXONLY_Pos (10U)
- #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos)
- #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk
- #define SPI_CR1_DFF_Pos (11U)
- #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos)
- #define SPI_CR1_DFF SPI_CR1_DFF_Msk
- #define SPI_CR1_CRCNEXT_Pos (12U)
- #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos)
- #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk
- #define SPI_CR1_CRCEN_Pos (13U)
- #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos)
- #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk
- #define SPI_CR1_BIDIOE_Pos (14U)
- #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos)
- #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk
- #define SPI_CR1_BIDIMODE_Pos (15U)
- #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos)
- #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk
- #define SPI_CR2_RXDMAEN_Pos (0U)
- #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos)
- #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk
- #define SPI_CR2_TXDMAEN_Pos (1U)
- #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos)
- #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk
- #define SPI_CR2_SSOE_Pos (2U)
- #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos)
- #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk
- #define SPI_CR2_ERRIE_Pos (5U)
- #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos)
- #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk
- #define SPI_CR2_RXNEIE_Pos (6U)
- #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos)
- #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk
- #define SPI_CR2_TXEIE_Pos (7U)
- #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos)
- #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk
- #define SPI_SR_RXNE_Pos (0U)
- #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos)
- #define SPI_SR_RXNE SPI_SR_RXNE_Msk
- #define SPI_SR_TXE_Pos (1U)
- #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos)
- #define SPI_SR_TXE SPI_SR_TXE_Msk
- #define SPI_SR_CHSIDE_Pos (2U)
- #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos)
- #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk
- #define SPI_SR_UDR_Pos (3U)
- #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos)
- #define SPI_SR_UDR SPI_SR_UDR_Msk
- #define SPI_SR_CRCERR_Pos (4U)
- #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos)
- #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk
- #define SPI_SR_MODF_Pos (5U)
- #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos)
- #define SPI_SR_MODF SPI_SR_MODF_Msk
- #define SPI_SR_OVR_Pos (6U)
- #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos)
- #define SPI_SR_OVR SPI_SR_OVR_Msk
- #define SPI_SR_BSY_Pos (7U)
- #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos)
- #define SPI_SR_BSY SPI_SR_BSY_Msk
- #define SPI_DR_DR_Pos (0U)
- #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos)
- #define SPI_DR_DR SPI_DR_DR_Msk
- #define SPI_CRCPR_CRCPOLY_Pos (0U)
- #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos)
- #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk
- #define SPI_RXCRCR_RXCRC_Pos (0U)
- #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos)
- #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk
- #define SPI_TXCRCR_TXCRC_Pos (0U)
- #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos)
- #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk
- #define SPI_I2SCFGR_CHLEN_Pos (0U)
- #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos)
- #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk
- #define SPI_I2SCFGR_DATLEN_Pos (1U)
- #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos)
- #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk
- #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos)
- #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos)
- #define SPI_I2SCFGR_CKPOL_Pos (3U)
- #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos)
- #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk
- #define SPI_I2SCFGR_I2SSTD_Pos (4U)
- #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos)
- #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk
- #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos)
- #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos)
- #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
- #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos)
- #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk
- #define SPI_I2SCFGR_I2SCFG_Pos (8U)
- #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos)
- #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk
- #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos)
- #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos)
- #define SPI_I2SCFGR_I2SE_Pos (10U)
- #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos)
- #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk
- #define SPI_I2SCFGR_I2SMOD_Pos (11U)
- #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos)
- #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk
- #define SPI_I2SPR_I2SDIV_Pos (0U)
- #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos)
- #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk
- #define SPI_I2SPR_ODD_Pos (8U)
- #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos)
- #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk
- #define SPI_I2SPR_MCKOE_Pos (9U)
- #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos)
- #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk
- #define I2C_CR1_PE_Pos (0U)
- #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos)
- #define I2C_CR1_PE I2C_CR1_PE_Msk
- #define I2C_CR1_SMBUS_Pos (1U)
- #define I2C_CR1_SMBUS_Msk (0x1UL << I2C_CR1_SMBUS_Pos)
- #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk
- #define I2C_CR1_SMBTYPE_Pos (3U)
- #define I2C_CR1_SMBTYPE_Msk (0x1UL << I2C_CR1_SMBTYPE_Pos)
- #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk
- #define I2C_CR1_ENARP_Pos (4U)
- #define I2C_CR1_ENARP_Msk (0x1UL << I2C_CR1_ENARP_Pos)
- #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk
- #define I2C_CR1_ENPEC_Pos (5U)
- #define I2C_CR1_ENPEC_Msk (0x1UL << I2C_CR1_ENPEC_Pos)
- #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk
- #define I2C_CR1_ENGC_Pos (6U)
- #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos)
- #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk
- #define I2C_CR1_NOSTRETCH_Pos (7U)
- #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos)
- #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk
- #define I2C_CR1_START_Pos (8U)
- #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos)
- #define I2C_CR1_START I2C_CR1_START_Msk
- #define I2C_CR1_STOP_Pos (9U)
- #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos)
- #define I2C_CR1_STOP I2C_CR1_STOP_Msk
- #define I2C_CR1_ACK_Pos (10U)
- #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos)
- #define I2C_CR1_ACK I2C_CR1_ACK_Msk
- #define I2C_CR1_POS_Pos (11U)
- #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos)
- #define I2C_CR1_POS I2C_CR1_POS_Msk
- #define I2C_CR1_PEC_Pos (12U)
- #define I2C_CR1_PEC_Msk (0x1UL << I2C_CR1_PEC_Pos)
- #define I2C_CR1_PEC I2C_CR1_PEC_Msk
- #define I2C_CR1_ALERT_Pos (13U)
- #define I2C_CR1_ALERT_Msk (0x1UL << I2C_CR1_ALERT_Pos)
- #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk
- #define I2C_CR1_SWRST_Pos (15U)
- #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos)
- #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk
- #define I2C_CR2_FREQ_Pos (0U)
- #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk
- #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_ITERREN_Pos (8U)
- #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos)
- #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk
- #define I2C_CR2_ITEVTEN_Pos (9U)
- #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos)
- #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk
- #define I2C_CR2_ITBUFEN_Pos (10U)
- #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos)
- #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk
- #define I2C_CR2_DMAEN_Pos (11U)
- #define I2C_CR2_DMAEN_Msk (0x1UL << I2C_CR2_DMAEN_Pos)
- #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk
- #define I2C_CR2_LAST_Pos (12U)
- #define I2C_CR2_LAST_Msk (0x1UL << I2C_CR2_LAST_Pos)
- #define I2C_CR2_LAST I2C_CR2_LAST_Msk
- #define I2C_OAR1_ADD1_7 0x000000FEU
- #define I2C_OAR1_ADD8_9 0x00000300U
- #define I2C_OAR1_ADD0_Pos (0U)
- #define I2C_OAR1_ADD0_Msk (0x1UL << I2C_OAR1_ADD0_Pos)
- #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk
- #define I2C_OAR1_ADD1_Pos (1U)
- #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos)
- #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk
- #define I2C_OAR1_ADD2_Pos (2U)
- #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos)
- #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk
- #define I2C_OAR1_ADD3_Pos (3U)
- #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos)
- #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk
- #define I2C_OAR1_ADD4_Pos (4U)
- #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos)
- #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk
- #define I2C_OAR1_ADD5_Pos (5U)
- #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos)
- #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk
- #define I2C_OAR1_ADD6_Pos (6U)
- #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos)
- #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk
- #define I2C_OAR1_ADD7_Pos (7U)
- #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos)
- #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk
- #define I2C_OAR1_ADD8_Pos (8U)
- #define I2C_OAR1_ADD8_Msk (0x1UL << I2C_OAR1_ADD8_Pos)
- #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk
- #define I2C_OAR1_ADD9_Pos (9U)
- #define I2C_OAR1_ADD9_Msk (0x1UL << I2C_OAR1_ADD9_Pos)
- #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk
- #define I2C_OAR1_ADDMODE_Pos (15U)
- #define I2C_OAR1_ADDMODE_Msk (0x1UL << I2C_OAR1_ADDMODE_Pos)
- #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk
- #define I2C_OAR2_ENDUAL_Pos (0U)
- #define I2C_OAR2_ENDUAL_Msk (0x1UL << I2C_OAR2_ENDUAL_Pos)
- #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk
- #define I2C_OAR2_ADD2_Pos (1U)
- #define I2C_OAR2_ADD2_Msk (0x7FUL << I2C_OAR2_ADD2_Pos)
- #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk
- #define I2C_DR_DR_Pos (0U)
- #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos)
- #define I2C_DR_DR I2C_DR_DR_Msk
- #define I2C_SR1_SB_Pos (0U)
- #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos)
- #define I2C_SR1_SB I2C_SR1_SB_Msk
- #define I2C_SR1_ADDR_Pos (1U)
- #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos)
- #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk
- #define I2C_SR1_BTF_Pos (2U)
- #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos)
- #define I2C_SR1_BTF I2C_SR1_BTF_Msk
- #define I2C_SR1_ADD10_Pos (3U)
- #define I2C_SR1_ADD10_Msk (0x1UL << I2C_SR1_ADD10_Pos)
- #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk
- #define I2C_SR1_STOPF_Pos (4U)
- #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos)
- #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk
- #define I2C_SR1_RXNE_Pos (6U)
- #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos)
- #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk
- #define I2C_SR1_TXE_Pos (7U)
- #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos)
- #define I2C_SR1_TXE I2C_SR1_TXE_Msk
- #define I2C_SR1_BERR_Pos (8U)
- #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos)
- #define I2C_SR1_BERR I2C_SR1_BERR_Msk
- #define I2C_SR1_ARLO_Pos (9U)
- #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos)
- #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk
- #define I2C_SR1_AF_Pos (10U)
- #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos)
- #define I2C_SR1_AF I2C_SR1_AF_Msk
- #define I2C_SR1_OVR_Pos (11U)
- #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos)
- #define I2C_SR1_OVR I2C_SR1_OVR_Msk
- #define I2C_SR1_PECERR_Pos (12U)
- #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos)
- #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk
- #define I2C_SR1_TIMEOUT_Pos (14U)
- #define I2C_SR1_TIMEOUT_Msk (0x1UL << I2C_SR1_TIMEOUT_Pos)
- #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk
- #define I2C_SR1_SMBALERT_Pos (15U)
- #define I2C_SR1_SMBALERT_Msk (0x1UL << I2C_SR1_SMBALERT_Pos)
- #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk
- #define I2C_SR2_MSL_Pos (0U)
- #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos)
- #define I2C_SR2_MSL I2C_SR2_MSL_Msk
- #define I2C_SR2_BUSY_Pos (1U)
- #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos)
- #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk
- #define I2C_SR2_TRA_Pos (2U)
- #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos)
- #define I2C_SR2_TRA I2C_SR2_TRA_Msk
- #define I2C_SR2_GENCALL_Pos (4U)
- #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos)
- #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk
- #define I2C_SR2_SMBDEFAULT_Pos (5U)
- #define I2C_SR2_SMBDEFAULT_Msk (0x1UL << I2C_SR2_SMBDEFAULT_Pos)
- #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk
- #define I2C_SR2_SMBHOST_Pos (6U)
- #define I2C_SR2_SMBHOST_Msk (0x1UL << I2C_SR2_SMBHOST_Pos)
- #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk
- #define I2C_SR2_DUALF_Pos (7U)
- #define I2C_SR2_DUALF_Msk (0x1UL << I2C_SR2_DUALF_Pos)
- #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk
- #define I2C_SR2_PEC_Pos (8U)
- #define I2C_SR2_PEC_Msk (0xFFUL << I2C_SR2_PEC_Pos)
- #define I2C_SR2_PEC I2C_SR2_PEC_Msk
- #define I2C_CCR_CCR_Pos (0U)
- #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos)
- #define I2C_CCR_CCR I2C_CCR_CCR_Msk
- #define I2C_CCR_DUTY_Pos (14U)
- #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos)
- #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk
- #define I2C_CCR_FS_Pos (15U)
- #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos)
- #define I2C_CCR_FS I2C_CCR_FS_Msk
- #define I2C_TRISE_TRISE_Pos (0U)
- #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos)
- #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk
- #define USART_SR_PE_Pos (0U)
- #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos)
- #define USART_SR_PE USART_SR_PE_Msk
- #define USART_SR_FE_Pos (1U)
- #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos)
- #define USART_SR_FE USART_SR_FE_Msk
- #define USART_SR_NE_Pos (2U)
- #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos)
- #define USART_SR_NE USART_SR_NE_Msk
- #define USART_SR_ORE_Pos (3U)
- #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos)
- #define USART_SR_ORE USART_SR_ORE_Msk
- #define USART_SR_IDLE_Pos (4U)
- #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos)
- #define USART_SR_IDLE USART_SR_IDLE_Msk
- #define USART_SR_RXNE_Pos (5U)
- #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos)
- #define USART_SR_RXNE USART_SR_RXNE_Msk
- #define USART_SR_TC_Pos (6U)
- #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos)
- #define USART_SR_TC USART_SR_TC_Msk
- #define USART_SR_TXE_Pos (7U)
- #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos)
- #define USART_SR_TXE USART_SR_TXE_Msk
- #define USART_SR_LBD_Pos (8U)
- #define USART_SR_LBD_Msk (0x1UL << USART_SR_LBD_Pos)
- #define USART_SR_LBD USART_SR_LBD_Msk
- #define USART_SR_CTS_Pos (9U)
- #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos)
- #define USART_SR_CTS USART_SR_CTS_Msk
- #define USART_DR_DR_Pos (0U)
- #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos)
- #define USART_DR_DR USART_DR_DR_Msk
- #define USART_BRR_DIV_Fraction_Pos (0U)
- #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos)
- #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk
- #define USART_BRR_DIV_Mantissa_Pos (4U)
- #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos)
- #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk
- #define USART_CR1_SBK_Pos (0U)
- #define USART_CR1_SBK_Msk (0x1UL << USART_CR1_SBK_Pos)
- #define USART_CR1_SBK USART_CR1_SBK_Msk
- #define USART_CR1_RWU_Pos (1U)
- #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos)
- #define USART_CR1_RWU USART_CR1_RWU_Msk
- #define USART_CR1_RE_Pos (2U)
- #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos)
- #define USART_CR1_RE USART_CR1_RE_Msk
- #define USART_CR1_TE_Pos (3U)
- #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos)
- #define USART_CR1_TE USART_CR1_TE_Msk
- #define USART_CR1_IDLEIE_Pos (4U)
- #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos)
- #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk
- #define USART_CR1_RXNEIE_Pos (5U)
- #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos)
- #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk
- #define USART_CR1_TCIE_Pos (6U)
- #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos)
- #define USART_CR1_TCIE USART_CR1_TCIE_Msk
- #define USART_CR1_TXEIE_Pos (7U)
- #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos)
- #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk
- #define USART_CR1_PEIE_Pos (8U)
- #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos)
- #define USART_CR1_PEIE USART_CR1_PEIE_Msk
- #define USART_CR1_PS_Pos (9U)
- #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos)
- #define USART_CR1_PS USART_CR1_PS_Msk
- #define USART_CR1_PCE_Pos (10U)
- #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos)
- #define USART_CR1_PCE USART_CR1_PCE_Msk
- #define USART_CR1_WAKE_Pos (11U)
- #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos)
- #define USART_CR1_WAKE USART_CR1_WAKE_Msk
- #define USART_CR1_M_Pos (12U)
- #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos)
- #define USART_CR1_M USART_CR1_M_Msk
- #define USART_CR1_UE_Pos (13U)
- #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos)
- #define USART_CR1_UE USART_CR1_UE_Msk
- #define USART_CR2_ADD_Pos (0U)
- #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos)
- #define USART_CR2_ADD USART_CR2_ADD_Msk
- #define USART_CR2_LBDL_Pos (5U)
- #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos)
- #define USART_CR2_LBDL USART_CR2_LBDL_Msk
- #define USART_CR2_LBDIE_Pos (6U)
- #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos)
- #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk
- #define USART_CR2_LBCL_Pos (8U)
- #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos)
- #define USART_CR2_LBCL USART_CR2_LBCL_Msk
- #define USART_CR2_CPHA_Pos (9U)
- #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos)
- #define USART_CR2_CPHA USART_CR2_CPHA_Msk
- #define USART_CR2_CPOL_Pos (10U)
- #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos)
- #define USART_CR2_CPOL USART_CR2_CPOL_Msk
- #define USART_CR2_CLKEN_Pos (11U)
- #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos)
- #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk
- #define USART_CR2_STOP_Pos (12U)
- #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos)
- #define USART_CR2_STOP USART_CR2_STOP_Msk
- #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos)
- #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos)
- #define USART_CR2_LINEN_Pos (14U)
- #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos)
- #define USART_CR2_LINEN USART_CR2_LINEN_Msk
- #define USART_CR3_EIE_Pos (0U)
- #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos)
- #define USART_CR3_EIE USART_CR3_EIE_Msk
- #define USART_CR3_IREN_Pos (1U)
- #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos)
- #define USART_CR3_IREN USART_CR3_IREN_Msk
- #define USART_CR3_IRLP_Pos (2U)
- #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos)
- #define USART_CR3_IRLP USART_CR3_IRLP_Msk
- #define USART_CR3_HDSEL_Pos (3U)
- #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos)
- #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk
- #define USART_CR3_NACK_Pos (4U)
- #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos)
- #define USART_CR3_NACK USART_CR3_NACK_Msk
- #define USART_CR3_SCEN_Pos (5U)
- #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos)
- #define USART_CR3_SCEN USART_CR3_SCEN_Msk
- #define USART_CR3_DMAR_Pos (6U)
- #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos)
- #define USART_CR3_DMAR USART_CR3_DMAR_Msk
- #define USART_CR3_DMAT_Pos (7U)
- #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos)
- #define USART_CR3_DMAT USART_CR3_DMAT_Msk
- #define USART_CR3_RTSE_Pos (8U)
- #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos)
- #define USART_CR3_RTSE USART_CR3_RTSE_Msk
- #define USART_CR3_CTSE_Pos (9U)
- #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos)
- #define USART_CR3_CTSE USART_CR3_CTSE_Msk
- #define USART_CR3_CTSIE_Pos (10U)
- #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos)
- #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk
- #define USART_GTPR_PSC_Pos (0U)
- #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC USART_GTPR_PSC_Msk
- #define USART_GTPR_PSC_0 (0x01UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_1 (0x02UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_2 (0x04UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_3 (0x08UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_4 (0x10UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_5 (0x20UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_6 (0x40UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_7 (0x80UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_GT_Pos (8U)
- #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos)
- #define USART_GTPR_GT USART_GTPR_GT_Msk
- #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
- #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos)
- #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
- #define DBGMCU_IDCODE_REV_ID_Pos (16U)
- #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
- #define DBGMCU_IDCODE_REV_ID_0 (0x0001UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_1 (0x0002UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_2 (0x0004UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_3 (0x0008UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_4 (0x0010UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_5 (0x0020UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_6 (0x0040UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_7 (0x0080UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_8 (0x0100UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_9 (0x0200UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_10 (0x0400UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_11 (0x0800UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_12 (0x1000UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_13 (0x2000UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_14 (0x4000UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_15 (0x8000UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
- #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos)
- #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
- #define DBGMCU_CR_DBG_STOP_Pos (1U)
- #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos)
- #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
- #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
- #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos)
- #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
- #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
- #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos)
- #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
- #define DBGMCU_CR_TRACE_MODE_Pos (6U)
- #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos)
- #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
- #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos)
- #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos)
- #define DBGMCU_CR_DBG_IWDG_STOP_Pos (8U)
- #define DBGMCU_CR_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_IWDG_STOP_Pos)
- #define DBGMCU_CR_DBG_IWDG_STOP DBGMCU_CR_DBG_IWDG_STOP_Msk
- #define DBGMCU_CR_DBG_WWDG_STOP_Pos (9U)
- #define DBGMCU_CR_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_WWDG_STOP_Pos)
- #define DBGMCU_CR_DBG_WWDG_STOP DBGMCU_CR_DBG_WWDG_STOP_Msk
- #define DBGMCU_CR_DBG_TIM1_STOP_Pos (10U)
- #define DBGMCU_CR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM1_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM1_STOP DBGMCU_CR_DBG_TIM1_STOP_Msk
- #define DBGMCU_CR_DBG_TIM2_STOP_Pos (11U)
- #define DBGMCU_CR_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM2_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM2_STOP DBGMCU_CR_DBG_TIM2_STOP_Msk
- #define DBGMCU_CR_DBG_TIM3_STOP_Pos (12U)
- #define DBGMCU_CR_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM3_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM3_STOP DBGMCU_CR_DBG_TIM3_STOP_Msk
- #define DBGMCU_CR_DBG_TIM4_STOP_Pos (13U)
- #define DBGMCU_CR_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM4_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM4_STOP DBGMCU_CR_DBG_TIM4_STOP_Msk
- #define DBGMCU_CR_DBG_CAN1_STOP_Pos (14U)
- #define DBGMCU_CR_DBG_CAN1_STOP_Msk (0x1UL << DBGMCU_CR_DBG_CAN1_STOP_Pos)
- #define DBGMCU_CR_DBG_CAN1_STOP DBGMCU_CR_DBG_CAN1_STOP_Msk
- #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos (15U)
- #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos)
- #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk
- #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos (16U)
- #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos)
- #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk
- #define DBGMCU_CR_DBG_TIM8_STOP_Pos (17U)
- #define DBGMCU_CR_DBG_TIM8_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM8_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM8_STOP DBGMCU_CR_DBG_TIM8_STOP_Msk
- #define DBGMCU_CR_DBG_TIM5_STOP_Pos (18U)
- #define DBGMCU_CR_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM5_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM5_STOP DBGMCU_CR_DBG_TIM5_STOP_Msk
- #define DBGMCU_CR_DBG_TIM6_STOP_Pos (19U)
- #define DBGMCU_CR_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM6_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM6_STOP DBGMCU_CR_DBG_TIM6_STOP_Msk
- #define DBGMCU_CR_DBG_TIM7_STOP_Pos (20U)
- #define DBGMCU_CR_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM7_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM7_STOP DBGMCU_CR_DBG_TIM7_STOP_Msk
- #define DBGMCU_CR_DBG_TIM12_STOP_Pos (25U)
- #define DBGMCU_CR_DBG_TIM12_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM12_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM12_STOP DBGMCU_CR_DBG_TIM12_STOP_Msk
- #define DBGMCU_CR_DBG_TIM13_STOP_Pos (26U)
- #define DBGMCU_CR_DBG_TIM13_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM13_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM13_STOP DBGMCU_CR_DBG_TIM13_STOP_Msk
- #define DBGMCU_CR_DBG_TIM14_STOP_Pos (27U)
- #define DBGMCU_CR_DBG_TIM14_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM14_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM14_STOP DBGMCU_CR_DBG_TIM14_STOP_Msk
- #define DBGMCU_CR_DBG_TIM9_STOP_Pos (28U)
- #define DBGMCU_CR_DBG_TIM9_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM9_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM9_STOP DBGMCU_CR_DBG_TIM9_STOP_Msk
- #define DBGMCU_CR_DBG_TIM10_STOP_Pos (29U)
- #define DBGMCU_CR_DBG_TIM10_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM10_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM10_STOP DBGMCU_CR_DBG_TIM10_STOP_Msk
- #define DBGMCU_CR_DBG_TIM11_STOP_Pos (30U)
- #define DBGMCU_CR_DBG_TIM11_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM11_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM11_STOP DBGMCU_CR_DBG_TIM11_STOP_Msk
- #define FLASH_ACR_LATENCY_Pos (0U)
- #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos)
- #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
- #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos)
- #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos)
- #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos)
- #define FLASH_ACR_HLFCYA_Pos (3U)
- #define FLASH_ACR_HLFCYA_Msk (0x1UL << FLASH_ACR_HLFCYA_Pos)
- #define FLASH_ACR_HLFCYA FLASH_ACR_HLFCYA_Msk
- #define FLASH_ACR_PRFTBE_Pos (4U)
- #define FLASH_ACR_PRFTBE_Msk (0x1UL << FLASH_ACR_PRFTBE_Pos)
- #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk
- #define FLASH_ACR_PRFTBS_Pos (5U)
- #define FLASH_ACR_PRFTBS_Msk (0x1UL << FLASH_ACR_PRFTBS_Pos)
- #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk
- #define FLASH_KEYR_FKEYR_Pos (0U)
- #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFUL << FLASH_KEYR_FKEYR_Pos)
- #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk
- #define RDP_KEY_Pos (0U)
- #define RDP_KEY_Msk (0xA5UL << RDP_KEY_Pos)
- #define RDP_KEY RDP_KEY_Msk
- #define FLASH_KEY1_Pos (0U)
- #define FLASH_KEY1_Msk (0x45670123UL << FLASH_KEY1_Pos)
- #define FLASH_KEY1 FLASH_KEY1_Msk
- #define FLASH_KEY2_Pos (0U)
- #define FLASH_KEY2_Msk (0xCDEF89ABUL << FLASH_KEY2_Pos)
- #define FLASH_KEY2 FLASH_KEY2_Msk
- #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
- #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos)
- #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk
- #define FLASH_OPTKEY1 FLASH_KEY1
- #define FLASH_OPTKEY2 FLASH_KEY2
- #define FLASH_SR_BSY_Pos (0U)
- #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos)
- #define FLASH_SR_BSY FLASH_SR_BSY_Msk
- #define FLASH_SR_PGERR_Pos (2U)
- #define FLASH_SR_PGERR_Msk (0x1UL << FLASH_SR_PGERR_Pos)
- #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk
- #define FLASH_SR_WRPRTERR_Pos (4U)
- #define FLASH_SR_WRPRTERR_Msk (0x1UL << FLASH_SR_WRPRTERR_Pos)
- #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk
- #define FLASH_SR_EOP_Pos (5U)
- #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos)
- #define FLASH_SR_EOP FLASH_SR_EOP_Msk
- #define FLASH_CR_PG_Pos (0U)
- #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos)
- #define FLASH_CR_PG FLASH_CR_PG_Msk
- #define FLASH_CR_PER_Pos (1U)
- #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos)
- #define FLASH_CR_PER FLASH_CR_PER_Msk
- #define FLASH_CR_MER_Pos (2U)
- #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos)
- #define FLASH_CR_MER FLASH_CR_MER_Msk
- #define FLASH_CR_OPTPG_Pos (4U)
- #define FLASH_CR_OPTPG_Msk (0x1UL << FLASH_CR_OPTPG_Pos)
- #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk
- #define FLASH_CR_OPTER_Pos (5U)
- #define FLASH_CR_OPTER_Msk (0x1UL << FLASH_CR_OPTER_Pos)
- #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk
- #define FLASH_CR_STRT_Pos (6U)
- #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos)
- #define FLASH_CR_STRT FLASH_CR_STRT_Msk
- #define FLASH_CR_LOCK_Pos (7U)
- #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos)
- #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
- #define FLASH_CR_OPTWRE_Pos (9U)
- #define FLASH_CR_OPTWRE_Msk (0x1UL << FLASH_CR_OPTWRE_Pos)
- #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk
- #define FLASH_CR_ERRIE_Pos (10U)
- #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos)
- #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
- #define FLASH_CR_EOPIE_Pos (12U)
- #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos)
- #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
- #define FLASH_AR_FAR_Pos (0U)
- #define FLASH_AR_FAR_Msk (0xFFFFFFFFUL << FLASH_AR_FAR_Pos)
- #define FLASH_AR_FAR FLASH_AR_FAR_Msk
- #define FLASH_OBR_OPTERR_Pos (0U)
- #define FLASH_OBR_OPTERR_Msk (0x1UL << FLASH_OBR_OPTERR_Pos)
- #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk
- #define FLASH_OBR_RDPRT_Pos (1U)
- #define FLASH_OBR_RDPRT_Msk (0x1UL << FLASH_OBR_RDPRT_Pos)
- #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk
- #define FLASH_OBR_IWDG_SW_Pos (2U)
- #define FLASH_OBR_IWDG_SW_Msk (0x1UL << FLASH_OBR_IWDG_SW_Pos)
- #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk
- #define FLASH_OBR_nRST_STOP_Pos (3U)
- #define FLASH_OBR_nRST_STOP_Msk (0x1UL << FLASH_OBR_nRST_STOP_Pos)
- #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk
- #define FLASH_OBR_nRST_STDBY_Pos (4U)
- #define FLASH_OBR_nRST_STDBY_Msk (0x1UL << FLASH_OBR_nRST_STDBY_Pos)
- #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk
- #define FLASH_OBR_BFB2_Pos (5U)
- #define FLASH_OBR_BFB2_Msk (0x1UL << FLASH_OBR_BFB2_Pos)
- #define FLASH_OBR_BFB2 FLASH_OBR_BFB2_Msk
- #define FLASH_OBR_USER_Pos (2U)
- #define FLASH_OBR_USER_Msk (0xFUL << FLASH_OBR_USER_Pos)
- #define FLASH_OBR_USER FLASH_OBR_USER_Msk
- #define FLASH_OBR_DATA0_Pos (10U)
- #define FLASH_OBR_DATA0_Msk (0xFFUL << FLASH_OBR_DATA0_Pos)
- #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk
- #define FLASH_OBR_DATA1_Pos (18U)
- #define FLASH_OBR_DATA1_Msk (0xFFUL << FLASH_OBR_DATA1_Pos)
- #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk
- #define FLASH_WRPR_WRP_Pos (0U)
- #define FLASH_WRPR_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR_WRP_Pos)
- #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk
- #define FLASH_OPTKEYR_OPTKEYR2_Pos (0U)
- #define FLASH_OPTKEYR_OPTKEYR2_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR2_Pos)
- #define FLASH_OPTKEYR_OPTKEYR2 FLASH_OPTKEYR_OPTKEYR2_Msk
- #define FLASH_SR2_BSY_Pos (0U)
- #define FLASH_SR2_BSY_Msk (0x1UL << FLASH_SR2_BSY_Pos)
- #define FLASH_SR2_BSY FLASH_SR2_BSY_Msk
- #define FLASH_SR2_PGERR_Pos (2U)
- #define FLASH_SR2_PGERR_Msk (0x1UL << FLASH_SR2_PGERR_Pos)
- #define FLASH_SR2_PGERR FLASH_SR2_PGERR_Msk
- #define FLASH_SR2_WRPRTERR_Pos (4U)
- #define FLASH_SR2_WRPRTERR_Msk (0x1UL << FLASH_SR2_WRPRTERR_Pos)
- #define FLASH_SR2_WRPRTERR FLASH_SR2_WRPRTERR_Msk
- #define FLASH_SR2_EOP_Pos (5U)
- #define FLASH_SR2_EOP_Msk (0x1UL << FLASH_SR2_EOP_Pos)
- #define FLASH_SR2_EOP FLASH_SR2_EOP_Msk
- #define FLASH_CR2_PG_Pos (0U)
- #define FLASH_CR2_PG_Msk (0x1UL << FLASH_CR2_PG_Pos)
- #define FLASH_CR2_PG FLASH_CR2_PG_Msk
- #define FLASH_CR2_PER_Pos (1U)
- #define FLASH_CR2_PER_Msk (0x1UL << FLASH_CR2_PER_Pos)
- #define FLASH_CR2_PER FLASH_CR2_PER_Msk
- #define FLASH_CR2_MER_Pos (2U)
- #define FLASH_CR2_MER_Msk (0x1UL << FLASH_CR2_MER_Pos)
- #define FLASH_CR2_MER FLASH_CR2_MER_Msk
- #define FLASH_CR2_STRT_Pos (6U)
- #define FLASH_CR2_STRT_Msk (0x1UL << FLASH_CR2_STRT_Pos)
- #define FLASH_CR2_STRT FLASH_CR2_STRT_Msk
- #define FLASH_CR2_LOCK_Pos (7U)
- #define FLASH_CR2_LOCK_Msk (0x1UL << FLASH_CR2_LOCK_Pos)
- #define FLASH_CR2_LOCK FLASH_CR2_LOCK_Msk
- #define FLASH_CR2_ERRIE_Pos (10U)
- #define FLASH_CR2_ERRIE_Msk (0x1UL << FLASH_CR2_ERRIE_Pos)
- #define FLASH_CR2_ERRIE FLASH_CR2_ERRIE_Msk
- #define FLASH_CR2_EOPIE_Pos (12U)
- #define FLASH_CR2_EOPIE_Msk (0x1UL << FLASH_CR2_EOPIE_Pos)
- #define FLASH_CR2_EOPIE FLASH_CR2_EOPIE_Msk
- #define FLASH_AR_FAR2_Pos (0U)
- #define FLASH_AR_FAR2_Msk (0xFFFFFFFFUL << FLASH_AR_FAR2_Pos)
- #define FLASH_AR_FAR2 FLASH_AR_FAR2_Msk
- #define FLASH_RDP_RDP_Pos (0U)
- #define FLASH_RDP_RDP_Msk (0xFFUL << FLASH_RDP_RDP_Pos)
- #define FLASH_RDP_RDP FLASH_RDP_RDP_Msk
- #define FLASH_RDP_nRDP_Pos (8U)
- #define FLASH_RDP_nRDP_Msk (0xFFUL << FLASH_RDP_nRDP_Pos)
- #define FLASH_RDP_nRDP FLASH_RDP_nRDP_Msk
- #define FLASH_USER_USER_Pos (16U)
- #define FLASH_USER_USER_Msk (0xFFUL << FLASH_USER_USER_Pos)
- #define FLASH_USER_USER FLASH_USER_USER_Msk
- #define FLASH_USER_nUSER_Pos (24U)
- #define FLASH_USER_nUSER_Msk (0xFFUL << FLASH_USER_nUSER_Pos)
- #define FLASH_USER_nUSER FLASH_USER_nUSER_Msk
- #define FLASH_DATA0_DATA0_Pos (0U)
- #define FLASH_DATA0_DATA0_Msk (0xFFUL << FLASH_DATA0_DATA0_Pos)
- #define FLASH_DATA0_DATA0 FLASH_DATA0_DATA0_Msk
- #define FLASH_DATA0_nDATA0_Pos (8U)
- #define FLASH_DATA0_nDATA0_Msk (0xFFUL << FLASH_DATA0_nDATA0_Pos)
- #define FLASH_DATA0_nDATA0 FLASH_DATA0_nDATA0_Msk
- #define FLASH_DATA1_DATA1_Pos (16U)
- #define FLASH_DATA1_DATA1_Msk (0xFFUL << FLASH_DATA1_DATA1_Pos)
- #define FLASH_DATA1_DATA1 FLASH_DATA1_DATA1_Msk
- #define FLASH_DATA1_nDATA1_Pos (24U)
- #define FLASH_DATA1_nDATA1_Msk (0xFFUL << FLASH_DATA1_nDATA1_Pos)
- #define FLASH_DATA1_nDATA1 FLASH_DATA1_nDATA1_Msk
- #define FLASH_WRP0_WRP0_Pos (0U)
- #define FLASH_WRP0_WRP0_Msk (0xFFUL << FLASH_WRP0_WRP0_Pos)
- #define FLASH_WRP0_WRP0 FLASH_WRP0_WRP0_Msk
- #define FLASH_WRP0_nWRP0_Pos (8U)
- #define FLASH_WRP0_nWRP0_Msk (0xFFUL << FLASH_WRP0_nWRP0_Pos)
- #define FLASH_WRP0_nWRP0 FLASH_WRP0_nWRP0_Msk
- #define FLASH_WRP1_WRP1_Pos (16U)
- #define FLASH_WRP1_WRP1_Msk (0xFFUL << FLASH_WRP1_WRP1_Pos)
- #define FLASH_WRP1_WRP1 FLASH_WRP1_WRP1_Msk
- #define FLASH_WRP1_nWRP1_Pos (24U)
- #define FLASH_WRP1_nWRP1_Msk (0xFFUL << FLASH_WRP1_nWRP1_Pos)
- #define FLASH_WRP1_nWRP1 FLASH_WRP1_nWRP1_Msk
- #define FLASH_WRP2_WRP2_Pos (0U)
- #define FLASH_WRP2_WRP2_Msk (0xFFUL << FLASH_WRP2_WRP2_Pos)
- #define FLASH_WRP2_WRP2 FLASH_WRP2_WRP2_Msk
- #define FLASH_WRP2_nWRP2_Pos (8U)
- #define FLASH_WRP2_nWRP2_Msk (0xFFUL << FLASH_WRP2_nWRP2_Pos)
- #define FLASH_WRP2_nWRP2 FLASH_WRP2_nWRP2_Msk
- #define FLASH_WRP3_WRP3_Pos (16U)
- #define FLASH_WRP3_WRP3_Msk (0xFFUL << FLASH_WRP3_WRP3_Pos)
- #define FLASH_WRP3_WRP3 FLASH_WRP3_WRP3_Msk
- #define FLASH_WRP3_nWRP3_Pos (24U)
- #define FLASH_WRP3_nWRP3_Msk (0xFFUL << FLASH_WRP3_nWRP3_Pos)
- #define FLASH_WRP3_nWRP3 FLASH_WRP3_nWRP3_Msk
-
- #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
- ((INSTANCE) == ADC2) || \
- ((INSTANCE) == ADC3))
-
- #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
- #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC12_COMMON)
- #define IS_ADC_DMA_CAPABILITY_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
- ((INSTANCE) == ADC3))
-
- #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN1)
- #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
- #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
- #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
- ((INSTANCE) == DMA1_Channel2) || \
- ((INSTANCE) == DMA1_Channel3) || \
- ((INSTANCE) == DMA1_Channel4) || \
- ((INSTANCE) == DMA1_Channel5) || \
- ((INSTANCE) == DMA1_Channel6) || \
- ((INSTANCE) == DMA1_Channel7) || \
- ((INSTANCE) == DMA2_Channel1) || \
- ((INSTANCE) == DMA2_Channel2) || \
- ((INSTANCE) == DMA2_Channel3) || \
- ((INSTANCE) == DMA2_Channel4) || \
- ((INSTANCE) == DMA2_Channel5))
-
- #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
- ((INSTANCE) == GPIOB) || \
- ((INSTANCE) == GPIOC) || \
- ((INSTANCE) == GPIOD) || \
- ((INSTANCE) == GPIOE) || \
- ((INSTANCE) == GPIOF) || \
- ((INSTANCE) == GPIOG))
- #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
- #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
- #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
- ((INSTANCE) == I2C2))
- #define IS_SMBUS_ALL_INSTANCE IS_I2C_ALL_INSTANCE
- #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \
- ((INSTANCE) == SPI3))
- #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
- #define IS_SDIO_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDIO)
- #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
- ((INSTANCE) == SPI2) || \
- ((INSTANCE) == SPI3))
- #define IS_TIM_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM6) || \
- ((INSTANCE) == TIM7) || \
- ((INSTANCE) == TIM9) || \
- ((INSTANCE) == TIM10) || \
- ((INSTANCE) == TIM11) || \
- ((INSTANCE) == TIM12) || \
- ((INSTANCE) == TIM13) || \
- ((INSTANCE) == TIM14))
- #define IS_TIM_ADVANCED_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8))
- #define IS_TIM_CC1_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9) || \
- ((INSTANCE) == TIM10) || \
- ((INSTANCE) == TIM11) || \
- ((INSTANCE) == TIM12) || \
- ((INSTANCE) == TIM13) || \
- ((INSTANCE) == TIM14))
- #define IS_TIM_CC2_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9) || \
- ((INSTANCE) == TIM12))
- #define IS_TIM_CC3_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CC4_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9) || \
- ((INSTANCE) == TIM12))
- #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9) || \
- ((INSTANCE) == TIM12))
- #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_XOR_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_MASTER_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM6) || \
- ((INSTANCE) == TIM7) || \
- ((INSTANCE) == TIM12))
- #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9) || \
- ((INSTANCE) == TIM12))
- #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_BREAK_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8))
- #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
- ((((INSTANCE) == TIM1) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM8) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM2) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM3) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM4) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM5) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM9) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2))) \
- || \
- (((INSTANCE) == TIM10) && \
- (((CHANNEL) == TIM_CHANNEL_1))) \
- || \
- (((INSTANCE) == TIM11) && \
- (((CHANNEL) == TIM_CHANNEL_1))) \
- || \
- (((INSTANCE) == TIM12) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2))) \
- || \
- (((INSTANCE) == TIM13) && \
- (((CHANNEL) == TIM_CHANNEL_1))) \
- || \
- (((INSTANCE) == TIM14) && \
- (((CHANNEL) == TIM_CHANNEL_1))))
- #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
- ((((INSTANCE) == TIM1) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3))) \
- || \
- (((INSTANCE) == TIM8) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3))))
- #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8))
- #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9) || \
- ((INSTANCE) == TIM10) || \
- ((INSTANCE) == TIM11) || \
- ((INSTANCE) == TIM12) || \
- ((INSTANCE) == TIM13) || \
- ((INSTANCE) == TIM14))
- #define IS_TIM_DMA_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM6) || \
- ((INSTANCE) == TIM7))
-
- #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
-
- #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM8))
- #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM8))
- #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM8))
- #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) 0U
-
- #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3))
- #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4) || \
- ((INSTANCE) == UART5))
- #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4) || \
- ((INSTANCE) == UART5))
- #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4) || \
- ((INSTANCE) == UART5))
-
- #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3))
- #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3))
- #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4) || \
- ((INSTANCE) == UART5))
- #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4) || \
- ((INSTANCE) == UART5))
- #define IS_UART_DMA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4))
- #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
- #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
- #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
- #define RCC_HSE_MIN 4000000U
- #define RCC_HSE_MAX 16000000U
- #define RCC_MAX_FREQUENCY 72000000U
-
-
- #define ADC1_IRQn ADC1_2_IRQn
- #define DMA2_Channel4_IRQn DMA2_Channel4_5_IRQn
- #define TIM1_BRK_IRQn TIM1_BRK_TIM9_IRQn
- #define TIM1_BRK_TIM15_IRQn TIM1_BRK_TIM9_IRQn
- #define TIM9_IRQn TIM1_BRK_TIM9_IRQn
- #define TIM1_TRG_COM_TIM17_IRQn TIM1_TRG_COM_TIM11_IRQn
- #define TIM11_IRQn TIM1_TRG_COM_TIM11_IRQn
- #define TIM1_TRG_COM_IRQn TIM1_TRG_COM_TIM11_IRQn
- #define TIM1_UP_IRQn TIM1_UP_TIM10_IRQn
- #define TIM10_IRQn TIM1_UP_TIM10_IRQn
- #define TIM1_UP_TIM16_IRQn TIM1_UP_TIM10_IRQn
- #define TIM6_DAC_IRQn TIM6_IRQn
- #define TIM8_BRK_IRQn TIM8_BRK_TIM12_IRQn
- #define TIM12_IRQn TIM8_BRK_TIM12_IRQn
- #define TIM8_TRG_COM_IRQn TIM8_TRG_COM_TIM14_IRQn
- #define TIM14_IRQn TIM8_TRG_COM_TIM14_IRQn
- #define TIM8_UP_IRQn TIM8_UP_TIM13_IRQn
- #define TIM13_IRQn TIM8_UP_TIM13_IRQn
- #define CEC_IRQn USBWakeUp_IRQn
- #define OTG_FS_WKUP_IRQn USBWakeUp_IRQn
- #define USB_HP_IRQn USB_HP_CAN1_TX_IRQn
- #define CAN1_TX_IRQn USB_HP_CAN1_TX_IRQn
- #define USB_LP_IRQn USB_LP_CAN1_RX0_IRQn
- #define CAN1_RX0_IRQn USB_LP_CAN1_RX0_IRQn
- #define ADC1_IRQHandler ADC1_2_IRQHandler
- #define DMA2_Channel4_IRQHandler DMA2_Channel4_5_IRQHandler
- #define TIM1_BRK_IRQHandler TIM1_BRK_TIM9_IRQHandler
- #define TIM1_BRK_TIM15_IRQHandler TIM1_BRK_TIM9_IRQHandler
- #define TIM9_IRQHandler TIM1_BRK_TIM9_IRQHandler
- #define TIM1_TRG_COM_TIM17_IRQHandler TIM1_TRG_COM_TIM11_IRQHandler
- #define TIM11_IRQHandler TIM1_TRG_COM_TIM11_IRQHandler
- #define TIM1_TRG_COM_IRQHandler TIM1_TRG_COM_TIM11_IRQHandler
- #define TIM1_UP_IRQHandler TIM1_UP_TIM10_IRQHandler
- #define TIM10_IRQHandler TIM1_UP_TIM10_IRQHandler
- #define TIM1_UP_TIM16_IRQHandler TIM1_UP_TIM10_IRQHandler
- #define TIM6_DAC_IRQHandler TIM6_IRQHandler
- #define TIM8_BRK_IRQHandler TIM8_BRK_TIM12_IRQHandler
- #define TIM12_IRQHandler TIM8_BRK_TIM12_IRQHandler
- #define TIM8_TRG_COM_IRQHandler TIM8_TRG_COM_TIM14_IRQHandler
- #define TIM14_IRQHandler TIM8_TRG_COM_TIM14_IRQHandler
- #define TIM8_UP_IRQHandler TIM8_UP_TIM13_IRQHandler
- #define TIM13_IRQHandler TIM8_UP_TIM13_IRQHandler
- #define CEC_IRQHandler USBWakeUp_IRQHandler
- #define OTG_FS_WKUP_IRQHandler USBWakeUp_IRQHandler
- #define USB_HP_IRQHandler USB_HP_CAN1_TX_IRQHandler
- #define CAN1_TX_IRQHandler USB_HP_CAN1_TX_IRQHandler
- #define USB_LP_IRQHandler USB_LP_CAN1_RX0_IRQHandler
- #define CAN1_RX0_IRQHandler USB_LP_CAN1_RX0_IRQHandler
- #ifdef __cplusplus
- }
- #endif
-
- #endif
-
-
|