12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587 |
-
- #ifndef __STM32F100xE_H
- #define __STM32F100xE_H
- #ifdef __cplusplus
- extern "C" {
- #endif
- #define __CM3_REV 0x0200U
- #define __MPU_PRESENT 0U
- #define __NVIC_PRIO_BITS 4U
- #define __Vendor_SysTickConfig 0U
-
- typedef enum
- {
- NonMaskableInt_IRQn = -14,
- HardFault_IRQn = -13,
- MemoryManagement_IRQn = -12,
- BusFault_IRQn = -11,
- UsageFault_IRQn = -10,
- SVCall_IRQn = -5,
- DebugMonitor_IRQn = -4,
- PendSV_IRQn = -2,
- SysTick_IRQn = -1,
- WWDG_IRQn = 0,
- PVD_IRQn = 1,
- TAMPER_IRQn = 2,
- RTC_IRQn = 3,
- FLASH_IRQn = 4,
- RCC_IRQn = 5,
- EXTI0_IRQn = 6,
- EXTI1_IRQn = 7,
- EXTI2_IRQn = 8,
- EXTI3_IRQn = 9,
- EXTI4_IRQn = 10,
- DMA1_Channel1_IRQn = 11,
- DMA1_Channel2_IRQn = 12,
- DMA1_Channel3_IRQn = 13,
- DMA1_Channel4_IRQn = 14,
- DMA1_Channel5_IRQn = 15,
- DMA1_Channel6_IRQn = 16,
- DMA1_Channel7_IRQn = 17,
- ADC1_IRQn = 18,
- EXTI9_5_IRQn = 23,
- TIM1_BRK_TIM15_IRQn = 24,
- TIM1_UP_TIM16_IRQn = 25,
- TIM1_TRG_COM_TIM17_IRQn = 26,
- TIM1_CC_IRQn = 27,
- TIM2_IRQn = 28,
- TIM3_IRQn = 29,
- TIM4_IRQn = 30,
- I2C1_EV_IRQn = 31,
- I2C1_ER_IRQn = 32,
- I2C2_EV_IRQn = 33,
- I2C2_ER_IRQn = 34,
- SPI1_IRQn = 35,
- SPI2_IRQn = 36,
- USART1_IRQn = 37,
- USART2_IRQn = 38,
- USART3_IRQn = 39,
- EXTI15_10_IRQn = 40,
- RTC_Alarm_IRQn = 41,
- CEC_IRQn = 42,
- TIM12_IRQn = 43,
- TIM13_IRQn = 44,
- TIM14_IRQn = 45,
- TIM5_IRQn = 50,
- SPI3_IRQn = 51,
- UART4_IRQn = 52,
- UART5_IRQn = 53,
- TIM6_DAC_IRQn = 54,
- TIM7_IRQn = 55,
- DMA2_Channel1_IRQn = 56,
- DMA2_Channel2_IRQn = 57,
- DMA2_Channel3_IRQn = 58,
- DMA2_Channel4_5_IRQn = 59,
- DMA2_Channel4_IRQn = 59,
- DMA2_Channel5_IRQn = 60
- } IRQn_Type;
- #include "core_cm3.h"
- #include "system_stm32f1xx.h"
- #include <stdint.h>
-
- typedef struct
- {
- __IO uint32_t SR;
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t SMPR1;
- __IO uint32_t SMPR2;
- __IO uint32_t JOFR1;
- __IO uint32_t JOFR2;
- __IO uint32_t JOFR3;
- __IO uint32_t JOFR4;
- __IO uint32_t HTR;
- __IO uint32_t LTR;
- __IO uint32_t SQR1;
- __IO uint32_t SQR2;
- __IO uint32_t SQR3;
- __IO uint32_t JSQR;
- __IO uint32_t JDR1;
- __IO uint32_t JDR2;
- __IO uint32_t JDR3;
- __IO uint32_t JDR4;
- __IO uint32_t DR;
- } ADC_TypeDef;
- typedef struct
- {
- __IO uint32_t SR;
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- uint32_t RESERVED[16];
- __IO uint32_t DR;
- } ADC_Common_TypeDef;
- typedef struct
- {
- uint32_t RESERVED0;
- __IO uint32_t DR1;
- __IO uint32_t DR2;
- __IO uint32_t DR3;
- __IO uint32_t DR4;
- __IO uint32_t DR5;
- __IO uint32_t DR6;
- __IO uint32_t DR7;
- __IO uint32_t DR8;
- __IO uint32_t DR9;
- __IO uint32_t DR10;
- __IO uint32_t RTCCR;
- __IO uint32_t CR;
- __IO uint32_t CSR;
- uint32_t RESERVED13[2];
- __IO uint32_t DR11;
- __IO uint32_t DR12;
- __IO uint32_t DR13;
- __IO uint32_t DR14;
- __IO uint32_t DR15;
- __IO uint32_t DR16;
- __IO uint32_t DR17;
- __IO uint32_t DR18;
- __IO uint32_t DR19;
- __IO uint32_t DR20;
- __IO uint32_t DR21;
- __IO uint32_t DR22;
- __IO uint32_t DR23;
- __IO uint32_t DR24;
- __IO uint32_t DR25;
- __IO uint32_t DR26;
- __IO uint32_t DR27;
- __IO uint32_t DR28;
- __IO uint32_t DR29;
- __IO uint32_t DR30;
- __IO uint32_t DR31;
- __IO uint32_t DR32;
- __IO uint32_t DR33;
- __IO uint32_t DR34;
- __IO uint32_t DR35;
- __IO uint32_t DR36;
- __IO uint32_t DR37;
- __IO uint32_t DR38;
- __IO uint32_t DR39;
- __IO uint32_t DR40;
- __IO uint32_t DR41;
- __IO uint32_t DR42;
- } BKP_TypeDef;
-
- typedef struct
- {
- __IO uint32_t CFGR;
- __IO uint32_t OAR;
- __IO uint32_t PRES;
- __IO uint32_t ESR;
- __IO uint32_t CSR;
- __IO uint32_t TXD;
- __IO uint32_t RXD;
- } CEC_TypeDef;
- typedef struct
- {
- __IO uint32_t DR;
- __IO uint8_t IDR;
- uint8_t RESERVED0;
- uint16_t RESERVED1;
- __IO uint32_t CR;
- } CRC_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t SWTRIGR;
- __IO uint32_t DHR12R1;
- __IO uint32_t DHR12L1;
- __IO uint32_t DHR8R1;
- __IO uint32_t DHR12R2;
- __IO uint32_t DHR12L2;
- __IO uint32_t DHR8R2;
- __IO uint32_t DHR12RD;
- __IO uint32_t DHR12LD;
- __IO uint32_t DHR8RD;
- __IO uint32_t DOR1;
- __IO uint32_t DOR2;
- __IO uint32_t SR;
- } DAC_TypeDef;
- typedef struct
- {
- __IO uint32_t IDCODE;
- __IO uint32_t CR;
- }DBGMCU_TypeDef;
- typedef struct
- {
- __IO uint32_t CCR;
- __IO uint32_t CNDTR;
- __IO uint32_t CPAR;
- __IO uint32_t CMAR;
- } DMA_Channel_TypeDef;
- typedef struct
- {
- __IO uint32_t ISR;
- __IO uint32_t IFCR;
- } DMA_TypeDef;
- typedef struct
- {
- __IO uint32_t IMR;
- __IO uint32_t EMR;
- __IO uint32_t RTSR;
- __IO uint32_t FTSR;
- __IO uint32_t SWIER;
- __IO uint32_t PR;
- } EXTI_TypeDef;
- typedef struct
- {
- __IO uint32_t ACR;
- __IO uint32_t KEYR;
- __IO uint32_t OPTKEYR;
- __IO uint32_t SR;
- __IO uint32_t CR;
- __IO uint32_t AR;
- __IO uint32_t RESERVED;
- __IO uint32_t OBR;
- __IO uint32_t WRPR;
- } FLASH_TypeDef;
-
- typedef struct
- {
- __IO uint16_t RDP;
- __IO uint16_t USER;
- __IO uint16_t Data0;
- __IO uint16_t Data1;
- __IO uint16_t WRP0;
- __IO uint16_t WRP1;
- __IO uint16_t WRP2;
- __IO uint16_t WRP3;
- } OB_TypeDef;
- typedef struct
- {
- __IO uint32_t BTCR[8];
- } FSMC_Bank1_TypeDef;
-
- typedef struct
- {
- __IO uint32_t BWTR[7];
- } FSMC_Bank1E_TypeDef;
- typedef struct
- {
- __IO uint32_t CRL;
- __IO uint32_t CRH;
- __IO uint32_t IDR;
- __IO uint32_t ODR;
- __IO uint32_t BSRR;
- __IO uint32_t BRR;
- __IO uint32_t LCKR;
- } GPIO_TypeDef;
- typedef struct
- {
- __IO uint32_t EVCR;
- __IO uint32_t MAPR;
- __IO uint32_t EXTICR[4];
- uint32_t RESERVED0;
- __IO uint32_t MAPR2;
- } AFIO_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t OAR1;
- __IO uint32_t OAR2;
- __IO uint32_t DR;
- __IO uint32_t SR1;
- __IO uint32_t SR2;
- __IO uint32_t CCR;
- __IO uint32_t TRISE;
- } I2C_TypeDef;
- typedef struct
- {
- __IO uint32_t KR;
- __IO uint32_t PR;
- __IO uint32_t RLR;
- __IO uint32_t SR;
- } IWDG_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t CSR;
- } PWR_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t CFGR;
- __IO uint32_t CIR;
- __IO uint32_t APB2RSTR;
- __IO uint32_t APB1RSTR;
- __IO uint32_t AHBENR;
- __IO uint32_t APB2ENR;
- __IO uint32_t APB1ENR;
- __IO uint32_t BDCR;
- __IO uint32_t CSR;
- uint32_t RESERVED0;
- __IO uint32_t CFGR2;
- } RCC_TypeDef;
- typedef struct
- {
- __IO uint32_t CRH;
- __IO uint32_t CRL;
- __IO uint32_t PRLH;
- __IO uint32_t PRLL;
- __IO uint32_t DIVH;
- __IO uint32_t DIVL;
- __IO uint32_t CNTH;
- __IO uint32_t CNTL;
- __IO uint32_t ALRH;
- __IO uint32_t ALRL;
- } RTC_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t SR;
- __IO uint32_t DR;
- __IO uint32_t CRCPR;
- __IO uint32_t RXCRCR;
- __IO uint32_t TXCRCR;
- } SPI_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t SMCR;
- __IO uint32_t DIER;
- __IO uint32_t SR;
- __IO uint32_t EGR;
- __IO uint32_t CCMR1;
- __IO uint32_t CCMR2;
- __IO uint32_t CCER;
- __IO uint32_t CNT;
- __IO uint32_t PSC;
- __IO uint32_t ARR;
- __IO uint32_t RCR;
- __IO uint32_t CCR1;
- __IO uint32_t CCR2;
- __IO uint32_t CCR3;
- __IO uint32_t CCR4;
- __IO uint32_t BDTR;
- __IO uint32_t DCR;
- __IO uint32_t DMAR;
- __IO uint32_t OR;
- }TIM_TypeDef;
-
- typedef struct
- {
- __IO uint32_t SR;
- __IO uint32_t DR;
- __IO uint32_t BRR;
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t CR3;
- __IO uint32_t GTPR;
- } USART_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t CFR;
- __IO uint32_t SR;
- } WWDG_TypeDef;
-
- #define FLASH_BASE 0x08000000UL
- #define FLASH_BANK1_END 0x0807FFFFUL
- #define SRAM_BASE 0x20000000UL
- #define PERIPH_BASE 0x40000000UL
- #define SRAM_BB_BASE 0x22000000UL
- #define PERIPH_BB_BASE 0x42000000UL
- #define FSMC_BASE 0x60000000UL
- #define FSMC_R_BASE 0xA0000000UL
- #define APB1PERIPH_BASE PERIPH_BASE
- #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
- #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL)
- #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL)
- #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400UL)
- #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800UL)
- #define TIM5_BASE (APB1PERIPH_BASE + 0x00000C00UL)
- #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000UL)
- #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400UL)
- #define TIM12_BASE (APB1PERIPH_BASE + 0x00001800UL)
- #define TIM13_BASE (APB1PERIPH_BASE + 0x00001C00UL)
- #define TIM14_BASE (APB1PERIPH_BASE + 0x00002000UL)
- #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL)
- #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL)
- #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL)
- #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800UL)
- #define SPI3_BASE (APB1PERIPH_BASE + 0x00003C00UL)
- #define USART2_BASE (APB1PERIPH_BASE + 0x00004400UL)
- #define USART3_BASE (APB1PERIPH_BASE + 0x00004800UL)
- #define UART4_BASE (APB1PERIPH_BASE + 0x00004C00UL)
- #define UART5_BASE (APB1PERIPH_BASE + 0x00005000UL)
- #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL)
- #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800UL)
- #define BKP_BASE (APB1PERIPH_BASE + 0x00006C00UL)
- #define PWR_BASE (APB1PERIPH_BASE + 0x00007000UL)
- #define DAC_BASE (APB1PERIPH_BASE + 0x00007400UL)
- #define CEC_BASE (APB1PERIPH_BASE + 0x00007800UL)
- #define AFIO_BASE (APB2PERIPH_BASE + 0x00000000UL)
- #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400UL)
- #define GPIOA_BASE (APB2PERIPH_BASE + 0x00000800UL)
- #define GPIOB_BASE (APB2PERIPH_BASE + 0x00000C00UL)
- #define GPIOC_BASE (APB2PERIPH_BASE + 0x00001000UL)
- #define GPIOD_BASE (APB2PERIPH_BASE + 0x00001400UL)
- #define GPIOE_BASE (APB2PERIPH_BASE + 0x00001800UL)
- #define GPIOF_BASE (APB2PERIPH_BASE + 0x00001C00UL)
- #define GPIOG_BASE (APB2PERIPH_BASE + 0x00002000UL)
- #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400UL)
- #define TIM1_BASE (APB2PERIPH_BASE + 0x00002C00UL)
- #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL)
- #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL)
- #define TIM15_BASE (APB2PERIPH_BASE + 0x00004000UL)
- #define TIM16_BASE (APB2PERIPH_BASE + 0x00004400UL)
- #define TIM17_BASE (APB2PERIPH_BASE + 0x00004800UL)
- #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000UL)
- #define DMA1_Channel1_BASE (AHBPERIPH_BASE + 0x00000008UL)
- #define DMA1_Channel2_BASE (AHBPERIPH_BASE + 0x0000001CUL)
- #define DMA1_Channel3_BASE (AHBPERIPH_BASE + 0x00000030UL)
- #define DMA1_Channel4_BASE (AHBPERIPH_BASE + 0x00000044UL)
- #define DMA1_Channel5_BASE (AHBPERIPH_BASE + 0x00000058UL)
- #define DMA1_Channel6_BASE (AHBPERIPH_BASE + 0x0000006CUL)
- #define DMA1_Channel7_BASE (AHBPERIPH_BASE + 0x00000080UL)
- #define DMA2_BASE (AHBPERIPH_BASE + 0x00000400UL)
- #define DMA2_Channel1_BASE (AHBPERIPH_BASE + 0x00000408UL)
- #define DMA2_Channel2_BASE (AHBPERIPH_BASE + 0x0000041CUL)
- #define DMA2_Channel3_BASE (AHBPERIPH_BASE + 0x00000430UL)
- #define DMA2_Channel4_BASE (AHBPERIPH_BASE + 0x00000444UL)
- #define DMA2_Channel5_BASE (AHBPERIPH_BASE + 0x00000458UL)
- #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL)
- #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL)
- #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL)
- #define FLASHSIZE_BASE 0x1FFFF7E0UL
- #define UID_BASE 0x1FFFF7E8UL
- #define OB_BASE 0x1FFFF800UL
- #define FSMC_BANK1 (FSMC_BASE)
- #define FSMC_BANK1_1 (FSMC_BANK1)
- #define FSMC_BANK1_2 (FSMC_BANK1 + 0x04000000UL)
- #define FSMC_BANK1_3 (FSMC_BANK1 + 0x08000000UL)
- #define FSMC_BANK1_4 (FSMC_BANK1 + 0x0C000000UL)
- #define FSMC_BANK1_R_BASE (FSMC_R_BASE + 0x00000000UL)
- #define FSMC_BANK1E_R_BASE (FSMC_R_BASE + 0x00000104UL)
- #define DBGMCU_BASE 0xE0042000UL
-
-
- #define TIM2 ((TIM_TypeDef *)TIM2_BASE)
- #define TIM3 ((TIM_TypeDef *)TIM3_BASE)
- #define TIM4 ((TIM_TypeDef *)TIM4_BASE)
- #define TIM5 ((TIM_TypeDef *)TIM5_BASE)
- #define TIM6 ((TIM_TypeDef *)TIM6_BASE)
- #define TIM7 ((TIM_TypeDef *)TIM7_BASE)
- #define TIM12 ((TIM_TypeDef *)TIM12_BASE)
- #define TIM13 ((TIM_TypeDef *)TIM13_BASE)
- #define TIM14 ((TIM_TypeDef *)TIM14_BASE)
- #define RTC ((RTC_TypeDef *)RTC_BASE)
- #define WWDG ((WWDG_TypeDef *)WWDG_BASE)
- #define IWDG ((IWDG_TypeDef *)IWDG_BASE)
- #define SPI2 ((SPI_TypeDef *)SPI2_BASE)
- #define SPI3 ((SPI_TypeDef *)SPI3_BASE)
- #define USART2 ((USART_TypeDef *)USART2_BASE)
- #define USART3 ((USART_TypeDef *)USART3_BASE)
- #define UART4 ((USART_TypeDef *)UART4_BASE)
- #define UART5 ((USART_TypeDef *)UART5_BASE)
- #define I2C1 ((I2C_TypeDef *)I2C1_BASE)
- #define I2C2 ((I2C_TypeDef *)I2C2_BASE)
- #define BKP ((BKP_TypeDef *)BKP_BASE)
- #define PWR ((PWR_TypeDef *)PWR_BASE)
- #define DAC1 ((DAC_TypeDef *)DAC_BASE)
- #define DAC ((DAC_TypeDef *)DAC_BASE)
- #define CEC ((CEC_TypeDef *)CEC_BASE)
- #define AFIO ((AFIO_TypeDef *)AFIO_BASE)
- #define EXTI ((EXTI_TypeDef *)EXTI_BASE)
- #define GPIOA ((GPIO_TypeDef *)GPIOA_BASE)
- #define GPIOB ((GPIO_TypeDef *)GPIOB_BASE)
- #define GPIOC ((GPIO_TypeDef *)GPIOC_BASE)
- #define GPIOD ((GPIO_TypeDef *)GPIOD_BASE)
- #define GPIOE ((GPIO_TypeDef *)GPIOE_BASE)
- #define GPIOF ((GPIO_TypeDef *)GPIOF_BASE)
- #define GPIOG ((GPIO_TypeDef *)GPIOG_BASE)
- #define ADC1 ((ADC_TypeDef *)ADC1_BASE)
- #define ADC1_COMMON ((ADC_Common_TypeDef *)ADC1_BASE)
- #define TIM1 ((TIM_TypeDef *)TIM1_BASE)
- #define SPI1 ((SPI_TypeDef *)SPI1_BASE)
- #define USART1 ((USART_TypeDef *)USART1_BASE)
- #define TIM15 ((TIM_TypeDef *)TIM15_BASE)
- #define TIM16 ((TIM_TypeDef *)TIM16_BASE)
- #define TIM17 ((TIM_TypeDef *)TIM17_BASE)
- #define DMA1 ((DMA_TypeDef *)DMA1_BASE)
- #define DMA2 ((DMA_TypeDef *)DMA2_BASE)
- #define DMA1_Channel1 ((DMA_Channel_TypeDef *)DMA1_Channel1_BASE)
- #define DMA1_Channel2 ((DMA_Channel_TypeDef *)DMA1_Channel2_BASE)
- #define DMA1_Channel3 ((DMA_Channel_TypeDef *)DMA1_Channel3_BASE)
- #define DMA1_Channel4 ((DMA_Channel_TypeDef *)DMA1_Channel4_BASE)
- #define DMA1_Channel5 ((DMA_Channel_TypeDef *)DMA1_Channel5_BASE)
- #define DMA1_Channel6 ((DMA_Channel_TypeDef *)DMA1_Channel6_BASE)
- #define DMA1_Channel7 ((DMA_Channel_TypeDef *)DMA1_Channel7_BASE)
- #define DMA2_Channel1 ((DMA_Channel_TypeDef *)DMA2_Channel1_BASE)
- #define DMA2_Channel2 ((DMA_Channel_TypeDef *)DMA2_Channel2_BASE)
- #define DMA2_Channel3 ((DMA_Channel_TypeDef *)DMA2_Channel3_BASE)
- #define DMA2_Channel4 ((DMA_Channel_TypeDef *)DMA2_Channel4_BASE)
- #define DMA2_Channel5 ((DMA_Channel_TypeDef *)DMA2_Channel5_BASE)
- #define RCC ((RCC_TypeDef *)RCC_BASE)
- #define CRC ((CRC_TypeDef *)CRC_BASE)
- #define FLASH ((FLASH_TypeDef *)FLASH_R_BASE)
- #define OB ((OB_TypeDef *)OB_BASE)
- #define FSMC_Bank1 ((FSMC_Bank1_TypeDef *)FSMC_BANK1_R_BASE)
- #define FSMC_Bank1E ((FSMC_Bank1E_TypeDef *)FSMC_BANK1E_R_BASE)
- #define DBGMCU ((DBGMCU_TypeDef *)DBGMCU_BASE)
-
- #define LSI_STARTUP_TIME 85U
-
-
-
- #define CRC_DR_DR_Pos (0U)
- #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos)
- #define CRC_DR_DR CRC_DR_DR_Msk
- #define CRC_IDR_IDR_Pos (0U)
- #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos)
- #define CRC_IDR_IDR CRC_IDR_IDR_Msk
- #define CRC_CR_RESET_Pos (0U)
- #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos)
- #define CRC_CR_RESET CRC_CR_RESET_Msk
- #define PWR_CR_LPDS_Pos (0U)
- #define PWR_CR_LPDS_Msk (0x1UL << PWR_CR_LPDS_Pos)
- #define PWR_CR_LPDS PWR_CR_LPDS_Msk
- #define PWR_CR_PDDS_Pos (1U)
- #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos)
- #define PWR_CR_PDDS PWR_CR_PDDS_Msk
- #define PWR_CR_CWUF_Pos (2U)
- #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos)
- #define PWR_CR_CWUF PWR_CR_CWUF_Msk
- #define PWR_CR_CSBF_Pos (3U)
- #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos)
- #define PWR_CR_CSBF PWR_CR_CSBF_Msk
- #define PWR_CR_PVDE_Pos (4U)
- #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos)
- #define PWR_CR_PVDE PWR_CR_PVDE_Msk
- #define PWR_CR_PLS_Pos (5U)
- #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS PWR_CR_PLS_Msk
- #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_LEV0 0x00000000U
- #define PWR_CR_PLS_LEV1 0x00000020U
- #define PWR_CR_PLS_LEV2 0x00000040U
- #define PWR_CR_PLS_LEV3 0x00000060U
- #define PWR_CR_PLS_LEV4 0x00000080U
- #define PWR_CR_PLS_LEV5 0x000000A0U
- #define PWR_CR_PLS_LEV6 0x000000C0U
- #define PWR_CR_PLS_LEV7 0x000000E0U
- #define PWR_CR_PLS_2V2 PWR_CR_PLS_LEV0
- #define PWR_CR_PLS_2V3 PWR_CR_PLS_LEV1
- #define PWR_CR_PLS_2V4 PWR_CR_PLS_LEV2
- #define PWR_CR_PLS_2V5 PWR_CR_PLS_LEV3
- #define PWR_CR_PLS_2V6 PWR_CR_PLS_LEV4
- #define PWR_CR_PLS_2V7 PWR_CR_PLS_LEV5
- #define PWR_CR_PLS_2V8 PWR_CR_PLS_LEV6
- #define PWR_CR_PLS_2V9 PWR_CR_PLS_LEV7
- #define PWR_CR_DBP_Pos (8U)
- #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos)
- #define PWR_CR_DBP PWR_CR_DBP_Msk
- #define PWR_CSR_WUF_Pos (0U)
- #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos)
- #define PWR_CSR_WUF PWR_CSR_WUF_Msk
- #define PWR_CSR_SBF_Pos (1U)
- #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos)
- #define PWR_CSR_SBF PWR_CSR_SBF_Msk
- #define PWR_CSR_PVDO_Pos (2U)
- #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos)
- #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk
- #define PWR_CSR_EWUP_Pos (8U)
- #define PWR_CSR_EWUP_Msk (0x1UL << PWR_CSR_EWUP_Pos)
- #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk
- #define BKP_DR1_D_Pos (0U)
- #define BKP_DR1_D_Msk (0xFFFFUL << BKP_DR1_D_Pos)
- #define BKP_DR1_D BKP_DR1_D_Msk
- #define BKP_DR2_D_Pos (0U)
- #define BKP_DR2_D_Msk (0xFFFFUL << BKP_DR2_D_Pos)
- #define BKP_DR2_D BKP_DR2_D_Msk
- #define BKP_DR3_D_Pos (0U)
- #define BKP_DR3_D_Msk (0xFFFFUL << BKP_DR3_D_Pos)
- #define BKP_DR3_D BKP_DR3_D_Msk
- #define BKP_DR4_D_Pos (0U)
- #define BKP_DR4_D_Msk (0xFFFFUL << BKP_DR4_D_Pos)
- #define BKP_DR4_D BKP_DR4_D_Msk
- #define BKP_DR5_D_Pos (0U)
- #define BKP_DR5_D_Msk (0xFFFFUL << BKP_DR5_D_Pos)
- #define BKP_DR5_D BKP_DR5_D_Msk
- #define BKP_DR6_D_Pos (0U)
- #define BKP_DR6_D_Msk (0xFFFFUL << BKP_DR6_D_Pos)
- #define BKP_DR6_D BKP_DR6_D_Msk
- #define BKP_DR7_D_Pos (0U)
- #define BKP_DR7_D_Msk (0xFFFFUL << BKP_DR7_D_Pos)
- #define BKP_DR7_D BKP_DR7_D_Msk
- #define BKP_DR8_D_Pos (0U)
- #define BKP_DR8_D_Msk (0xFFFFUL << BKP_DR8_D_Pos)
- #define BKP_DR8_D BKP_DR8_D_Msk
- #define BKP_DR9_D_Pos (0U)
- #define BKP_DR9_D_Msk (0xFFFFUL << BKP_DR9_D_Pos)
- #define BKP_DR9_D BKP_DR9_D_Msk
- #define BKP_DR10_D_Pos (0U)
- #define BKP_DR10_D_Msk (0xFFFFUL << BKP_DR10_D_Pos)
- #define BKP_DR10_D BKP_DR10_D_Msk
- #define BKP_DR11_D_Pos (0U)
- #define BKP_DR11_D_Msk (0xFFFFUL << BKP_DR11_D_Pos)
- #define BKP_DR11_D BKP_DR11_D_Msk
- #define BKP_DR12_D_Pos (0U)
- #define BKP_DR12_D_Msk (0xFFFFUL << BKP_DR12_D_Pos)
- #define BKP_DR12_D BKP_DR12_D_Msk
- #define BKP_DR13_D_Pos (0U)
- #define BKP_DR13_D_Msk (0xFFFFUL << BKP_DR13_D_Pos)
- #define BKP_DR13_D BKP_DR13_D_Msk
- #define BKP_DR14_D_Pos (0U)
- #define BKP_DR14_D_Msk (0xFFFFUL << BKP_DR14_D_Pos)
- #define BKP_DR14_D BKP_DR14_D_Msk
- #define BKP_DR15_D_Pos (0U)
- #define BKP_DR15_D_Msk (0xFFFFUL << BKP_DR15_D_Pos)
- #define BKP_DR15_D BKP_DR15_D_Msk
- #define BKP_DR16_D_Pos (0U)
- #define BKP_DR16_D_Msk (0xFFFFUL << BKP_DR16_D_Pos)
- #define BKP_DR16_D BKP_DR16_D_Msk
- #define BKP_DR17_D_Pos (0U)
- #define BKP_DR17_D_Msk (0xFFFFUL << BKP_DR17_D_Pos)
- #define BKP_DR17_D BKP_DR17_D_Msk
- #define BKP_DR18_D_Pos (0U)
- #define BKP_DR18_D_Msk (0xFFFFUL << BKP_DR18_D_Pos)
- #define BKP_DR18_D BKP_DR18_D_Msk
- #define BKP_DR19_D_Pos (0U)
- #define BKP_DR19_D_Msk (0xFFFFUL << BKP_DR19_D_Pos)
- #define BKP_DR19_D BKP_DR19_D_Msk
- #define BKP_DR20_D_Pos (0U)
- #define BKP_DR20_D_Msk (0xFFFFUL << BKP_DR20_D_Pos)
- #define BKP_DR20_D BKP_DR20_D_Msk
- #define BKP_DR21_D_Pos (0U)
- #define BKP_DR21_D_Msk (0xFFFFUL << BKP_DR21_D_Pos)
- #define BKP_DR21_D BKP_DR21_D_Msk
- #define BKP_DR22_D_Pos (0U)
- #define BKP_DR22_D_Msk (0xFFFFUL << BKP_DR22_D_Pos)
- #define BKP_DR22_D BKP_DR22_D_Msk
- #define BKP_DR23_D_Pos (0U)
- #define BKP_DR23_D_Msk (0xFFFFUL << BKP_DR23_D_Pos)
- #define BKP_DR23_D BKP_DR23_D_Msk
- #define BKP_DR24_D_Pos (0U)
- #define BKP_DR24_D_Msk (0xFFFFUL << BKP_DR24_D_Pos)
- #define BKP_DR24_D BKP_DR24_D_Msk
- #define BKP_DR25_D_Pos (0U)
- #define BKP_DR25_D_Msk (0xFFFFUL << BKP_DR25_D_Pos)
- #define BKP_DR25_D BKP_DR25_D_Msk
- #define BKP_DR26_D_Pos (0U)
- #define BKP_DR26_D_Msk (0xFFFFUL << BKP_DR26_D_Pos)
- #define BKP_DR26_D BKP_DR26_D_Msk
- #define BKP_DR27_D_Pos (0U)
- #define BKP_DR27_D_Msk (0xFFFFUL << BKP_DR27_D_Pos)
- #define BKP_DR27_D BKP_DR27_D_Msk
- #define BKP_DR28_D_Pos (0U)
- #define BKP_DR28_D_Msk (0xFFFFUL << BKP_DR28_D_Pos)
- #define BKP_DR28_D BKP_DR28_D_Msk
- #define BKP_DR29_D_Pos (0U)
- #define BKP_DR29_D_Msk (0xFFFFUL << BKP_DR29_D_Pos)
- #define BKP_DR29_D BKP_DR29_D_Msk
- #define BKP_DR30_D_Pos (0U)
- #define BKP_DR30_D_Msk (0xFFFFUL << BKP_DR30_D_Pos)
- #define BKP_DR30_D BKP_DR30_D_Msk
- #define BKP_DR31_D_Pos (0U)
- #define BKP_DR31_D_Msk (0xFFFFUL << BKP_DR31_D_Pos)
- #define BKP_DR31_D BKP_DR31_D_Msk
- #define BKP_DR32_D_Pos (0U)
- #define BKP_DR32_D_Msk (0xFFFFUL << BKP_DR32_D_Pos)
- #define BKP_DR32_D BKP_DR32_D_Msk
- #define BKP_DR33_D_Pos (0U)
- #define BKP_DR33_D_Msk (0xFFFFUL << BKP_DR33_D_Pos)
- #define BKP_DR33_D BKP_DR33_D_Msk
- #define BKP_DR34_D_Pos (0U)
- #define BKP_DR34_D_Msk (0xFFFFUL << BKP_DR34_D_Pos)
- #define BKP_DR34_D BKP_DR34_D_Msk
- #define BKP_DR35_D_Pos (0U)
- #define BKP_DR35_D_Msk (0xFFFFUL << BKP_DR35_D_Pos)
- #define BKP_DR35_D BKP_DR35_D_Msk
- #define BKP_DR36_D_Pos (0U)
- #define BKP_DR36_D_Msk (0xFFFFUL << BKP_DR36_D_Pos)
- #define BKP_DR36_D BKP_DR36_D_Msk
- #define BKP_DR37_D_Pos (0U)
- #define BKP_DR37_D_Msk (0xFFFFUL << BKP_DR37_D_Pos)
- #define BKP_DR37_D BKP_DR37_D_Msk
- #define BKP_DR38_D_Pos (0U)
- #define BKP_DR38_D_Msk (0xFFFFUL << BKP_DR38_D_Pos)
- #define BKP_DR38_D BKP_DR38_D_Msk
- #define BKP_DR39_D_Pos (0U)
- #define BKP_DR39_D_Msk (0xFFFFUL << BKP_DR39_D_Pos)
- #define BKP_DR39_D BKP_DR39_D_Msk
- #define BKP_DR40_D_Pos (0U)
- #define BKP_DR40_D_Msk (0xFFFFUL << BKP_DR40_D_Pos)
- #define BKP_DR40_D BKP_DR40_D_Msk
- #define BKP_DR41_D_Pos (0U)
- #define BKP_DR41_D_Msk (0xFFFFUL << BKP_DR41_D_Pos)
- #define BKP_DR41_D BKP_DR41_D_Msk
- #define BKP_DR42_D_Pos (0U)
- #define BKP_DR42_D_Msk (0xFFFFUL << BKP_DR42_D_Pos)
- #define BKP_DR42_D BKP_DR42_D_Msk
- #define RTC_BKP_NUMBER 42
- #define BKP_RTCCR_CAL_Pos (0U)
- #define BKP_RTCCR_CAL_Msk (0x7FUL << BKP_RTCCR_CAL_Pos)
- #define BKP_RTCCR_CAL BKP_RTCCR_CAL_Msk
- #define BKP_RTCCR_CCO_Pos (7U)
- #define BKP_RTCCR_CCO_Msk (0x1UL << BKP_RTCCR_CCO_Pos)
- #define BKP_RTCCR_CCO BKP_RTCCR_CCO_Msk
- #define BKP_RTCCR_ASOE_Pos (8U)
- #define BKP_RTCCR_ASOE_Msk (0x1UL << BKP_RTCCR_ASOE_Pos)
- #define BKP_RTCCR_ASOE BKP_RTCCR_ASOE_Msk
- #define BKP_RTCCR_ASOS_Pos (9U)
- #define BKP_RTCCR_ASOS_Msk (0x1UL << BKP_RTCCR_ASOS_Pos)
- #define BKP_RTCCR_ASOS BKP_RTCCR_ASOS_Msk
- #define BKP_CR_TPE_Pos (0U)
- #define BKP_CR_TPE_Msk (0x1UL << BKP_CR_TPE_Pos)
- #define BKP_CR_TPE BKP_CR_TPE_Msk
- #define BKP_CR_TPAL_Pos (1U)
- #define BKP_CR_TPAL_Msk (0x1UL << BKP_CR_TPAL_Pos)
- #define BKP_CR_TPAL BKP_CR_TPAL_Msk
- #define BKP_CSR_CTE_Pos (0U)
- #define BKP_CSR_CTE_Msk (0x1UL << BKP_CSR_CTE_Pos)
- #define BKP_CSR_CTE BKP_CSR_CTE_Msk
- #define BKP_CSR_CTI_Pos (1U)
- #define BKP_CSR_CTI_Msk (0x1UL << BKP_CSR_CTI_Pos)
- #define BKP_CSR_CTI BKP_CSR_CTI_Msk
- #define BKP_CSR_TPIE_Pos (2U)
- #define BKP_CSR_TPIE_Msk (0x1UL << BKP_CSR_TPIE_Pos)
- #define BKP_CSR_TPIE BKP_CSR_TPIE_Msk
- #define BKP_CSR_TEF_Pos (8U)
- #define BKP_CSR_TEF_Msk (0x1UL << BKP_CSR_TEF_Pos)
- #define BKP_CSR_TEF BKP_CSR_TEF_Msk
- #define BKP_CSR_TIF_Pos (9U)
- #define BKP_CSR_TIF_Msk (0x1UL << BKP_CSR_TIF_Pos)
- #define BKP_CSR_TIF BKP_CSR_TIF_Msk
- #define RCC_CR_HSION_Pos (0U)
- #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos)
- #define RCC_CR_HSION RCC_CR_HSION_Msk
- #define RCC_CR_HSIRDY_Pos (1U)
- #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos)
- #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk
- #define RCC_CR_HSITRIM_Pos (3U)
- #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos)
- #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk
- #define RCC_CR_HSICAL_Pos (8U)
- #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos)
- #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk
- #define RCC_CR_HSEON_Pos (16U)
- #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos)
- #define RCC_CR_HSEON RCC_CR_HSEON_Msk
- #define RCC_CR_HSERDY_Pos (17U)
- #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos)
- #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk
- #define RCC_CR_HSEBYP_Pos (18U)
- #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos)
- #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk
- #define RCC_CR_CSSON_Pos (19U)
- #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos)
- #define RCC_CR_CSSON RCC_CR_CSSON_Msk
- #define RCC_CR_PLLON_Pos (24U)
- #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos)
- #define RCC_CR_PLLON RCC_CR_PLLON_Msk
- #define RCC_CR_PLLRDY_Pos (25U)
- #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos)
- #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk
- #define RCC_CFGR_SW_Pos (0U)
- #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW RCC_CFGR_SW_Msk
- #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW_HSI 0x00000000U
- #define RCC_CFGR_SW_HSE 0x00000001U
- #define RCC_CFGR_SW_PLL 0x00000002U
- #define RCC_CFGR_SWS_Pos (2U)
- #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk
- #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS_HSI 0x00000000U
- #define RCC_CFGR_SWS_HSE 0x00000004U
- #define RCC_CFGR_SWS_PLL 0x00000008U
- #define RCC_CFGR_HPRE_Pos (4U)
- #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk
- #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_DIV1 0x00000000U
- #define RCC_CFGR_HPRE_DIV2 0x00000080U
- #define RCC_CFGR_HPRE_DIV4 0x00000090U
- #define RCC_CFGR_HPRE_DIV8 0x000000A0U
- #define RCC_CFGR_HPRE_DIV16 0x000000B0U
- #define RCC_CFGR_HPRE_DIV64 0x000000C0U
- #define RCC_CFGR_HPRE_DIV128 0x000000D0U
- #define RCC_CFGR_HPRE_DIV256 0x000000E0U
- #define RCC_CFGR_HPRE_DIV512 0x000000F0U
- #define RCC_CFGR_PPRE1_Pos (8U)
- #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk
- #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_DIV1 0x00000000U
- #define RCC_CFGR_PPRE1_DIV2 0x00000400U
- #define RCC_CFGR_PPRE1_DIV4 0x00000500U
- #define RCC_CFGR_PPRE1_DIV8 0x00000600U
- #define RCC_CFGR_PPRE1_DIV16 0x00000700U
- #define RCC_CFGR_PPRE2_Pos (11U)
- #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk
- #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_DIV1 0x00000000U
- #define RCC_CFGR_PPRE2_DIV2 0x00002000U
- #define RCC_CFGR_PPRE2_DIV4 0x00002800U
- #define RCC_CFGR_PPRE2_DIV8 0x00003000U
- #define RCC_CFGR_PPRE2_DIV16 0x00003800U
- #define RCC_CFGR_ADCPRE_Pos (14U)
- #define RCC_CFGR_ADCPRE_Msk (0x3UL << RCC_CFGR_ADCPRE_Pos)
- #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk
- #define RCC_CFGR_ADCPRE_0 (0x1UL << RCC_CFGR_ADCPRE_Pos)
- #define RCC_CFGR_ADCPRE_1 (0x2UL << RCC_CFGR_ADCPRE_Pos)
- #define RCC_CFGR_ADCPRE_DIV2 0x00000000U
- #define RCC_CFGR_ADCPRE_DIV4 0x00004000U
- #define RCC_CFGR_ADCPRE_DIV6 0x00008000U
- #define RCC_CFGR_ADCPRE_DIV8 0x0000C000U
- #define RCC_CFGR_PLLSRC_Pos (16U)
- #define RCC_CFGR_PLLSRC_Msk (0x1UL << RCC_CFGR_PLLSRC_Pos)
- #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk
- #define RCC_CFGR_PLLXTPRE_Pos (17U)
- #define RCC_CFGR_PLLXTPRE_Msk (0x1UL << RCC_CFGR_PLLXTPRE_Pos)
- #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk
- #define RCC_CFGR_PLLMULL_Pos (18U)
- #define RCC_CFGR_PLLMULL_Msk (0xFUL << RCC_CFGR_PLLMULL_Pos)
- #define RCC_CFGR_PLLMULL RCC_CFGR_PLLMULL_Msk
- #define RCC_CFGR_PLLMULL_0 (0x1UL << RCC_CFGR_PLLMULL_Pos)
- #define RCC_CFGR_PLLMULL_1 (0x2UL << RCC_CFGR_PLLMULL_Pos)
- #define RCC_CFGR_PLLMULL_2 (0x4UL << RCC_CFGR_PLLMULL_Pos)
- #define RCC_CFGR_PLLMULL_3 (0x8UL << RCC_CFGR_PLLMULL_Pos)
- #define RCC_CFGR_PLLXTPRE_PREDIV1 0x00000000U
- #define RCC_CFGR_PLLXTPRE_PREDIV1_DIV2 0x00020000U
- #define RCC_CFGR_PLLMULL2 0x00000000U
- #define RCC_CFGR_PLLMULL3_Pos (18U)
- #define RCC_CFGR_PLLMULL3_Msk (0x1UL << RCC_CFGR_PLLMULL3_Pos)
- #define RCC_CFGR_PLLMULL3 RCC_CFGR_PLLMULL3_Msk
- #define RCC_CFGR_PLLMULL4_Pos (19U)
- #define RCC_CFGR_PLLMULL4_Msk (0x1UL << RCC_CFGR_PLLMULL4_Pos)
- #define RCC_CFGR_PLLMULL4 RCC_CFGR_PLLMULL4_Msk
- #define RCC_CFGR_PLLMULL5_Pos (18U)
- #define RCC_CFGR_PLLMULL5_Msk (0x3UL << RCC_CFGR_PLLMULL5_Pos)
- #define RCC_CFGR_PLLMULL5 RCC_CFGR_PLLMULL5_Msk
- #define RCC_CFGR_PLLMULL6_Pos (20U)
- #define RCC_CFGR_PLLMULL6_Msk (0x1UL << RCC_CFGR_PLLMULL6_Pos)
- #define RCC_CFGR_PLLMULL6 RCC_CFGR_PLLMULL6_Msk
- #define RCC_CFGR_PLLMULL7_Pos (18U)
- #define RCC_CFGR_PLLMULL7_Msk (0x5UL << RCC_CFGR_PLLMULL7_Pos)
- #define RCC_CFGR_PLLMULL7 RCC_CFGR_PLLMULL7_Msk
- #define RCC_CFGR_PLLMULL8_Pos (19U)
- #define RCC_CFGR_PLLMULL8_Msk (0x3UL << RCC_CFGR_PLLMULL8_Pos)
- #define RCC_CFGR_PLLMULL8 RCC_CFGR_PLLMULL8_Msk
- #define RCC_CFGR_PLLMULL9_Pos (18U)
- #define RCC_CFGR_PLLMULL9_Msk (0x7UL << RCC_CFGR_PLLMULL9_Pos)
- #define RCC_CFGR_PLLMULL9 RCC_CFGR_PLLMULL9_Msk
- #define RCC_CFGR_PLLMULL10_Pos (21U)
- #define RCC_CFGR_PLLMULL10_Msk (0x1UL << RCC_CFGR_PLLMULL10_Pos)
- #define RCC_CFGR_PLLMULL10 RCC_CFGR_PLLMULL10_Msk
- #define RCC_CFGR_PLLMULL11_Pos (18U)
- #define RCC_CFGR_PLLMULL11_Msk (0x9UL << RCC_CFGR_PLLMULL11_Pos)
- #define RCC_CFGR_PLLMULL11 RCC_CFGR_PLLMULL11_Msk
- #define RCC_CFGR_PLLMULL12_Pos (19U)
- #define RCC_CFGR_PLLMULL12_Msk (0x5UL << RCC_CFGR_PLLMULL12_Pos)
- #define RCC_CFGR_PLLMULL12 RCC_CFGR_PLLMULL12_Msk
- #define RCC_CFGR_PLLMULL13_Pos (18U)
- #define RCC_CFGR_PLLMULL13_Msk (0xBUL << RCC_CFGR_PLLMULL13_Pos)
- #define RCC_CFGR_PLLMULL13 RCC_CFGR_PLLMULL13_Msk
- #define RCC_CFGR_PLLMULL14_Pos (20U)
- #define RCC_CFGR_PLLMULL14_Msk (0x3UL << RCC_CFGR_PLLMULL14_Pos)
- #define RCC_CFGR_PLLMULL14 RCC_CFGR_PLLMULL14_Msk
- #define RCC_CFGR_PLLMULL15_Pos (18U)
- #define RCC_CFGR_PLLMULL15_Msk (0xDUL << RCC_CFGR_PLLMULL15_Pos)
- #define RCC_CFGR_PLLMULL15 RCC_CFGR_PLLMULL15_Msk
- #define RCC_CFGR_PLLMULL16_Pos (19U)
- #define RCC_CFGR_PLLMULL16_Msk (0x7UL << RCC_CFGR_PLLMULL16_Pos)
- #define RCC_CFGR_PLLMULL16 RCC_CFGR_PLLMULL16_Msk
- #define RCC_CFGR_MCO_Pos (24U)
- #define RCC_CFGR_MCO_Msk (0x7UL << RCC_CFGR_MCO_Pos)
- #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk
- #define RCC_CFGR_MCO_0 (0x1UL << RCC_CFGR_MCO_Pos)
- #define RCC_CFGR_MCO_1 (0x2UL << RCC_CFGR_MCO_Pos)
- #define RCC_CFGR_MCO_2 (0x4UL << RCC_CFGR_MCO_Pos)
- #define RCC_CFGR_MCO_NOCLOCK 0x00000000U
- #define RCC_CFGR_MCO_SYSCLK 0x04000000U
- #define RCC_CFGR_MCO_HSI 0x05000000U
- #define RCC_CFGR_MCO_HSE 0x06000000U
- #define RCC_CFGR_MCO_PLLCLK_DIV2 0x07000000U
-
- #define RCC_CFGR_MCOSEL RCC_CFGR_MCO
- #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0
- #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1
- #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2
- #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK
- #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK
- #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI
- #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE
- #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLLCLK_DIV2
- #define RCC_CIR_LSIRDYF_Pos (0U)
- #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos)
- #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk
- #define RCC_CIR_LSERDYF_Pos (1U)
- #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos)
- #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk
- #define RCC_CIR_HSIRDYF_Pos (2U)
- #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos)
- #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk
- #define RCC_CIR_HSERDYF_Pos (3U)
- #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos)
- #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk
- #define RCC_CIR_PLLRDYF_Pos (4U)
- #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos)
- #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk
- #define RCC_CIR_CSSF_Pos (7U)
- #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos)
- #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk
- #define RCC_CIR_LSIRDYIE_Pos (8U)
- #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos)
- #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk
- #define RCC_CIR_LSERDYIE_Pos (9U)
- #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos)
- #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk
- #define RCC_CIR_HSIRDYIE_Pos (10U)
- #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos)
- #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk
- #define RCC_CIR_HSERDYIE_Pos (11U)
- #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos)
- #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk
- #define RCC_CIR_PLLRDYIE_Pos (12U)
- #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos)
- #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk
- #define RCC_CIR_LSIRDYC_Pos (16U)
- #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos)
- #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk
- #define RCC_CIR_LSERDYC_Pos (17U)
- #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos)
- #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk
- #define RCC_CIR_HSIRDYC_Pos (18U)
- #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos)
- #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk
- #define RCC_CIR_HSERDYC_Pos (19U)
- #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos)
- #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk
- #define RCC_CIR_PLLRDYC_Pos (20U)
- #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos)
- #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk
- #define RCC_CIR_CSSC_Pos (23U)
- #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos)
- #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk
- #define RCC_APB2RSTR_AFIORST_Pos (0U)
- #define RCC_APB2RSTR_AFIORST_Msk (0x1UL << RCC_APB2RSTR_AFIORST_Pos)
- #define RCC_APB2RSTR_AFIORST RCC_APB2RSTR_AFIORST_Msk
- #define RCC_APB2RSTR_IOPARST_Pos (2U)
- #define RCC_APB2RSTR_IOPARST_Msk (0x1UL << RCC_APB2RSTR_IOPARST_Pos)
- #define RCC_APB2RSTR_IOPARST RCC_APB2RSTR_IOPARST_Msk
- #define RCC_APB2RSTR_IOPBRST_Pos (3U)
- #define RCC_APB2RSTR_IOPBRST_Msk (0x1UL << RCC_APB2RSTR_IOPBRST_Pos)
- #define RCC_APB2RSTR_IOPBRST RCC_APB2RSTR_IOPBRST_Msk
- #define RCC_APB2RSTR_IOPCRST_Pos (4U)
- #define RCC_APB2RSTR_IOPCRST_Msk (0x1UL << RCC_APB2RSTR_IOPCRST_Pos)
- #define RCC_APB2RSTR_IOPCRST RCC_APB2RSTR_IOPCRST_Msk
- #define RCC_APB2RSTR_IOPDRST_Pos (5U)
- #define RCC_APB2RSTR_IOPDRST_Msk (0x1UL << RCC_APB2RSTR_IOPDRST_Pos)
- #define RCC_APB2RSTR_IOPDRST RCC_APB2RSTR_IOPDRST_Msk
- #define RCC_APB2RSTR_ADC1RST_Pos (9U)
- #define RCC_APB2RSTR_ADC1RST_Msk (0x1UL << RCC_APB2RSTR_ADC1RST_Pos)
- #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk
- #define RCC_APB2RSTR_TIM1RST_Pos (11U)
- #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos)
- #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
- #define RCC_APB2RSTR_SPI1RST_Pos (12U)
- #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos)
- #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
- #define RCC_APB2RSTR_USART1RST_Pos (14U)
- #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos)
- #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
- #define RCC_APB2RSTR_TIM15RST_Pos (16U)
- #define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos)
- #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk
- #define RCC_APB2RSTR_TIM16RST_Pos (17U)
- #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos)
- #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk
- #define RCC_APB2RSTR_TIM17RST_Pos (18U)
- #define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos)
- #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk
- #define RCC_APB2RSTR_IOPERST_Pos (6U)
- #define RCC_APB2RSTR_IOPERST_Msk (0x1UL << RCC_APB2RSTR_IOPERST_Pos)
- #define RCC_APB2RSTR_IOPERST RCC_APB2RSTR_IOPERST_Msk
- #define RCC_APB2RSTR_IOPFRST_Pos (7U)
- #define RCC_APB2RSTR_IOPFRST_Msk (0x1UL << RCC_APB2RSTR_IOPFRST_Pos)
- #define RCC_APB2RSTR_IOPFRST RCC_APB2RSTR_IOPFRST_Msk
- #define RCC_APB2RSTR_IOPGRST_Pos (8U)
- #define RCC_APB2RSTR_IOPGRST_Msk (0x1UL << RCC_APB2RSTR_IOPGRST_Pos)
- #define RCC_APB2RSTR_IOPGRST RCC_APB2RSTR_IOPGRST_Msk
- #define RCC_APB1RSTR_TIM2RST_Pos (0U)
- #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos)
- #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk
- #define RCC_APB1RSTR_TIM3RST_Pos (1U)
- #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos)
- #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk
- #define RCC_APB1RSTR_WWDGRST_Pos (11U)
- #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos)
- #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk
- #define RCC_APB1RSTR_USART2RST_Pos (17U)
- #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos)
- #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk
- #define RCC_APB1RSTR_I2C1RST_Pos (21U)
- #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos)
- #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk
- #define RCC_APB1RSTR_BKPRST_Pos (27U)
- #define RCC_APB1RSTR_BKPRST_Msk (0x1UL << RCC_APB1RSTR_BKPRST_Pos)
- #define RCC_APB1RSTR_BKPRST RCC_APB1RSTR_BKPRST_Msk
- #define RCC_APB1RSTR_PWRRST_Pos (28U)
- #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos)
- #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk
- #define RCC_APB1RSTR_TIM4RST_Pos (2U)
- #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos)
- #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk
- #define RCC_APB1RSTR_SPI2RST_Pos (14U)
- #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos)
- #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk
- #define RCC_APB1RSTR_USART3RST_Pos (18U)
- #define RCC_APB1RSTR_USART3RST_Msk (0x1UL << RCC_APB1RSTR_USART3RST_Pos)
- #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk
- #define RCC_APB1RSTR_I2C2RST_Pos (22U)
- #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos)
- #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk
- #define RCC_APB1RSTR_TIM6RST_Pos (4U)
- #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos)
- #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk
- #define RCC_APB1RSTR_TIM7RST_Pos (5U)
- #define RCC_APB1RSTR_TIM7RST_Msk (0x1UL << RCC_APB1RSTR_TIM7RST_Pos)
- #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk
- #define RCC_APB1RSTR_CECRST_Pos (30U)
- #define RCC_APB1RSTR_CECRST_Msk (0x1UL << RCC_APB1RSTR_CECRST_Pos)
- #define RCC_APB1RSTR_CECRST RCC_APB1RSTR_CECRST_Msk
- #define RCC_APB1RSTR_TIM5RST_Pos (3U)
- #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos)
- #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk
- #define RCC_APB1RSTR_TIM12RST_Pos (6U)
- #define RCC_APB1RSTR_TIM12RST_Msk (0x1UL << RCC_APB1RSTR_TIM12RST_Pos)
- #define RCC_APB1RSTR_TIM12RST RCC_APB1RSTR_TIM12RST_Msk
- #define RCC_APB1RSTR_TIM13RST_Pos (7U)
- #define RCC_APB1RSTR_TIM13RST_Msk (0x1UL << RCC_APB1RSTR_TIM13RST_Pos)
- #define RCC_APB1RSTR_TIM13RST RCC_APB1RSTR_TIM13RST_Msk
- #define RCC_APB1RSTR_TIM14RST_Pos (8U)
- #define RCC_APB1RSTR_TIM14RST_Msk (0x1UL << RCC_APB1RSTR_TIM14RST_Pos)
- #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk
- #define RCC_APB1RSTR_SPI3RST_Pos (15U)
- #define RCC_APB1RSTR_SPI3RST_Msk (0x1UL << RCC_APB1RSTR_SPI3RST_Pos)
- #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk
- #define RCC_APB1RSTR_UART4RST_Pos (19U)
- #define RCC_APB1RSTR_UART4RST_Msk (0x1UL << RCC_APB1RSTR_UART4RST_Pos)
- #define RCC_APB1RSTR_UART4RST RCC_APB1RSTR_UART4RST_Msk
- #define RCC_APB1RSTR_UART5RST_Pos (20U)
- #define RCC_APB1RSTR_UART5RST_Msk (0x1UL << RCC_APB1RSTR_UART5RST_Pos)
- #define RCC_APB1RSTR_UART5RST RCC_APB1RSTR_UART5RST_Msk
- #define RCC_APB1RSTR_DACRST_Pos (29U)
- #define RCC_APB1RSTR_DACRST_Msk (0x1UL << RCC_APB1RSTR_DACRST_Pos)
- #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk
- #define RCC_AHBENR_DMA1EN_Pos (0U)
- #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos)
- #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk
- #define RCC_AHBENR_SRAMEN_Pos (2U)
- #define RCC_AHBENR_SRAMEN_Msk (0x1UL << RCC_AHBENR_SRAMEN_Pos)
- #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk
- #define RCC_AHBENR_FLITFEN_Pos (4U)
- #define RCC_AHBENR_FLITFEN_Msk (0x1UL << RCC_AHBENR_FLITFEN_Pos)
- #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk
- #define RCC_AHBENR_CRCEN_Pos (6U)
- #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos)
- #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk
- #define RCC_AHBENR_DMA2EN_Pos (1U)
- #define RCC_AHBENR_DMA2EN_Msk (0x1UL << RCC_AHBENR_DMA2EN_Pos)
- #define RCC_AHBENR_DMA2EN RCC_AHBENR_DMA2EN_Msk
- #define RCC_AHBENR_FSMCEN_Pos (8U)
- #define RCC_AHBENR_FSMCEN_Msk (0x1UL << RCC_AHBENR_FSMCEN_Pos)
- #define RCC_AHBENR_FSMCEN RCC_AHBENR_FSMCEN_Msk
- #define RCC_APB2ENR_AFIOEN_Pos (0U)
- #define RCC_APB2ENR_AFIOEN_Msk (0x1UL << RCC_APB2ENR_AFIOEN_Pos)
- #define RCC_APB2ENR_AFIOEN RCC_APB2ENR_AFIOEN_Msk
- #define RCC_APB2ENR_IOPAEN_Pos (2U)
- #define RCC_APB2ENR_IOPAEN_Msk (0x1UL << RCC_APB2ENR_IOPAEN_Pos)
- #define RCC_APB2ENR_IOPAEN RCC_APB2ENR_IOPAEN_Msk
- #define RCC_APB2ENR_IOPBEN_Pos (3U)
- #define RCC_APB2ENR_IOPBEN_Msk (0x1UL << RCC_APB2ENR_IOPBEN_Pos)
- #define RCC_APB2ENR_IOPBEN RCC_APB2ENR_IOPBEN_Msk
- #define RCC_APB2ENR_IOPCEN_Pos (4U)
- #define RCC_APB2ENR_IOPCEN_Msk (0x1UL << RCC_APB2ENR_IOPCEN_Pos)
- #define RCC_APB2ENR_IOPCEN RCC_APB2ENR_IOPCEN_Msk
- #define RCC_APB2ENR_IOPDEN_Pos (5U)
- #define RCC_APB2ENR_IOPDEN_Msk (0x1UL << RCC_APB2ENR_IOPDEN_Pos)
- #define RCC_APB2ENR_IOPDEN RCC_APB2ENR_IOPDEN_Msk
- #define RCC_APB2ENR_ADC1EN_Pos (9U)
- #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos)
- #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk
- #define RCC_APB2ENR_TIM1EN_Pos (11U)
- #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos)
- #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
- #define RCC_APB2ENR_SPI1EN_Pos (12U)
- #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos)
- #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
- #define RCC_APB2ENR_USART1EN_Pos (14U)
- #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos)
- #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
- #define RCC_APB2ENR_TIM15EN_Pos (16U)
- #define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos)
- #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk
- #define RCC_APB2ENR_TIM16EN_Pos (17U)
- #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos)
- #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk
- #define RCC_APB2ENR_TIM17EN_Pos (18U)
- #define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos)
- #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk
- #define RCC_APB2ENR_IOPEEN_Pos (6U)
- #define RCC_APB2ENR_IOPEEN_Msk (0x1UL << RCC_APB2ENR_IOPEEN_Pos)
- #define RCC_APB2ENR_IOPEEN RCC_APB2ENR_IOPEEN_Msk
- #define RCC_APB2ENR_IOPFEN_Pos (7U)
- #define RCC_APB2ENR_IOPFEN_Msk (0x1UL << RCC_APB2ENR_IOPFEN_Pos)
- #define RCC_APB2ENR_IOPFEN RCC_APB2ENR_IOPFEN_Msk
- #define RCC_APB2ENR_IOPGEN_Pos (8U)
- #define RCC_APB2ENR_IOPGEN_Msk (0x1UL << RCC_APB2ENR_IOPGEN_Pos)
- #define RCC_APB2ENR_IOPGEN RCC_APB2ENR_IOPGEN_Msk
- #define RCC_APB1ENR_TIM2EN_Pos (0U)
- #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos)
- #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk
- #define RCC_APB1ENR_TIM3EN_Pos (1U)
- #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos)
- #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk
- #define RCC_APB1ENR_WWDGEN_Pos (11U)
- #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos)
- #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk
- #define RCC_APB1ENR_USART2EN_Pos (17U)
- #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos)
- #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk
- #define RCC_APB1ENR_I2C1EN_Pos (21U)
- #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos)
- #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk
- #define RCC_APB1ENR_BKPEN_Pos (27U)
- #define RCC_APB1ENR_BKPEN_Msk (0x1UL << RCC_APB1ENR_BKPEN_Pos)
- #define RCC_APB1ENR_BKPEN RCC_APB1ENR_BKPEN_Msk
- #define RCC_APB1ENR_PWREN_Pos (28U)
- #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos)
- #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk
- #define RCC_APB1ENR_TIM4EN_Pos (2U)
- #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos)
- #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk
- #define RCC_APB1ENR_SPI2EN_Pos (14U)
- #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos)
- #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk
- #define RCC_APB1ENR_USART3EN_Pos (18U)
- #define RCC_APB1ENR_USART3EN_Msk (0x1UL << RCC_APB1ENR_USART3EN_Pos)
- #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk
- #define RCC_APB1ENR_I2C2EN_Pos (22U)
- #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos)
- #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk
- #define RCC_APB1ENR_TIM6EN_Pos (4U)
- #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos)
- #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk
- #define RCC_APB1ENR_TIM7EN_Pos (5U)
- #define RCC_APB1ENR_TIM7EN_Msk (0x1UL << RCC_APB1ENR_TIM7EN_Pos)
- #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk
- #define RCC_APB1ENR_CECEN_Pos (30U)
- #define RCC_APB1ENR_CECEN_Msk (0x1UL << RCC_APB1ENR_CECEN_Pos)
- #define RCC_APB1ENR_CECEN RCC_APB1ENR_CECEN_Msk
- #define RCC_APB1ENR_TIM5EN_Pos (3U)
- #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos)
- #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk
- #define RCC_APB1ENR_TIM12EN_Pos (6U)
- #define RCC_APB1ENR_TIM12EN_Msk (0x1UL << RCC_APB1ENR_TIM12EN_Pos)
- #define RCC_APB1ENR_TIM12EN RCC_APB1ENR_TIM12EN_Msk
- #define RCC_APB1ENR_TIM13EN_Pos (7U)
- #define RCC_APB1ENR_TIM13EN_Msk (0x1UL << RCC_APB1ENR_TIM13EN_Pos)
- #define RCC_APB1ENR_TIM13EN RCC_APB1ENR_TIM13EN_Msk
- #define RCC_APB1ENR_TIM14EN_Pos (8U)
- #define RCC_APB1ENR_TIM14EN_Msk (0x1UL << RCC_APB1ENR_TIM14EN_Pos)
- #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk
- #define RCC_APB1ENR_SPI3EN_Pos (15U)
- #define RCC_APB1ENR_SPI3EN_Msk (0x1UL << RCC_APB1ENR_SPI3EN_Pos)
- #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk
- #define RCC_APB1ENR_UART4EN_Pos (19U)
- #define RCC_APB1ENR_UART4EN_Msk (0x1UL << RCC_APB1ENR_UART4EN_Pos)
- #define RCC_APB1ENR_UART4EN RCC_APB1ENR_UART4EN_Msk
- #define RCC_APB1ENR_UART5EN_Pos (20U)
- #define RCC_APB1ENR_UART5EN_Msk (0x1UL << RCC_APB1ENR_UART5EN_Pos)
- #define RCC_APB1ENR_UART5EN RCC_APB1ENR_UART5EN_Msk
- #define RCC_APB1ENR_DACEN_Pos (29U)
- #define RCC_APB1ENR_DACEN_Msk (0x1UL << RCC_APB1ENR_DACEN_Pos)
- #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk
- #define RCC_BDCR_LSEON_Pos (0U)
- #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos)
- #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
- #define RCC_BDCR_LSERDY_Pos (1U)
- #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos)
- #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
- #define RCC_BDCR_LSEBYP_Pos (2U)
- #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos)
- #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
- #define RCC_BDCR_RTCSEL_Pos (8U)
- #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos)
- #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
- #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos)
- #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos)
- #define RCC_BDCR_RTCSEL_NOCLOCK 0x00000000U
- #define RCC_BDCR_RTCSEL_LSE 0x00000100U
- #define RCC_BDCR_RTCSEL_LSI 0x00000200U
- #define RCC_BDCR_RTCSEL_HSE 0x00000300U
- #define RCC_BDCR_RTCEN_Pos (15U)
- #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos)
- #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
- #define RCC_BDCR_BDRST_Pos (16U)
- #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos)
- #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
-
- #define RCC_CSR_LSION_Pos (0U)
- #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos)
- #define RCC_CSR_LSION RCC_CSR_LSION_Msk
- #define RCC_CSR_LSIRDY_Pos (1U)
- #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos)
- #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
- #define RCC_CSR_RMVF_Pos (24U)
- #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos)
- #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
- #define RCC_CSR_PINRSTF_Pos (26U)
- #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos)
- #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
- #define RCC_CSR_PORRSTF_Pos (27U)
- #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos)
- #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk
- #define RCC_CSR_SFTRSTF_Pos (28U)
- #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos)
- #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
- #define RCC_CSR_IWDGRSTF_Pos (29U)
- #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos)
- #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
- #define RCC_CSR_WWDGRSTF_Pos (30U)
- #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos)
- #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
- #define RCC_CSR_LPWRRSTF_Pos (31U)
- #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos)
- #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
- #define RCC_CFGR2_PREDIV1_Pos (0U)
- #define RCC_CFGR2_PREDIV1_Msk (0xFUL << RCC_CFGR2_PREDIV1_Pos)
- #define RCC_CFGR2_PREDIV1 RCC_CFGR2_PREDIV1_Msk
- #define RCC_CFGR2_PREDIV1_0 (0x1UL << RCC_CFGR2_PREDIV1_Pos)
- #define RCC_CFGR2_PREDIV1_1 (0x2UL << RCC_CFGR2_PREDIV1_Pos)
- #define RCC_CFGR2_PREDIV1_2 (0x4UL << RCC_CFGR2_PREDIV1_Pos)
- #define RCC_CFGR2_PREDIV1_3 (0x8UL << RCC_CFGR2_PREDIV1_Pos)
- #define RCC_CFGR2_PREDIV1_DIV1 0x00000000U
- #define RCC_CFGR2_PREDIV1_DIV2_Pos (0U)
- #define RCC_CFGR2_PREDIV1_DIV2_Msk (0x1UL << RCC_CFGR2_PREDIV1_DIV2_Pos)
- #define RCC_CFGR2_PREDIV1_DIV2 RCC_CFGR2_PREDIV1_DIV2_Msk
- #define RCC_CFGR2_PREDIV1_DIV3_Pos (1U)
- #define RCC_CFGR2_PREDIV1_DIV3_Msk (0x1UL << RCC_CFGR2_PREDIV1_DIV3_Pos)
- #define RCC_CFGR2_PREDIV1_DIV3 RCC_CFGR2_PREDIV1_DIV3_Msk
- #define RCC_CFGR2_PREDIV1_DIV4_Pos (0U)
- #define RCC_CFGR2_PREDIV1_DIV4_Msk (0x3UL << RCC_CFGR2_PREDIV1_DIV4_Pos)
- #define RCC_CFGR2_PREDIV1_DIV4 RCC_CFGR2_PREDIV1_DIV4_Msk
- #define RCC_CFGR2_PREDIV1_DIV5_Pos (2U)
- #define RCC_CFGR2_PREDIV1_DIV5_Msk (0x1UL << RCC_CFGR2_PREDIV1_DIV5_Pos)
- #define RCC_CFGR2_PREDIV1_DIV5 RCC_CFGR2_PREDIV1_DIV5_Msk
- #define RCC_CFGR2_PREDIV1_DIV6_Pos (0U)
- #define RCC_CFGR2_PREDIV1_DIV6_Msk (0x5UL << RCC_CFGR2_PREDIV1_DIV6_Pos)
- #define RCC_CFGR2_PREDIV1_DIV6 RCC_CFGR2_PREDIV1_DIV6_Msk
- #define RCC_CFGR2_PREDIV1_DIV7_Pos (1U)
- #define RCC_CFGR2_PREDIV1_DIV7_Msk (0x3UL << RCC_CFGR2_PREDIV1_DIV7_Pos)
- #define RCC_CFGR2_PREDIV1_DIV7 RCC_CFGR2_PREDIV1_DIV7_Msk
- #define RCC_CFGR2_PREDIV1_DIV8_Pos (0U)
- #define RCC_CFGR2_PREDIV1_DIV8_Msk (0x7UL << RCC_CFGR2_PREDIV1_DIV8_Pos)
- #define RCC_CFGR2_PREDIV1_DIV8 RCC_CFGR2_PREDIV1_DIV8_Msk
- #define RCC_CFGR2_PREDIV1_DIV9_Pos (3U)
- #define RCC_CFGR2_PREDIV1_DIV9_Msk (0x1UL << RCC_CFGR2_PREDIV1_DIV9_Pos)
- #define RCC_CFGR2_PREDIV1_DIV9 RCC_CFGR2_PREDIV1_DIV9_Msk
- #define RCC_CFGR2_PREDIV1_DIV10_Pos (0U)
- #define RCC_CFGR2_PREDIV1_DIV10_Msk (0x9UL << RCC_CFGR2_PREDIV1_DIV10_Pos)
- #define RCC_CFGR2_PREDIV1_DIV10 RCC_CFGR2_PREDIV1_DIV10_Msk
- #define RCC_CFGR2_PREDIV1_DIV11_Pos (1U)
- #define RCC_CFGR2_PREDIV1_DIV11_Msk (0x5UL << RCC_CFGR2_PREDIV1_DIV11_Pos)
- #define RCC_CFGR2_PREDIV1_DIV11 RCC_CFGR2_PREDIV1_DIV11_Msk
- #define RCC_CFGR2_PREDIV1_DIV12_Pos (0U)
- #define RCC_CFGR2_PREDIV1_DIV12_Msk (0xBUL << RCC_CFGR2_PREDIV1_DIV12_Pos)
- #define RCC_CFGR2_PREDIV1_DIV12 RCC_CFGR2_PREDIV1_DIV12_Msk
- #define RCC_CFGR2_PREDIV1_DIV13_Pos (2U)
- #define RCC_CFGR2_PREDIV1_DIV13_Msk (0x3UL << RCC_CFGR2_PREDIV1_DIV13_Pos)
- #define RCC_CFGR2_PREDIV1_DIV13 RCC_CFGR2_PREDIV1_DIV13_Msk
- #define RCC_CFGR2_PREDIV1_DIV14_Pos (0U)
- #define RCC_CFGR2_PREDIV1_DIV14_Msk (0xDUL << RCC_CFGR2_PREDIV1_DIV14_Pos)
- #define RCC_CFGR2_PREDIV1_DIV14 RCC_CFGR2_PREDIV1_DIV14_Msk
- #define RCC_CFGR2_PREDIV1_DIV15_Pos (1U)
- #define RCC_CFGR2_PREDIV1_DIV15_Msk (0x7UL << RCC_CFGR2_PREDIV1_DIV15_Pos)
- #define RCC_CFGR2_PREDIV1_DIV15 RCC_CFGR2_PREDIV1_DIV15_Msk
- #define RCC_CFGR2_PREDIV1_DIV16_Pos (0U)
- #define RCC_CFGR2_PREDIV1_DIV16_Msk (0xFUL << RCC_CFGR2_PREDIV1_DIV16_Pos)
- #define RCC_CFGR2_PREDIV1_DIV16 RCC_CFGR2_PREDIV1_DIV16_Msk
-
- #define GPIO_CRL_MODE_Pos (0U)
- #define GPIO_CRL_MODE_Msk (0x33333333UL << GPIO_CRL_MODE_Pos)
- #define GPIO_CRL_MODE GPIO_CRL_MODE_Msk
- #define GPIO_CRL_MODE0_Pos (0U)
- #define GPIO_CRL_MODE0_Msk (0x3UL << GPIO_CRL_MODE0_Pos)
- #define GPIO_CRL_MODE0 GPIO_CRL_MODE0_Msk
- #define GPIO_CRL_MODE0_0 (0x1UL << GPIO_CRL_MODE0_Pos)
- #define GPIO_CRL_MODE0_1 (0x2UL << GPIO_CRL_MODE0_Pos)
- #define GPIO_CRL_MODE1_Pos (4U)
- #define GPIO_CRL_MODE1_Msk (0x3UL << GPIO_CRL_MODE1_Pos)
- #define GPIO_CRL_MODE1 GPIO_CRL_MODE1_Msk
- #define GPIO_CRL_MODE1_0 (0x1UL << GPIO_CRL_MODE1_Pos)
- #define GPIO_CRL_MODE1_1 (0x2UL << GPIO_CRL_MODE1_Pos)
- #define GPIO_CRL_MODE2_Pos (8U)
- #define GPIO_CRL_MODE2_Msk (0x3UL << GPIO_CRL_MODE2_Pos)
- #define GPIO_CRL_MODE2 GPIO_CRL_MODE2_Msk
- #define GPIO_CRL_MODE2_0 (0x1UL << GPIO_CRL_MODE2_Pos)
- #define GPIO_CRL_MODE2_1 (0x2UL << GPIO_CRL_MODE2_Pos)
- #define GPIO_CRL_MODE3_Pos (12U)
- #define GPIO_CRL_MODE3_Msk (0x3UL << GPIO_CRL_MODE3_Pos)
- #define GPIO_CRL_MODE3 GPIO_CRL_MODE3_Msk
- #define GPIO_CRL_MODE3_0 (0x1UL << GPIO_CRL_MODE3_Pos)
- #define GPIO_CRL_MODE3_1 (0x2UL << GPIO_CRL_MODE3_Pos)
- #define GPIO_CRL_MODE4_Pos (16U)
- #define GPIO_CRL_MODE4_Msk (0x3UL << GPIO_CRL_MODE4_Pos)
- #define GPIO_CRL_MODE4 GPIO_CRL_MODE4_Msk
- #define GPIO_CRL_MODE4_0 (0x1UL << GPIO_CRL_MODE4_Pos)
- #define GPIO_CRL_MODE4_1 (0x2UL << GPIO_CRL_MODE4_Pos)
- #define GPIO_CRL_MODE5_Pos (20U)
- #define GPIO_CRL_MODE5_Msk (0x3UL << GPIO_CRL_MODE5_Pos)
- #define GPIO_CRL_MODE5 GPIO_CRL_MODE5_Msk
- #define GPIO_CRL_MODE5_0 (0x1UL << GPIO_CRL_MODE5_Pos)
- #define GPIO_CRL_MODE5_1 (0x2UL << GPIO_CRL_MODE5_Pos)
- #define GPIO_CRL_MODE6_Pos (24U)
- #define GPIO_CRL_MODE6_Msk (0x3UL << GPIO_CRL_MODE6_Pos)
- #define GPIO_CRL_MODE6 GPIO_CRL_MODE6_Msk
- #define GPIO_CRL_MODE6_0 (0x1UL << GPIO_CRL_MODE6_Pos)
- #define GPIO_CRL_MODE6_1 (0x2UL << GPIO_CRL_MODE6_Pos)
- #define GPIO_CRL_MODE7_Pos (28U)
- #define GPIO_CRL_MODE7_Msk (0x3UL << GPIO_CRL_MODE7_Pos)
- #define GPIO_CRL_MODE7 GPIO_CRL_MODE7_Msk
- #define GPIO_CRL_MODE7_0 (0x1UL << GPIO_CRL_MODE7_Pos)
- #define GPIO_CRL_MODE7_1 (0x2UL << GPIO_CRL_MODE7_Pos)
- #define GPIO_CRL_CNF_Pos (2U)
- #define GPIO_CRL_CNF_Msk (0x33333333UL << GPIO_CRL_CNF_Pos)
- #define GPIO_CRL_CNF GPIO_CRL_CNF_Msk
- #define GPIO_CRL_CNF0_Pos (2U)
- #define GPIO_CRL_CNF0_Msk (0x3UL << GPIO_CRL_CNF0_Pos)
- #define GPIO_CRL_CNF0 GPIO_CRL_CNF0_Msk
- #define GPIO_CRL_CNF0_0 (0x1UL << GPIO_CRL_CNF0_Pos)
- #define GPIO_CRL_CNF0_1 (0x2UL << GPIO_CRL_CNF0_Pos)
- #define GPIO_CRL_CNF1_Pos (6U)
- #define GPIO_CRL_CNF1_Msk (0x3UL << GPIO_CRL_CNF1_Pos)
- #define GPIO_CRL_CNF1 GPIO_CRL_CNF1_Msk
- #define GPIO_CRL_CNF1_0 (0x1UL << GPIO_CRL_CNF1_Pos)
- #define GPIO_CRL_CNF1_1 (0x2UL << GPIO_CRL_CNF1_Pos)
- #define GPIO_CRL_CNF2_Pos (10U)
- #define GPIO_CRL_CNF2_Msk (0x3UL << GPIO_CRL_CNF2_Pos)
- #define GPIO_CRL_CNF2 GPIO_CRL_CNF2_Msk
- #define GPIO_CRL_CNF2_0 (0x1UL << GPIO_CRL_CNF2_Pos)
- #define GPIO_CRL_CNF2_1 (0x2UL << GPIO_CRL_CNF2_Pos)
- #define GPIO_CRL_CNF3_Pos (14U)
- #define GPIO_CRL_CNF3_Msk (0x3UL << GPIO_CRL_CNF3_Pos)
- #define GPIO_CRL_CNF3 GPIO_CRL_CNF3_Msk
- #define GPIO_CRL_CNF3_0 (0x1UL << GPIO_CRL_CNF3_Pos)
- #define GPIO_CRL_CNF3_1 (0x2UL << GPIO_CRL_CNF3_Pos)
- #define GPIO_CRL_CNF4_Pos (18U)
- #define GPIO_CRL_CNF4_Msk (0x3UL << GPIO_CRL_CNF4_Pos)
- #define GPIO_CRL_CNF4 GPIO_CRL_CNF4_Msk
- #define GPIO_CRL_CNF4_0 (0x1UL << GPIO_CRL_CNF4_Pos)
- #define GPIO_CRL_CNF4_1 (0x2UL << GPIO_CRL_CNF4_Pos)
- #define GPIO_CRL_CNF5_Pos (22U)
- #define GPIO_CRL_CNF5_Msk (0x3UL << GPIO_CRL_CNF5_Pos)
- #define GPIO_CRL_CNF5 GPIO_CRL_CNF5_Msk
- #define GPIO_CRL_CNF5_0 (0x1UL << GPIO_CRL_CNF5_Pos)
- #define GPIO_CRL_CNF5_1 (0x2UL << GPIO_CRL_CNF5_Pos)
- #define GPIO_CRL_CNF6_Pos (26U)
- #define GPIO_CRL_CNF6_Msk (0x3UL << GPIO_CRL_CNF6_Pos)
- #define GPIO_CRL_CNF6 GPIO_CRL_CNF6_Msk
- #define GPIO_CRL_CNF6_0 (0x1UL << GPIO_CRL_CNF6_Pos)
- #define GPIO_CRL_CNF6_1 (0x2UL << GPIO_CRL_CNF6_Pos)
- #define GPIO_CRL_CNF7_Pos (30U)
- #define GPIO_CRL_CNF7_Msk (0x3UL << GPIO_CRL_CNF7_Pos)
- #define GPIO_CRL_CNF7 GPIO_CRL_CNF7_Msk
- #define GPIO_CRL_CNF7_0 (0x1UL << GPIO_CRL_CNF7_Pos)
- #define GPIO_CRL_CNF7_1 (0x2UL << GPIO_CRL_CNF7_Pos)
- #define GPIO_CRH_MODE_Pos (0U)
- #define GPIO_CRH_MODE_Msk (0x33333333UL << GPIO_CRH_MODE_Pos)
- #define GPIO_CRH_MODE GPIO_CRH_MODE_Msk
- #define GPIO_CRH_MODE8_Pos (0U)
- #define GPIO_CRH_MODE8_Msk (0x3UL << GPIO_CRH_MODE8_Pos)
- #define GPIO_CRH_MODE8 GPIO_CRH_MODE8_Msk
- #define GPIO_CRH_MODE8_0 (0x1UL << GPIO_CRH_MODE8_Pos)
- #define GPIO_CRH_MODE8_1 (0x2UL << GPIO_CRH_MODE8_Pos)
- #define GPIO_CRH_MODE9_Pos (4U)
- #define GPIO_CRH_MODE9_Msk (0x3UL << GPIO_CRH_MODE9_Pos)
- #define GPIO_CRH_MODE9 GPIO_CRH_MODE9_Msk
- #define GPIO_CRH_MODE9_0 (0x1UL << GPIO_CRH_MODE9_Pos)
- #define GPIO_CRH_MODE9_1 (0x2UL << GPIO_CRH_MODE9_Pos)
- #define GPIO_CRH_MODE10_Pos (8U)
- #define GPIO_CRH_MODE10_Msk (0x3UL << GPIO_CRH_MODE10_Pos)
- #define GPIO_CRH_MODE10 GPIO_CRH_MODE10_Msk
- #define GPIO_CRH_MODE10_0 (0x1UL << GPIO_CRH_MODE10_Pos)
- #define GPIO_CRH_MODE10_1 (0x2UL << GPIO_CRH_MODE10_Pos)
- #define GPIO_CRH_MODE11_Pos (12U)
- #define GPIO_CRH_MODE11_Msk (0x3UL << GPIO_CRH_MODE11_Pos)
- #define GPIO_CRH_MODE11 GPIO_CRH_MODE11_Msk
- #define GPIO_CRH_MODE11_0 (0x1UL << GPIO_CRH_MODE11_Pos)
- #define GPIO_CRH_MODE11_1 (0x2UL << GPIO_CRH_MODE11_Pos)
- #define GPIO_CRH_MODE12_Pos (16U)
- #define GPIO_CRH_MODE12_Msk (0x3UL << GPIO_CRH_MODE12_Pos)
- #define GPIO_CRH_MODE12 GPIO_CRH_MODE12_Msk
- #define GPIO_CRH_MODE12_0 (0x1UL << GPIO_CRH_MODE12_Pos)
- #define GPIO_CRH_MODE12_1 (0x2UL << GPIO_CRH_MODE12_Pos)
- #define GPIO_CRH_MODE13_Pos (20U)
- #define GPIO_CRH_MODE13_Msk (0x3UL << GPIO_CRH_MODE13_Pos)
- #define GPIO_CRH_MODE13 GPIO_CRH_MODE13_Msk
- #define GPIO_CRH_MODE13_0 (0x1UL << GPIO_CRH_MODE13_Pos)
- #define GPIO_CRH_MODE13_1 (0x2UL << GPIO_CRH_MODE13_Pos)
- #define GPIO_CRH_MODE14_Pos (24U)
- #define GPIO_CRH_MODE14_Msk (0x3UL << GPIO_CRH_MODE14_Pos)
- #define GPIO_CRH_MODE14 GPIO_CRH_MODE14_Msk
- #define GPIO_CRH_MODE14_0 (0x1UL << GPIO_CRH_MODE14_Pos)
- #define GPIO_CRH_MODE14_1 (0x2UL << GPIO_CRH_MODE14_Pos)
- #define GPIO_CRH_MODE15_Pos (28U)
- #define GPIO_CRH_MODE15_Msk (0x3UL << GPIO_CRH_MODE15_Pos)
- #define GPIO_CRH_MODE15 GPIO_CRH_MODE15_Msk
- #define GPIO_CRH_MODE15_0 (0x1UL << GPIO_CRH_MODE15_Pos)
- #define GPIO_CRH_MODE15_1 (0x2UL << GPIO_CRH_MODE15_Pos)
- #define GPIO_CRH_CNF_Pos (2U)
- #define GPIO_CRH_CNF_Msk (0x33333333UL << GPIO_CRH_CNF_Pos)
- #define GPIO_CRH_CNF GPIO_CRH_CNF_Msk
- #define GPIO_CRH_CNF8_Pos (2U)
- #define GPIO_CRH_CNF8_Msk (0x3UL << GPIO_CRH_CNF8_Pos)
- #define GPIO_CRH_CNF8 GPIO_CRH_CNF8_Msk
- #define GPIO_CRH_CNF8_0 (0x1UL << GPIO_CRH_CNF8_Pos)
- #define GPIO_CRH_CNF8_1 (0x2UL << GPIO_CRH_CNF8_Pos)
- #define GPIO_CRH_CNF9_Pos (6U)
- #define GPIO_CRH_CNF9_Msk (0x3UL << GPIO_CRH_CNF9_Pos)
- #define GPIO_CRH_CNF9 GPIO_CRH_CNF9_Msk
- #define GPIO_CRH_CNF9_0 (0x1UL << GPIO_CRH_CNF9_Pos)
- #define GPIO_CRH_CNF9_1 (0x2UL << GPIO_CRH_CNF9_Pos)
- #define GPIO_CRH_CNF10_Pos (10U)
- #define GPIO_CRH_CNF10_Msk (0x3UL << GPIO_CRH_CNF10_Pos)
- #define GPIO_CRH_CNF10 GPIO_CRH_CNF10_Msk
- #define GPIO_CRH_CNF10_0 (0x1UL << GPIO_CRH_CNF10_Pos)
- #define GPIO_CRH_CNF10_1 (0x2UL << GPIO_CRH_CNF10_Pos)
- #define GPIO_CRH_CNF11_Pos (14U)
- #define GPIO_CRH_CNF11_Msk (0x3UL << GPIO_CRH_CNF11_Pos)
- #define GPIO_CRH_CNF11 GPIO_CRH_CNF11_Msk
- #define GPIO_CRH_CNF11_0 (0x1UL << GPIO_CRH_CNF11_Pos)
- #define GPIO_CRH_CNF11_1 (0x2UL << GPIO_CRH_CNF11_Pos)
- #define GPIO_CRH_CNF12_Pos (18U)
- #define GPIO_CRH_CNF12_Msk (0x3UL << GPIO_CRH_CNF12_Pos)
- #define GPIO_CRH_CNF12 GPIO_CRH_CNF12_Msk
- #define GPIO_CRH_CNF12_0 (0x1UL << GPIO_CRH_CNF12_Pos)
- #define GPIO_CRH_CNF12_1 (0x2UL << GPIO_CRH_CNF12_Pos)
- #define GPIO_CRH_CNF13_Pos (22U)
- #define GPIO_CRH_CNF13_Msk (0x3UL << GPIO_CRH_CNF13_Pos)
- #define GPIO_CRH_CNF13 GPIO_CRH_CNF13_Msk
- #define GPIO_CRH_CNF13_0 (0x1UL << GPIO_CRH_CNF13_Pos)
- #define GPIO_CRH_CNF13_1 (0x2UL << GPIO_CRH_CNF13_Pos)
- #define GPIO_CRH_CNF14_Pos (26U)
- #define GPIO_CRH_CNF14_Msk (0x3UL << GPIO_CRH_CNF14_Pos)
- #define GPIO_CRH_CNF14 GPIO_CRH_CNF14_Msk
- #define GPIO_CRH_CNF14_0 (0x1UL << GPIO_CRH_CNF14_Pos)
- #define GPIO_CRH_CNF14_1 (0x2UL << GPIO_CRH_CNF14_Pos)
- #define GPIO_CRH_CNF15_Pos (30U)
- #define GPIO_CRH_CNF15_Msk (0x3UL << GPIO_CRH_CNF15_Pos)
- #define GPIO_CRH_CNF15 GPIO_CRH_CNF15_Msk
- #define GPIO_CRH_CNF15_0 (0x1UL << GPIO_CRH_CNF15_Pos)
- #define GPIO_CRH_CNF15_1 (0x2UL << GPIO_CRH_CNF15_Pos)
- #define GPIO_IDR_IDR0_Pos (0U)
- #define GPIO_IDR_IDR0_Msk (0x1UL << GPIO_IDR_IDR0_Pos)
- #define GPIO_IDR_IDR0 GPIO_IDR_IDR0_Msk
- #define GPIO_IDR_IDR1_Pos (1U)
- #define GPIO_IDR_IDR1_Msk (0x1UL << GPIO_IDR_IDR1_Pos)
- #define GPIO_IDR_IDR1 GPIO_IDR_IDR1_Msk
- #define GPIO_IDR_IDR2_Pos (2U)
- #define GPIO_IDR_IDR2_Msk (0x1UL << GPIO_IDR_IDR2_Pos)
- #define GPIO_IDR_IDR2 GPIO_IDR_IDR2_Msk
- #define GPIO_IDR_IDR3_Pos (3U)
- #define GPIO_IDR_IDR3_Msk (0x1UL << GPIO_IDR_IDR3_Pos)
- #define GPIO_IDR_IDR3 GPIO_IDR_IDR3_Msk
- #define GPIO_IDR_IDR4_Pos (4U)
- #define GPIO_IDR_IDR4_Msk (0x1UL << GPIO_IDR_IDR4_Pos)
- #define GPIO_IDR_IDR4 GPIO_IDR_IDR4_Msk
- #define GPIO_IDR_IDR5_Pos (5U)
- #define GPIO_IDR_IDR5_Msk (0x1UL << GPIO_IDR_IDR5_Pos)
- #define GPIO_IDR_IDR5 GPIO_IDR_IDR5_Msk
- #define GPIO_IDR_IDR6_Pos (6U)
- #define GPIO_IDR_IDR6_Msk (0x1UL << GPIO_IDR_IDR6_Pos)
- #define GPIO_IDR_IDR6 GPIO_IDR_IDR6_Msk
- #define GPIO_IDR_IDR7_Pos (7U)
- #define GPIO_IDR_IDR7_Msk (0x1UL << GPIO_IDR_IDR7_Pos)
- #define GPIO_IDR_IDR7 GPIO_IDR_IDR7_Msk
- #define GPIO_IDR_IDR8_Pos (8U)
- #define GPIO_IDR_IDR8_Msk (0x1UL << GPIO_IDR_IDR8_Pos)
- #define GPIO_IDR_IDR8 GPIO_IDR_IDR8_Msk
- #define GPIO_IDR_IDR9_Pos (9U)
- #define GPIO_IDR_IDR9_Msk (0x1UL << GPIO_IDR_IDR9_Pos)
- #define GPIO_IDR_IDR9 GPIO_IDR_IDR9_Msk
- #define GPIO_IDR_IDR10_Pos (10U)
- #define GPIO_IDR_IDR10_Msk (0x1UL << GPIO_IDR_IDR10_Pos)
- #define GPIO_IDR_IDR10 GPIO_IDR_IDR10_Msk
- #define GPIO_IDR_IDR11_Pos (11U)
- #define GPIO_IDR_IDR11_Msk (0x1UL << GPIO_IDR_IDR11_Pos)
- #define GPIO_IDR_IDR11 GPIO_IDR_IDR11_Msk
- #define GPIO_IDR_IDR12_Pos (12U)
- #define GPIO_IDR_IDR12_Msk (0x1UL << GPIO_IDR_IDR12_Pos)
- #define GPIO_IDR_IDR12 GPIO_IDR_IDR12_Msk
- #define GPIO_IDR_IDR13_Pos (13U)
- #define GPIO_IDR_IDR13_Msk (0x1UL << GPIO_IDR_IDR13_Pos)
- #define GPIO_IDR_IDR13 GPIO_IDR_IDR13_Msk
- #define GPIO_IDR_IDR14_Pos (14U)
- #define GPIO_IDR_IDR14_Msk (0x1UL << GPIO_IDR_IDR14_Pos)
- #define GPIO_IDR_IDR14 GPIO_IDR_IDR14_Msk
- #define GPIO_IDR_IDR15_Pos (15U)
- #define GPIO_IDR_IDR15_Msk (0x1UL << GPIO_IDR_IDR15_Pos)
- #define GPIO_IDR_IDR15 GPIO_IDR_IDR15_Msk
- #define GPIO_ODR_ODR0_Pos (0U)
- #define GPIO_ODR_ODR0_Msk (0x1UL << GPIO_ODR_ODR0_Pos)
- #define GPIO_ODR_ODR0 GPIO_ODR_ODR0_Msk
- #define GPIO_ODR_ODR1_Pos (1U)
- #define GPIO_ODR_ODR1_Msk (0x1UL << GPIO_ODR_ODR1_Pos)
- #define GPIO_ODR_ODR1 GPIO_ODR_ODR1_Msk
- #define GPIO_ODR_ODR2_Pos (2U)
- #define GPIO_ODR_ODR2_Msk (0x1UL << GPIO_ODR_ODR2_Pos)
- #define GPIO_ODR_ODR2 GPIO_ODR_ODR2_Msk
- #define GPIO_ODR_ODR3_Pos (3U)
- #define GPIO_ODR_ODR3_Msk (0x1UL << GPIO_ODR_ODR3_Pos)
- #define GPIO_ODR_ODR3 GPIO_ODR_ODR3_Msk
- #define GPIO_ODR_ODR4_Pos (4U)
- #define GPIO_ODR_ODR4_Msk (0x1UL << GPIO_ODR_ODR4_Pos)
- #define GPIO_ODR_ODR4 GPIO_ODR_ODR4_Msk
- #define GPIO_ODR_ODR5_Pos (5U)
- #define GPIO_ODR_ODR5_Msk (0x1UL << GPIO_ODR_ODR5_Pos)
- #define GPIO_ODR_ODR5 GPIO_ODR_ODR5_Msk
- #define GPIO_ODR_ODR6_Pos (6U)
- #define GPIO_ODR_ODR6_Msk (0x1UL << GPIO_ODR_ODR6_Pos)
- #define GPIO_ODR_ODR6 GPIO_ODR_ODR6_Msk
- #define GPIO_ODR_ODR7_Pos (7U)
- #define GPIO_ODR_ODR7_Msk (0x1UL << GPIO_ODR_ODR7_Pos)
- #define GPIO_ODR_ODR7 GPIO_ODR_ODR7_Msk
- #define GPIO_ODR_ODR8_Pos (8U)
- #define GPIO_ODR_ODR8_Msk (0x1UL << GPIO_ODR_ODR8_Pos)
- #define GPIO_ODR_ODR8 GPIO_ODR_ODR8_Msk
- #define GPIO_ODR_ODR9_Pos (9U)
- #define GPIO_ODR_ODR9_Msk (0x1UL << GPIO_ODR_ODR9_Pos)
- #define GPIO_ODR_ODR9 GPIO_ODR_ODR9_Msk
- #define GPIO_ODR_ODR10_Pos (10U)
- #define GPIO_ODR_ODR10_Msk (0x1UL << GPIO_ODR_ODR10_Pos)
- #define GPIO_ODR_ODR10 GPIO_ODR_ODR10_Msk
- #define GPIO_ODR_ODR11_Pos (11U)
- #define GPIO_ODR_ODR11_Msk (0x1UL << GPIO_ODR_ODR11_Pos)
- #define GPIO_ODR_ODR11 GPIO_ODR_ODR11_Msk
- #define GPIO_ODR_ODR12_Pos (12U)
- #define GPIO_ODR_ODR12_Msk (0x1UL << GPIO_ODR_ODR12_Pos)
- #define GPIO_ODR_ODR12 GPIO_ODR_ODR12_Msk
- #define GPIO_ODR_ODR13_Pos (13U)
- #define GPIO_ODR_ODR13_Msk (0x1UL << GPIO_ODR_ODR13_Pos)
- #define GPIO_ODR_ODR13 GPIO_ODR_ODR13_Msk
- #define GPIO_ODR_ODR14_Pos (14U)
- #define GPIO_ODR_ODR14_Msk (0x1UL << GPIO_ODR_ODR14_Pos)
- #define GPIO_ODR_ODR14 GPIO_ODR_ODR14_Msk
- #define GPIO_ODR_ODR15_Pos (15U)
- #define GPIO_ODR_ODR15_Msk (0x1UL << GPIO_ODR_ODR15_Pos)
- #define GPIO_ODR_ODR15 GPIO_ODR_ODR15_Msk
- #define GPIO_BSRR_BS0_Pos (0U)
- #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos)
- #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
- #define GPIO_BSRR_BS1_Pos (1U)
- #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos)
- #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
- #define GPIO_BSRR_BS2_Pos (2U)
- #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos)
- #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
- #define GPIO_BSRR_BS3_Pos (3U)
- #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos)
- #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
- #define GPIO_BSRR_BS4_Pos (4U)
- #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos)
- #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
- #define GPIO_BSRR_BS5_Pos (5U)
- #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos)
- #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
- #define GPIO_BSRR_BS6_Pos (6U)
- #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos)
- #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
- #define GPIO_BSRR_BS7_Pos (7U)
- #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos)
- #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
- #define GPIO_BSRR_BS8_Pos (8U)
- #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos)
- #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
- #define GPIO_BSRR_BS9_Pos (9U)
- #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos)
- #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
- #define GPIO_BSRR_BS10_Pos (10U)
- #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos)
- #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
- #define GPIO_BSRR_BS11_Pos (11U)
- #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos)
- #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
- #define GPIO_BSRR_BS12_Pos (12U)
- #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos)
- #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
- #define GPIO_BSRR_BS13_Pos (13U)
- #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos)
- #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
- #define GPIO_BSRR_BS14_Pos (14U)
- #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos)
- #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
- #define GPIO_BSRR_BS15_Pos (15U)
- #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos)
- #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
- #define GPIO_BSRR_BR0_Pos (16U)
- #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos)
- #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
- #define GPIO_BSRR_BR1_Pos (17U)
- #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos)
- #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
- #define GPIO_BSRR_BR2_Pos (18U)
- #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos)
- #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
- #define GPIO_BSRR_BR3_Pos (19U)
- #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos)
- #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
- #define GPIO_BSRR_BR4_Pos (20U)
- #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos)
- #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
- #define GPIO_BSRR_BR5_Pos (21U)
- #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos)
- #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
- #define GPIO_BSRR_BR6_Pos (22U)
- #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos)
- #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
- #define GPIO_BSRR_BR7_Pos (23U)
- #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos)
- #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
- #define GPIO_BSRR_BR8_Pos (24U)
- #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos)
- #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
- #define GPIO_BSRR_BR9_Pos (25U)
- #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos)
- #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
- #define GPIO_BSRR_BR10_Pos (26U)
- #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos)
- #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
- #define GPIO_BSRR_BR11_Pos (27U)
- #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos)
- #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
- #define GPIO_BSRR_BR12_Pos (28U)
- #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos)
- #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
- #define GPIO_BSRR_BR13_Pos (29U)
- #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos)
- #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
- #define GPIO_BSRR_BR14_Pos (30U)
- #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos)
- #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
- #define GPIO_BSRR_BR15_Pos (31U)
- #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos)
- #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
- #define GPIO_BRR_BR0_Pos (0U)
- #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos)
- #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
- #define GPIO_BRR_BR1_Pos (1U)
- #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos)
- #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
- #define GPIO_BRR_BR2_Pos (2U)
- #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos)
- #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
- #define GPIO_BRR_BR3_Pos (3U)
- #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos)
- #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
- #define GPIO_BRR_BR4_Pos (4U)
- #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos)
- #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
- #define GPIO_BRR_BR5_Pos (5U)
- #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos)
- #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
- #define GPIO_BRR_BR6_Pos (6U)
- #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos)
- #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
- #define GPIO_BRR_BR7_Pos (7U)
- #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos)
- #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
- #define GPIO_BRR_BR8_Pos (8U)
- #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos)
- #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
- #define GPIO_BRR_BR9_Pos (9U)
- #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos)
- #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
- #define GPIO_BRR_BR10_Pos (10U)
- #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos)
- #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
- #define GPIO_BRR_BR11_Pos (11U)
- #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos)
- #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
- #define GPIO_BRR_BR12_Pos (12U)
- #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos)
- #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
- #define GPIO_BRR_BR13_Pos (13U)
- #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos)
- #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
- #define GPIO_BRR_BR14_Pos (14U)
- #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos)
- #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
- #define GPIO_BRR_BR15_Pos (15U)
- #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos)
- #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
- #define GPIO_LCKR_LCK0_Pos (0U)
- #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos)
- #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
- #define GPIO_LCKR_LCK1_Pos (1U)
- #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos)
- #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
- #define GPIO_LCKR_LCK2_Pos (2U)
- #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos)
- #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
- #define GPIO_LCKR_LCK3_Pos (3U)
- #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos)
- #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
- #define GPIO_LCKR_LCK4_Pos (4U)
- #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos)
- #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
- #define GPIO_LCKR_LCK5_Pos (5U)
- #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos)
- #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
- #define GPIO_LCKR_LCK6_Pos (6U)
- #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos)
- #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
- #define GPIO_LCKR_LCK7_Pos (7U)
- #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos)
- #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
- #define GPIO_LCKR_LCK8_Pos (8U)
- #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos)
- #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
- #define GPIO_LCKR_LCK9_Pos (9U)
- #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos)
- #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
- #define GPIO_LCKR_LCK10_Pos (10U)
- #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos)
- #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
- #define GPIO_LCKR_LCK11_Pos (11U)
- #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos)
- #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
- #define GPIO_LCKR_LCK12_Pos (12U)
- #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos)
- #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
- #define GPIO_LCKR_LCK13_Pos (13U)
- #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos)
- #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
- #define GPIO_LCKR_LCK14_Pos (14U)
- #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos)
- #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
- #define GPIO_LCKR_LCK15_Pos (15U)
- #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos)
- #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
- #define GPIO_LCKR_LCKK_Pos (16U)
- #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos)
- #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
- #define AFIO_EVCR_PIN_Pos (0U)
- #define AFIO_EVCR_PIN_Msk (0xFUL << AFIO_EVCR_PIN_Pos)
- #define AFIO_EVCR_PIN AFIO_EVCR_PIN_Msk
- #define AFIO_EVCR_PIN_0 (0x1UL << AFIO_EVCR_PIN_Pos)
- #define AFIO_EVCR_PIN_1 (0x2UL << AFIO_EVCR_PIN_Pos)
- #define AFIO_EVCR_PIN_2 (0x4UL << AFIO_EVCR_PIN_Pos)
- #define AFIO_EVCR_PIN_3 (0x8UL << AFIO_EVCR_PIN_Pos)
- #define AFIO_EVCR_PIN_PX0 0x00000000U
- #define AFIO_EVCR_PIN_PX1_Pos (0U)
- #define AFIO_EVCR_PIN_PX1_Msk (0x1UL << AFIO_EVCR_PIN_PX1_Pos)
- #define AFIO_EVCR_PIN_PX1 AFIO_EVCR_PIN_PX1_Msk
- #define AFIO_EVCR_PIN_PX2_Pos (1U)
- #define AFIO_EVCR_PIN_PX2_Msk (0x1UL << AFIO_EVCR_PIN_PX2_Pos)
- #define AFIO_EVCR_PIN_PX2 AFIO_EVCR_PIN_PX2_Msk
- #define AFIO_EVCR_PIN_PX3_Pos (0U)
- #define AFIO_EVCR_PIN_PX3_Msk (0x3UL << AFIO_EVCR_PIN_PX3_Pos)
- #define AFIO_EVCR_PIN_PX3 AFIO_EVCR_PIN_PX3_Msk
- #define AFIO_EVCR_PIN_PX4_Pos (2U)
- #define AFIO_EVCR_PIN_PX4_Msk (0x1UL << AFIO_EVCR_PIN_PX4_Pos)
- #define AFIO_EVCR_PIN_PX4 AFIO_EVCR_PIN_PX4_Msk
- #define AFIO_EVCR_PIN_PX5_Pos (0U)
- #define AFIO_EVCR_PIN_PX5_Msk (0x5UL << AFIO_EVCR_PIN_PX5_Pos)
- #define AFIO_EVCR_PIN_PX5 AFIO_EVCR_PIN_PX5_Msk
- #define AFIO_EVCR_PIN_PX6_Pos (1U)
- #define AFIO_EVCR_PIN_PX6_Msk (0x3UL << AFIO_EVCR_PIN_PX6_Pos)
- #define AFIO_EVCR_PIN_PX6 AFIO_EVCR_PIN_PX6_Msk
- #define AFIO_EVCR_PIN_PX7_Pos (0U)
- #define AFIO_EVCR_PIN_PX7_Msk (0x7UL << AFIO_EVCR_PIN_PX7_Pos)
- #define AFIO_EVCR_PIN_PX7 AFIO_EVCR_PIN_PX7_Msk
- #define AFIO_EVCR_PIN_PX8_Pos (3U)
- #define AFIO_EVCR_PIN_PX8_Msk (0x1UL << AFIO_EVCR_PIN_PX8_Pos)
- #define AFIO_EVCR_PIN_PX8 AFIO_EVCR_PIN_PX8_Msk
- #define AFIO_EVCR_PIN_PX9_Pos (0U)
- #define AFIO_EVCR_PIN_PX9_Msk (0x9UL << AFIO_EVCR_PIN_PX9_Pos)
- #define AFIO_EVCR_PIN_PX9 AFIO_EVCR_PIN_PX9_Msk
- #define AFIO_EVCR_PIN_PX10_Pos (1U)
- #define AFIO_EVCR_PIN_PX10_Msk (0x5UL << AFIO_EVCR_PIN_PX10_Pos)
- #define AFIO_EVCR_PIN_PX10 AFIO_EVCR_PIN_PX10_Msk
- #define AFIO_EVCR_PIN_PX11_Pos (0U)
- #define AFIO_EVCR_PIN_PX11_Msk (0xBUL << AFIO_EVCR_PIN_PX11_Pos)
- #define AFIO_EVCR_PIN_PX11 AFIO_EVCR_PIN_PX11_Msk
- #define AFIO_EVCR_PIN_PX12_Pos (2U)
- #define AFIO_EVCR_PIN_PX12_Msk (0x3UL << AFIO_EVCR_PIN_PX12_Pos)
- #define AFIO_EVCR_PIN_PX12 AFIO_EVCR_PIN_PX12_Msk
- #define AFIO_EVCR_PIN_PX13_Pos (0U)
- #define AFIO_EVCR_PIN_PX13_Msk (0xDUL << AFIO_EVCR_PIN_PX13_Pos)
- #define AFIO_EVCR_PIN_PX13 AFIO_EVCR_PIN_PX13_Msk
- #define AFIO_EVCR_PIN_PX14_Pos (1U)
- #define AFIO_EVCR_PIN_PX14_Msk (0x7UL << AFIO_EVCR_PIN_PX14_Pos)
- #define AFIO_EVCR_PIN_PX14 AFIO_EVCR_PIN_PX14_Msk
- #define AFIO_EVCR_PIN_PX15_Pos (0U)
- #define AFIO_EVCR_PIN_PX15_Msk (0xFUL << AFIO_EVCR_PIN_PX15_Pos)
- #define AFIO_EVCR_PIN_PX15 AFIO_EVCR_PIN_PX15_Msk
- #define AFIO_EVCR_PORT_Pos (4U)
- #define AFIO_EVCR_PORT_Msk (0x7UL << AFIO_EVCR_PORT_Pos)
- #define AFIO_EVCR_PORT AFIO_EVCR_PORT_Msk
- #define AFIO_EVCR_PORT_0 (0x1UL << AFIO_EVCR_PORT_Pos)
- #define AFIO_EVCR_PORT_1 (0x2UL << AFIO_EVCR_PORT_Pos)
- #define AFIO_EVCR_PORT_2 (0x4UL << AFIO_EVCR_PORT_Pos)
- #define AFIO_EVCR_PORT_PA 0x00000000
- #define AFIO_EVCR_PORT_PB_Pos (4U)
- #define AFIO_EVCR_PORT_PB_Msk (0x1UL << AFIO_EVCR_PORT_PB_Pos)
- #define AFIO_EVCR_PORT_PB AFIO_EVCR_PORT_PB_Msk
- #define AFIO_EVCR_PORT_PC_Pos (5U)
- #define AFIO_EVCR_PORT_PC_Msk (0x1UL << AFIO_EVCR_PORT_PC_Pos)
- #define AFIO_EVCR_PORT_PC AFIO_EVCR_PORT_PC_Msk
- #define AFIO_EVCR_PORT_PD_Pos (4U)
- #define AFIO_EVCR_PORT_PD_Msk (0x3UL << AFIO_EVCR_PORT_PD_Pos)
- #define AFIO_EVCR_PORT_PD AFIO_EVCR_PORT_PD_Msk
- #define AFIO_EVCR_PORT_PE_Pos (6U)
- #define AFIO_EVCR_PORT_PE_Msk (0x1UL << AFIO_EVCR_PORT_PE_Pos)
- #define AFIO_EVCR_PORT_PE AFIO_EVCR_PORT_PE_Msk
- #define AFIO_EVCR_EVOE_Pos (7U)
- #define AFIO_EVCR_EVOE_Msk (0x1UL << AFIO_EVCR_EVOE_Pos)
- #define AFIO_EVCR_EVOE AFIO_EVCR_EVOE_Msk
- #define AFIO_MAPR_SPI1_REMAP_Pos (0U)
- #define AFIO_MAPR_SPI1_REMAP_Msk (0x1UL << AFIO_MAPR_SPI1_REMAP_Pos)
- #define AFIO_MAPR_SPI1_REMAP AFIO_MAPR_SPI1_REMAP_Msk
- #define AFIO_MAPR_I2C1_REMAP_Pos (1U)
- #define AFIO_MAPR_I2C1_REMAP_Msk (0x1UL << AFIO_MAPR_I2C1_REMAP_Pos)
- #define AFIO_MAPR_I2C1_REMAP AFIO_MAPR_I2C1_REMAP_Msk
- #define AFIO_MAPR_USART1_REMAP_Pos (2U)
- #define AFIO_MAPR_USART1_REMAP_Msk (0x1UL << AFIO_MAPR_USART1_REMAP_Pos)
- #define AFIO_MAPR_USART1_REMAP AFIO_MAPR_USART1_REMAP_Msk
- #define AFIO_MAPR_USART2_REMAP_Pos (3U)
- #define AFIO_MAPR_USART2_REMAP_Msk (0x1UL << AFIO_MAPR_USART2_REMAP_Pos)
- #define AFIO_MAPR_USART2_REMAP AFIO_MAPR_USART2_REMAP_Msk
- #define AFIO_MAPR_USART3_REMAP_Pos (4U)
- #define AFIO_MAPR_USART3_REMAP_Msk (0x3UL << AFIO_MAPR_USART3_REMAP_Pos)
- #define AFIO_MAPR_USART3_REMAP AFIO_MAPR_USART3_REMAP_Msk
- #define AFIO_MAPR_USART3_REMAP_0 (0x1UL << AFIO_MAPR_USART3_REMAP_Pos)
- #define AFIO_MAPR_USART3_REMAP_1 (0x2UL << AFIO_MAPR_USART3_REMAP_Pos)
- #define AFIO_MAPR_USART3_REMAP_NOREMAP 0x00000000U
- #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos (4U)
- #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos)
- #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk
- #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos (4U)
- #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos)
- #define AFIO_MAPR_USART3_REMAP_FULLREMAP AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk
- #define AFIO_MAPR_TIM1_REMAP_Pos (6U)
- #define AFIO_MAPR_TIM1_REMAP_Msk (0x3UL << AFIO_MAPR_TIM1_REMAP_Pos)
- #define AFIO_MAPR_TIM1_REMAP AFIO_MAPR_TIM1_REMAP_Msk
- #define AFIO_MAPR_TIM1_REMAP_0 (0x1UL << AFIO_MAPR_TIM1_REMAP_Pos)
- #define AFIO_MAPR_TIM1_REMAP_1 (0x2UL << AFIO_MAPR_TIM1_REMAP_Pos)
- #define AFIO_MAPR_TIM1_REMAP_NOREMAP 0x00000000U
- #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos (6U)
- #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos)
- #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk
- #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos (6U)
- #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos)
- #define AFIO_MAPR_TIM1_REMAP_FULLREMAP AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk
- #define AFIO_MAPR_TIM2_REMAP_Pos (8U)
- #define AFIO_MAPR_TIM2_REMAP_Msk (0x3UL << AFIO_MAPR_TIM2_REMAP_Pos)
- #define AFIO_MAPR_TIM2_REMAP AFIO_MAPR_TIM2_REMAP_Msk
- #define AFIO_MAPR_TIM2_REMAP_0 (0x1UL << AFIO_MAPR_TIM2_REMAP_Pos)
- #define AFIO_MAPR_TIM2_REMAP_1 (0x2UL << AFIO_MAPR_TIM2_REMAP_Pos)
- #define AFIO_MAPR_TIM2_REMAP_NOREMAP 0x00000000U
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos (8U)
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk (0x1UL << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos)
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos (9U)
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk (0x1UL << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos)
- #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk
- #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos (8U)
- #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos)
- #define AFIO_MAPR_TIM2_REMAP_FULLREMAP AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk
- #define AFIO_MAPR_TIM3_REMAP_Pos (10U)
- #define AFIO_MAPR_TIM3_REMAP_Msk (0x3UL << AFIO_MAPR_TIM3_REMAP_Pos)
- #define AFIO_MAPR_TIM3_REMAP AFIO_MAPR_TIM3_REMAP_Msk
- #define AFIO_MAPR_TIM3_REMAP_0 (0x1UL << AFIO_MAPR_TIM3_REMAP_Pos)
- #define AFIO_MAPR_TIM3_REMAP_1 (0x2UL << AFIO_MAPR_TIM3_REMAP_Pos)
- #define AFIO_MAPR_TIM3_REMAP_NOREMAP 0x00000000U
- #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos (11U)
- #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos)
- #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk
- #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos (10U)
- #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos)
- #define AFIO_MAPR_TIM3_REMAP_FULLREMAP AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk
- #define AFIO_MAPR_TIM4_REMAP_Pos (12U)
- #define AFIO_MAPR_TIM4_REMAP_Msk (0x1UL << AFIO_MAPR_TIM4_REMAP_Pos)
- #define AFIO_MAPR_TIM4_REMAP AFIO_MAPR_TIM4_REMAP_Msk
- #define AFIO_MAPR_PD01_REMAP_Pos (15U)
- #define AFIO_MAPR_PD01_REMAP_Msk (0x1UL << AFIO_MAPR_PD01_REMAP_Pos)
- #define AFIO_MAPR_PD01_REMAP AFIO_MAPR_PD01_REMAP_Msk
- #define AFIO_MAPR_TIM5CH4_IREMAP_Pos (16U)
- #define AFIO_MAPR_TIM5CH4_IREMAP_Msk (0x1UL << AFIO_MAPR_TIM5CH4_IREMAP_Pos)
- #define AFIO_MAPR_TIM5CH4_IREMAP AFIO_MAPR_TIM5CH4_IREMAP_Msk
- #define AFIO_MAPR_SWJ_CFG_Pos (24U)
- #define AFIO_MAPR_SWJ_CFG_Msk (0x7UL << AFIO_MAPR_SWJ_CFG_Pos)
- #define AFIO_MAPR_SWJ_CFG AFIO_MAPR_SWJ_CFG_Msk
- #define AFIO_MAPR_SWJ_CFG_0 (0x1UL << AFIO_MAPR_SWJ_CFG_Pos)
- #define AFIO_MAPR_SWJ_CFG_1 (0x2UL << AFIO_MAPR_SWJ_CFG_Pos)
- #define AFIO_MAPR_SWJ_CFG_2 (0x4UL << AFIO_MAPR_SWJ_CFG_Pos)
- #define AFIO_MAPR_SWJ_CFG_RESET 0x00000000U
- #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos (24U)
- #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos)
- #define AFIO_MAPR_SWJ_CFG_NOJNTRST AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk
- #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos (25U)
- #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos)
- #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk
- #define AFIO_MAPR_SWJ_CFG_DISABLE_Pos (26U)
- #define AFIO_MAPR_SWJ_CFG_DISABLE_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_DISABLE_Pos)
- #define AFIO_MAPR_SWJ_CFG_DISABLE AFIO_MAPR_SWJ_CFG_DISABLE_Msk
- #define AFIO_EXTICR1_EXTI0_Pos (0U)
- #define AFIO_EXTICR1_EXTI0_Msk (0xFUL << AFIO_EXTICR1_EXTI0_Pos)
- #define AFIO_EXTICR1_EXTI0 AFIO_EXTICR1_EXTI0_Msk
- #define AFIO_EXTICR1_EXTI1_Pos (4U)
- #define AFIO_EXTICR1_EXTI1_Msk (0xFUL << AFIO_EXTICR1_EXTI1_Pos)
- #define AFIO_EXTICR1_EXTI1 AFIO_EXTICR1_EXTI1_Msk
- #define AFIO_EXTICR1_EXTI2_Pos (8U)
- #define AFIO_EXTICR1_EXTI2_Msk (0xFUL << AFIO_EXTICR1_EXTI2_Pos)
- #define AFIO_EXTICR1_EXTI2 AFIO_EXTICR1_EXTI2_Msk
- #define AFIO_EXTICR1_EXTI3_Pos (12U)
- #define AFIO_EXTICR1_EXTI3_Msk (0xFUL << AFIO_EXTICR1_EXTI3_Pos)
- #define AFIO_EXTICR1_EXTI3 AFIO_EXTICR1_EXTI3_Msk
- #define AFIO_EXTICR1_EXTI0_PA 0x00000000U
- #define AFIO_EXTICR1_EXTI0_PB_Pos (0U)
- #define AFIO_EXTICR1_EXTI0_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PB_Pos)
- #define AFIO_EXTICR1_EXTI0_PB AFIO_EXTICR1_EXTI0_PB_Msk
- #define AFIO_EXTICR1_EXTI0_PC_Pos (1U)
- #define AFIO_EXTICR1_EXTI0_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PC_Pos)
- #define AFIO_EXTICR1_EXTI0_PC AFIO_EXTICR1_EXTI0_PC_Msk
- #define AFIO_EXTICR1_EXTI0_PD_Pos (0U)
- #define AFIO_EXTICR1_EXTI0_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI0_PD_Pos)
- #define AFIO_EXTICR1_EXTI0_PD AFIO_EXTICR1_EXTI0_PD_Msk
- #define AFIO_EXTICR1_EXTI0_PE_Pos (2U)
- #define AFIO_EXTICR1_EXTI0_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PE_Pos)
- #define AFIO_EXTICR1_EXTI0_PE AFIO_EXTICR1_EXTI0_PE_Msk
- #define AFIO_EXTICR1_EXTI0_PF_Pos (0U)
- #define AFIO_EXTICR1_EXTI0_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI0_PF_Pos)
- #define AFIO_EXTICR1_EXTI0_PF AFIO_EXTICR1_EXTI0_PF_Msk
- #define AFIO_EXTICR1_EXTI0_PG_Pos (1U)
- #define AFIO_EXTICR1_EXTI0_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI0_PG_Pos)
- #define AFIO_EXTICR1_EXTI0_PG AFIO_EXTICR1_EXTI0_PG_Msk
- #define AFIO_EXTICR1_EXTI1_PA 0x00000000U
- #define AFIO_EXTICR1_EXTI1_PB_Pos (4U)
- #define AFIO_EXTICR1_EXTI1_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PB_Pos)
- #define AFIO_EXTICR1_EXTI1_PB AFIO_EXTICR1_EXTI1_PB_Msk
- #define AFIO_EXTICR1_EXTI1_PC_Pos (5U)
- #define AFIO_EXTICR1_EXTI1_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PC_Pos)
- #define AFIO_EXTICR1_EXTI1_PC AFIO_EXTICR1_EXTI1_PC_Msk
- #define AFIO_EXTICR1_EXTI1_PD_Pos (4U)
- #define AFIO_EXTICR1_EXTI1_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI1_PD_Pos)
- #define AFIO_EXTICR1_EXTI1_PD AFIO_EXTICR1_EXTI1_PD_Msk
- #define AFIO_EXTICR1_EXTI1_PE_Pos (6U)
- #define AFIO_EXTICR1_EXTI1_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PE_Pos)
- #define AFIO_EXTICR1_EXTI1_PE AFIO_EXTICR1_EXTI1_PE_Msk
- #define AFIO_EXTICR1_EXTI1_PF_Pos (4U)
- #define AFIO_EXTICR1_EXTI1_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI1_PF_Pos)
- #define AFIO_EXTICR1_EXTI1_PF AFIO_EXTICR1_EXTI1_PF_Msk
- #define AFIO_EXTICR1_EXTI1_PG_Pos (5U)
- #define AFIO_EXTICR1_EXTI1_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI1_PG_Pos)
- #define AFIO_EXTICR1_EXTI1_PG AFIO_EXTICR1_EXTI1_PG_Msk
-
- #define AFIO_EXTICR1_EXTI2_PA 0x00000000U
- #define AFIO_EXTICR1_EXTI2_PB_Pos (8U)
- #define AFIO_EXTICR1_EXTI2_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PB_Pos)
- #define AFIO_EXTICR1_EXTI2_PB AFIO_EXTICR1_EXTI2_PB_Msk
- #define AFIO_EXTICR1_EXTI2_PC_Pos (9U)
- #define AFIO_EXTICR1_EXTI2_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PC_Pos)
- #define AFIO_EXTICR1_EXTI2_PC AFIO_EXTICR1_EXTI2_PC_Msk
- #define AFIO_EXTICR1_EXTI2_PD_Pos (8U)
- #define AFIO_EXTICR1_EXTI2_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI2_PD_Pos)
- #define AFIO_EXTICR1_EXTI2_PD AFIO_EXTICR1_EXTI2_PD_Msk
- #define AFIO_EXTICR1_EXTI2_PE_Pos (10U)
- #define AFIO_EXTICR1_EXTI2_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PE_Pos)
- #define AFIO_EXTICR1_EXTI2_PE AFIO_EXTICR1_EXTI2_PE_Msk
- #define AFIO_EXTICR1_EXTI2_PF_Pos (8U)
- #define AFIO_EXTICR1_EXTI2_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI2_PF_Pos)
- #define AFIO_EXTICR1_EXTI2_PF AFIO_EXTICR1_EXTI2_PF_Msk
- #define AFIO_EXTICR1_EXTI2_PG_Pos (9U)
- #define AFIO_EXTICR1_EXTI2_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI2_PG_Pos)
- #define AFIO_EXTICR1_EXTI2_PG AFIO_EXTICR1_EXTI2_PG_Msk
- #define AFIO_EXTICR1_EXTI3_PA 0x00000000U
- #define AFIO_EXTICR1_EXTI3_PB_Pos (12U)
- #define AFIO_EXTICR1_EXTI3_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PB_Pos)
- #define AFIO_EXTICR1_EXTI3_PB AFIO_EXTICR1_EXTI3_PB_Msk
- #define AFIO_EXTICR1_EXTI3_PC_Pos (13U)
- #define AFIO_EXTICR1_EXTI3_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PC_Pos)
- #define AFIO_EXTICR1_EXTI3_PC AFIO_EXTICR1_EXTI3_PC_Msk
- #define AFIO_EXTICR1_EXTI3_PD_Pos (12U)
- #define AFIO_EXTICR1_EXTI3_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI3_PD_Pos)
- #define AFIO_EXTICR1_EXTI3_PD AFIO_EXTICR1_EXTI3_PD_Msk
- #define AFIO_EXTICR1_EXTI3_PE_Pos (14U)
- #define AFIO_EXTICR1_EXTI3_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PE_Pos)
- #define AFIO_EXTICR1_EXTI3_PE AFIO_EXTICR1_EXTI3_PE_Msk
- #define AFIO_EXTICR1_EXTI3_PF_Pos (12U)
- #define AFIO_EXTICR1_EXTI3_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI3_PF_Pos)
- #define AFIO_EXTICR1_EXTI3_PF AFIO_EXTICR1_EXTI3_PF_Msk
- #define AFIO_EXTICR1_EXTI3_PG_Pos (13U)
- #define AFIO_EXTICR1_EXTI3_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI3_PG_Pos)
- #define AFIO_EXTICR1_EXTI3_PG AFIO_EXTICR1_EXTI3_PG_Msk
- #define AFIO_EXTICR2_EXTI4_Pos (0U)
- #define AFIO_EXTICR2_EXTI4_Msk (0xFUL << AFIO_EXTICR2_EXTI4_Pos)
- #define AFIO_EXTICR2_EXTI4 AFIO_EXTICR2_EXTI4_Msk
- #define AFIO_EXTICR2_EXTI5_Pos (4U)
- #define AFIO_EXTICR2_EXTI5_Msk (0xFUL << AFIO_EXTICR2_EXTI5_Pos)
- #define AFIO_EXTICR2_EXTI5 AFIO_EXTICR2_EXTI5_Msk
- #define AFIO_EXTICR2_EXTI6_Pos (8U)
- #define AFIO_EXTICR2_EXTI6_Msk (0xFUL << AFIO_EXTICR2_EXTI6_Pos)
- #define AFIO_EXTICR2_EXTI6 AFIO_EXTICR2_EXTI6_Msk
- #define AFIO_EXTICR2_EXTI7_Pos (12U)
- #define AFIO_EXTICR2_EXTI7_Msk (0xFUL << AFIO_EXTICR2_EXTI7_Pos)
- #define AFIO_EXTICR2_EXTI7 AFIO_EXTICR2_EXTI7_Msk
- #define AFIO_EXTICR2_EXTI4_PA 0x00000000U
- #define AFIO_EXTICR2_EXTI4_PB_Pos (0U)
- #define AFIO_EXTICR2_EXTI4_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PB_Pos)
- #define AFIO_EXTICR2_EXTI4_PB AFIO_EXTICR2_EXTI4_PB_Msk
- #define AFIO_EXTICR2_EXTI4_PC_Pos (1U)
- #define AFIO_EXTICR2_EXTI4_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PC_Pos)
- #define AFIO_EXTICR2_EXTI4_PC AFIO_EXTICR2_EXTI4_PC_Msk
- #define AFIO_EXTICR2_EXTI4_PD_Pos (0U)
- #define AFIO_EXTICR2_EXTI4_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI4_PD_Pos)
- #define AFIO_EXTICR2_EXTI4_PD AFIO_EXTICR2_EXTI4_PD_Msk
- #define AFIO_EXTICR2_EXTI4_PE_Pos (2U)
- #define AFIO_EXTICR2_EXTI4_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PE_Pos)
- #define AFIO_EXTICR2_EXTI4_PE AFIO_EXTICR2_EXTI4_PE_Msk
- #define AFIO_EXTICR2_EXTI4_PF_Pos (0U)
- #define AFIO_EXTICR2_EXTI4_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI4_PF_Pos)
- #define AFIO_EXTICR2_EXTI4_PF AFIO_EXTICR2_EXTI4_PF_Msk
- #define AFIO_EXTICR2_EXTI4_PG_Pos (1U)
- #define AFIO_EXTICR2_EXTI4_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI4_PG_Pos)
- #define AFIO_EXTICR2_EXTI4_PG AFIO_EXTICR2_EXTI4_PG_Msk
- #define AFIO_EXTICR2_EXTI5_PA 0x00000000U
- #define AFIO_EXTICR2_EXTI5_PB_Pos (4U)
- #define AFIO_EXTICR2_EXTI5_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PB_Pos)
- #define AFIO_EXTICR2_EXTI5_PB AFIO_EXTICR2_EXTI5_PB_Msk
- #define AFIO_EXTICR2_EXTI5_PC_Pos (5U)
- #define AFIO_EXTICR2_EXTI5_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PC_Pos)
- #define AFIO_EXTICR2_EXTI5_PC AFIO_EXTICR2_EXTI5_PC_Msk
- #define AFIO_EXTICR2_EXTI5_PD_Pos (4U)
- #define AFIO_EXTICR2_EXTI5_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI5_PD_Pos)
- #define AFIO_EXTICR2_EXTI5_PD AFIO_EXTICR2_EXTI5_PD_Msk
- #define AFIO_EXTICR2_EXTI5_PE_Pos (6U)
- #define AFIO_EXTICR2_EXTI5_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PE_Pos)
- #define AFIO_EXTICR2_EXTI5_PE AFIO_EXTICR2_EXTI5_PE_Msk
- #define AFIO_EXTICR2_EXTI5_PF_Pos (4U)
- #define AFIO_EXTICR2_EXTI5_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI5_PF_Pos)
- #define AFIO_EXTICR2_EXTI5_PF AFIO_EXTICR2_EXTI5_PF_Msk
- #define AFIO_EXTICR2_EXTI5_PG_Pos (5U)
- #define AFIO_EXTICR2_EXTI5_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI5_PG_Pos)
- #define AFIO_EXTICR2_EXTI5_PG AFIO_EXTICR2_EXTI5_PG_Msk
-
- #define AFIO_EXTICR2_EXTI6_PA 0x00000000U
- #define AFIO_EXTICR2_EXTI6_PB_Pos (8U)
- #define AFIO_EXTICR2_EXTI6_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PB_Pos)
- #define AFIO_EXTICR2_EXTI6_PB AFIO_EXTICR2_EXTI6_PB_Msk
- #define AFIO_EXTICR2_EXTI6_PC_Pos (9U)
- #define AFIO_EXTICR2_EXTI6_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PC_Pos)
- #define AFIO_EXTICR2_EXTI6_PC AFIO_EXTICR2_EXTI6_PC_Msk
- #define AFIO_EXTICR2_EXTI6_PD_Pos (8U)
- #define AFIO_EXTICR2_EXTI6_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI6_PD_Pos)
- #define AFIO_EXTICR2_EXTI6_PD AFIO_EXTICR2_EXTI6_PD_Msk
- #define AFIO_EXTICR2_EXTI6_PE_Pos (10U)
- #define AFIO_EXTICR2_EXTI6_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PE_Pos)
- #define AFIO_EXTICR2_EXTI6_PE AFIO_EXTICR2_EXTI6_PE_Msk
- #define AFIO_EXTICR2_EXTI6_PF_Pos (8U)
- #define AFIO_EXTICR2_EXTI6_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI6_PF_Pos)
- #define AFIO_EXTICR2_EXTI6_PF AFIO_EXTICR2_EXTI6_PF_Msk
- #define AFIO_EXTICR2_EXTI6_PG_Pos (9U)
- #define AFIO_EXTICR2_EXTI6_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI6_PG_Pos)
- #define AFIO_EXTICR2_EXTI6_PG AFIO_EXTICR2_EXTI6_PG_Msk
- #define AFIO_EXTICR2_EXTI7_PA 0x00000000U
- #define AFIO_EXTICR2_EXTI7_PB_Pos (12U)
- #define AFIO_EXTICR2_EXTI7_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PB_Pos)
- #define AFIO_EXTICR2_EXTI7_PB AFIO_EXTICR2_EXTI7_PB_Msk
- #define AFIO_EXTICR2_EXTI7_PC_Pos (13U)
- #define AFIO_EXTICR2_EXTI7_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PC_Pos)
- #define AFIO_EXTICR2_EXTI7_PC AFIO_EXTICR2_EXTI7_PC_Msk
- #define AFIO_EXTICR2_EXTI7_PD_Pos (12U)
- #define AFIO_EXTICR2_EXTI7_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI7_PD_Pos)
- #define AFIO_EXTICR2_EXTI7_PD AFIO_EXTICR2_EXTI7_PD_Msk
- #define AFIO_EXTICR2_EXTI7_PE_Pos (14U)
- #define AFIO_EXTICR2_EXTI7_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PE_Pos)
- #define AFIO_EXTICR2_EXTI7_PE AFIO_EXTICR2_EXTI7_PE_Msk
- #define AFIO_EXTICR2_EXTI7_PF_Pos (12U)
- #define AFIO_EXTICR2_EXTI7_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI7_PF_Pos)
- #define AFIO_EXTICR2_EXTI7_PF AFIO_EXTICR2_EXTI7_PF_Msk
- #define AFIO_EXTICR2_EXTI7_PG_Pos (13U)
- #define AFIO_EXTICR2_EXTI7_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI7_PG_Pos)
- #define AFIO_EXTICR2_EXTI7_PG AFIO_EXTICR2_EXTI7_PG_Msk
- #define AFIO_EXTICR3_EXTI8_Pos (0U)
- #define AFIO_EXTICR3_EXTI8_Msk (0xFUL << AFIO_EXTICR3_EXTI8_Pos)
- #define AFIO_EXTICR3_EXTI8 AFIO_EXTICR3_EXTI8_Msk
- #define AFIO_EXTICR3_EXTI9_Pos (4U)
- #define AFIO_EXTICR3_EXTI9_Msk (0xFUL << AFIO_EXTICR3_EXTI9_Pos)
- #define AFIO_EXTICR3_EXTI9 AFIO_EXTICR3_EXTI9_Msk
- #define AFIO_EXTICR3_EXTI10_Pos (8U)
- #define AFIO_EXTICR3_EXTI10_Msk (0xFUL << AFIO_EXTICR3_EXTI10_Pos)
- #define AFIO_EXTICR3_EXTI10 AFIO_EXTICR3_EXTI10_Msk
- #define AFIO_EXTICR3_EXTI11_Pos (12U)
- #define AFIO_EXTICR3_EXTI11_Msk (0xFUL << AFIO_EXTICR3_EXTI11_Pos)
- #define AFIO_EXTICR3_EXTI11 AFIO_EXTICR3_EXTI11_Msk
- #define AFIO_EXTICR3_EXTI8_PA 0x00000000U
- #define AFIO_EXTICR3_EXTI8_PB_Pos (0U)
- #define AFIO_EXTICR3_EXTI8_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PB_Pos)
- #define AFIO_EXTICR3_EXTI8_PB AFIO_EXTICR3_EXTI8_PB_Msk
- #define AFIO_EXTICR3_EXTI8_PC_Pos (1U)
- #define AFIO_EXTICR3_EXTI8_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PC_Pos)
- #define AFIO_EXTICR3_EXTI8_PC AFIO_EXTICR3_EXTI8_PC_Msk
- #define AFIO_EXTICR3_EXTI8_PD_Pos (0U)
- #define AFIO_EXTICR3_EXTI8_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI8_PD_Pos)
- #define AFIO_EXTICR3_EXTI8_PD AFIO_EXTICR3_EXTI8_PD_Msk
- #define AFIO_EXTICR3_EXTI8_PE_Pos (2U)
- #define AFIO_EXTICR3_EXTI8_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PE_Pos)
- #define AFIO_EXTICR3_EXTI8_PE AFIO_EXTICR3_EXTI8_PE_Msk
- #define AFIO_EXTICR3_EXTI8_PF_Pos (0U)
- #define AFIO_EXTICR3_EXTI8_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI8_PF_Pos)
- #define AFIO_EXTICR3_EXTI8_PF AFIO_EXTICR3_EXTI8_PF_Msk
- #define AFIO_EXTICR3_EXTI8_PG_Pos (1U)
- #define AFIO_EXTICR3_EXTI8_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI8_PG_Pos)
- #define AFIO_EXTICR3_EXTI8_PG AFIO_EXTICR3_EXTI8_PG_Msk
- #define AFIO_EXTICR3_EXTI9_PA 0x00000000U
- #define AFIO_EXTICR3_EXTI9_PB_Pos (4U)
- #define AFIO_EXTICR3_EXTI9_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PB_Pos)
- #define AFIO_EXTICR3_EXTI9_PB AFIO_EXTICR3_EXTI9_PB_Msk
- #define AFIO_EXTICR3_EXTI9_PC_Pos (5U)
- #define AFIO_EXTICR3_EXTI9_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PC_Pos)
- #define AFIO_EXTICR3_EXTI9_PC AFIO_EXTICR3_EXTI9_PC_Msk
- #define AFIO_EXTICR3_EXTI9_PD_Pos (4U)
- #define AFIO_EXTICR3_EXTI9_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI9_PD_Pos)
- #define AFIO_EXTICR3_EXTI9_PD AFIO_EXTICR3_EXTI9_PD_Msk
- #define AFIO_EXTICR3_EXTI9_PE_Pos (6U)
- #define AFIO_EXTICR3_EXTI9_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PE_Pos)
- #define AFIO_EXTICR3_EXTI9_PE AFIO_EXTICR3_EXTI9_PE_Msk
- #define AFIO_EXTICR3_EXTI9_PF_Pos (4U)
- #define AFIO_EXTICR3_EXTI9_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI9_PF_Pos)
- #define AFIO_EXTICR3_EXTI9_PF AFIO_EXTICR3_EXTI9_PF_Msk
- #define AFIO_EXTICR3_EXTI9_PG_Pos (5U)
- #define AFIO_EXTICR3_EXTI9_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI9_PG_Pos)
- #define AFIO_EXTICR3_EXTI9_PG AFIO_EXTICR3_EXTI9_PG_Msk
-
- #define AFIO_EXTICR3_EXTI10_PA 0x00000000U
- #define AFIO_EXTICR3_EXTI10_PB_Pos (8U)
- #define AFIO_EXTICR3_EXTI10_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PB_Pos)
- #define AFIO_EXTICR3_EXTI10_PB AFIO_EXTICR3_EXTI10_PB_Msk
- #define AFIO_EXTICR3_EXTI10_PC_Pos (9U)
- #define AFIO_EXTICR3_EXTI10_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PC_Pos)
- #define AFIO_EXTICR3_EXTI10_PC AFIO_EXTICR3_EXTI10_PC_Msk
- #define AFIO_EXTICR3_EXTI10_PD_Pos (8U)
- #define AFIO_EXTICR3_EXTI10_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI10_PD_Pos)
- #define AFIO_EXTICR3_EXTI10_PD AFIO_EXTICR3_EXTI10_PD_Msk
- #define AFIO_EXTICR3_EXTI10_PE_Pos (10U)
- #define AFIO_EXTICR3_EXTI10_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PE_Pos)
- #define AFIO_EXTICR3_EXTI10_PE AFIO_EXTICR3_EXTI10_PE_Msk
- #define AFIO_EXTICR3_EXTI10_PF_Pos (8U)
- #define AFIO_EXTICR3_EXTI10_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI10_PF_Pos)
- #define AFIO_EXTICR3_EXTI10_PF AFIO_EXTICR3_EXTI10_PF_Msk
- #define AFIO_EXTICR3_EXTI10_PG_Pos (9U)
- #define AFIO_EXTICR3_EXTI10_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI10_PG_Pos)
- #define AFIO_EXTICR3_EXTI10_PG AFIO_EXTICR3_EXTI10_PG_Msk
- #define AFIO_EXTICR3_EXTI11_PA 0x00000000U
- #define AFIO_EXTICR3_EXTI11_PB_Pos (12U)
- #define AFIO_EXTICR3_EXTI11_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PB_Pos)
- #define AFIO_EXTICR3_EXTI11_PB AFIO_EXTICR3_EXTI11_PB_Msk
- #define AFIO_EXTICR3_EXTI11_PC_Pos (13U)
- #define AFIO_EXTICR3_EXTI11_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PC_Pos)
- #define AFIO_EXTICR3_EXTI11_PC AFIO_EXTICR3_EXTI11_PC_Msk
- #define AFIO_EXTICR3_EXTI11_PD_Pos (12U)
- #define AFIO_EXTICR3_EXTI11_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI11_PD_Pos)
- #define AFIO_EXTICR3_EXTI11_PD AFIO_EXTICR3_EXTI11_PD_Msk
- #define AFIO_EXTICR3_EXTI11_PE_Pos (14U)
- #define AFIO_EXTICR3_EXTI11_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PE_Pos)
- #define AFIO_EXTICR3_EXTI11_PE AFIO_EXTICR3_EXTI11_PE_Msk
- #define AFIO_EXTICR3_EXTI11_PF_Pos (12U)
- #define AFIO_EXTICR3_EXTI11_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI11_PF_Pos)
- #define AFIO_EXTICR3_EXTI11_PF AFIO_EXTICR3_EXTI11_PF_Msk
- #define AFIO_EXTICR3_EXTI11_PG_Pos (13U)
- #define AFIO_EXTICR3_EXTI11_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI11_PG_Pos)
- #define AFIO_EXTICR3_EXTI11_PG AFIO_EXTICR3_EXTI11_PG_Msk
- #define AFIO_EXTICR4_EXTI12_Pos (0U)
- #define AFIO_EXTICR4_EXTI12_Msk (0xFUL << AFIO_EXTICR4_EXTI12_Pos)
- #define AFIO_EXTICR4_EXTI12 AFIO_EXTICR4_EXTI12_Msk
- #define AFIO_EXTICR4_EXTI13_Pos (4U)
- #define AFIO_EXTICR4_EXTI13_Msk (0xFUL << AFIO_EXTICR4_EXTI13_Pos)
- #define AFIO_EXTICR4_EXTI13 AFIO_EXTICR4_EXTI13_Msk
- #define AFIO_EXTICR4_EXTI14_Pos (8U)
- #define AFIO_EXTICR4_EXTI14_Msk (0xFUL << AFIO_EXTICR4_EXTI14_Pos)
- #define AFIO_EXTICR4_EXTI14 AFIO_EXTICR4_EXTI14_Msk
- #define AFIO_EXTICR4_EXTI15_Pos (12U)
- #define AFIO_EXTICR4_EXTI15_Msk (0xFUL << AFIO_EXTICR4_EXTI15_Pos)
- #define AFIO_EXTICR4_EXTI15 AFIO_EXTICR4_EXTI15_Msk
- #define AFIO_EXTICR4_EXTI12_PA 0x00000000U
- #define AFIO_EXTICR4_EXTI12_PB_Pos (0U)
- #define AFIO_EXTICR4_EXTI12_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PB_Pos)
- #define AFIO_EXTICR4_EXTI12_PB AFIO_EXTICR4_EXTI12_PB_Msk
- #define AFIO_EXTICR4_EXTI12_PC_Pos (1U)
- #define AFIO_EXTICR4_EXTI12_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PC_Pos)
- #define AFIO_EXTICR4_EXTI12_PC AFIO_EXTICR4_EXTI12_PC_Msk
- #define AFIO_EXTICR4_EXTI12_PD_Pos (0U)
- #define AFIO_EXTICR4_EXTI12_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI12_PD_Pos)
- #define AFIO_EXTICR4_EXTI12_PD AFIO_EXTICR4_EXTI12_PD_Msk
- #define AFIO_EXTICR4_EXTI12_PE_Pos (2U)
- #define AFIO_EXTICR4_EXTI12_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PE_Pos)
- #define AFIO_EXTICR4_EXTI12_PE AFIO_EXTICR4_EXTI12_PE_Msk
- #define AFIO_EXTICR4_EXTI12_PF_Pos (0U)
- #define AFIO_EXTICR4_EXTI12_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI12_PF_Pos)
- #define AFIO_EXTICR4_EXTI12_PF AFIO_EXTICR4_EXTI12_PF_Msk
- #define AFIO_EXTICR4_EXTI12_PG_Pos (1U)
- #define AFIO_EXTICR4_EXTI12_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI12_PG_Pos)
- #define AFIO_EXTICR4_EXTI12_PG AFIO_EXTICR4_EXTI12_PG_Msk
- #define AFIO_EXTICR4_EXTI13_PA 0x00000000U
- #define AFIO_EXTICR4_EXTI13_PB_Pos (4U)
- #define AFIO_EXTICR4_EXTI13_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PB_Pos)
- #define AFIO_EXTICR4_EXTI13_PB AFIO_EXTICR4_EXTI13_PB_Msk
- #define AFIO_EXTICR4_EXTI13_PC_Pos (5U)
- #define AFIO_EXTICR4_EXTI13_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PC_Pos)
- #define AFIO_EXTICR4_EXTI13_PC AFIO_EXTICR4_EXTI13_PC_Msk
- #define AFIO_EXTICR4_EXTI13_PD_Pos (4U)
- #define AFIO_EXTICR4_EXTI13_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI13_PD_Pos)
- #define AFIO_EXTICR4_EXTI13_PD AFIO_EXTICR4_EXTI13_PD_Msk
- #define AFIO_EXTICR4_EXTI13_PE_Pos (6U)
- #define AFIO_EXTICR4_EXTI13_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PE_Pos)
- #define AFIO_EXTICR4_EXTI13_PE AFIO_EXTICR4_EXTI13_PE_Msk
- #define AFIO_EXTICR4_EXTI13_PF_Pos (4U)
- #define AFIO_EXTICR4_EXTI13_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI13_PF_Pos)
- #define AFIO_EXTICR4_EXTI13_PF AFIO_EXTICR4_EXTI13_PF_Msk
- #define AFIO_EXTICR4_EXTI13_PG_Pos (5U)
- #define AFIO_EXTICR4_EXTI13_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI13_PG_Pos)
- #define AFIO_EXTICR4_EXTI13_PG AFIO_EXTICR4_EXTI13_PG_Msk
-
- #define AFIO_EXTICR4_EXTI14_PA 0x00000000U
- #define AFIO_EXTICR4_EXTI14_PB_Pos (8U)
- #define AFIO_EXTICR4_EXTI14_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PB_Pos)
- #define AFIO_EXTICR4_EXTI14_PB AFIO_EXTICR4_EXTI14_PB_Msk
- #define AFIO_EXTICR4_EXTI14_PC_Pos (9U)
- #define AFIO_EXTICR4_EXTI14_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PC_Pos)
- #define AFIO_EXTICR4_EXTI14_PC AFIO_EXTICR4_EXTI14_PC_Msk
- #define AFIO_EXTICR4_EXTI14_PD_Pos (8U)
- #define AFIO_EXTICR4_EXTI14_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI14_PD_Pos)
- #define AFIO_EXTICR4_EXTI14_PD AFIO_EXTICR4_EXTI14_PD_Msk
- #define AFIO_EXTICR4_EXTI14_PE_Pos (10U)
- #define AFIO_EXTICR4_EXTI14_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PE_Pos)
- #define AFIO_EXTICR4_EXTI14_PE AFIO_EXTICR4_EXTI14_PE_Msk
- #define AFIO_EXTICR4_EXTI14_PF_Pos (8U)
- #define AFIO_EXTICR4_EXTI14_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI14_PF_Pos)
- #define AFIO_EXTICR4_EXTI14_PF AFIO_EXTICR4_EXTI14_PF_Msk
- #define AFIO_EXTICR4_EXTI14_PG_Pos (9U)
- #define AFIO_EXTICR4_EXTI14_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI14_PG_Pos)
- #define AFIO_EXTICR4_EXTI14_PG AFIO_EXTICR4_EXTI14_PG_Msk
- #define AFIO_EXTICR4_EXTI15_PA 0x00000000U
- #define AFIO_EXTICR4_EXTI15_PB_Pos (12U)
- #define AFIO_EXTICR4_EXTI15_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PB_Pos)
- #define AFIO_EXTICR4_EXTI15_PB AFIO_EXTICR4_EXTI15_PB_Msk
- #define AFIO_EXTICR4_EXTI15_PC_Pos (13U)
- #define AFIO_EXTICR4_EXTI15_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PC_Pos)
- #define AFIO_EXTICR4_EXTI15_PC AFIO_EXTICR4_EXTI15_PC_Msk
- #define AFIO_EXTICR4_EXTI15_PD_Pos (12U)
- #define AFIO_EXTICR4_EXTI15_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI15_PD_Pos)
- #define AFIO_EXTICR4_EXTI15_PD AFIO_EXTICR4_EXTI15_PD_Msk
- #define AFIO_EXTICR4_EXTI15_PE_Pos (14U)
- #define AFIO_EXTICR4_EXTI15_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PE_Pos)
- #define AFIO_EXTICR4_EXTI15_PE AFIO_EXTICR4_EXTI15_PE_Msk
- #define AFIO_EXTICR4_EXTI15_PF_Pos (12U)
- #define AFIO_EXTICR4_EXTI15_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI15_PF_Pos)
- #define AFIO_EXTICR4_EXTI15_PF AFIO_EXTICR4_EXTI15_PF_Msk
- #define AFIO_EXTICR4_EXTI15_PG_Pos (13U)
- #define AFIO_EXTICR4_EXTI15_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI15_PG_Pos)
- #define AFIO_EXTICR4_EXTI15_PG AFIO_EXTICR4_EXTI15_PG_Msk
- #define AFIO_MAPR2_TIM15_REMAP_Pos (0U)
- #define AFIO_MAPR2_TIM15_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM15_REMAP_Pos)
- #define AFIO_MAPR2_TIM15_REMAP AFIO_MAPR2_TIM15_REMAP_Msk
- #define AFIO_MAPR2_TIM16_REMAP_Pos (1U)
- #define AFIO_MAPR2_TIM16_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM16_REMAP_Pos)
- #define AFIO_MAPR2_TIM16_REMAP AFIO_MAPR2_TIM16_REMAP_Msk
- #define AFIO_MAPR2_TIM17_REMAP_Pos (2U)
- #define AFIO_MAPR2_TIM17_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM17_REMAP_Pos)
- #define AFIO_MAPR2_TIM17_REMAP AFIO_MAPR2_TIM17_REMAP_Msk
- #define AFIO_MAPR2_CEC_REMAP_Pos (3U)
- #define AFIO_MAPR2_CEC_REMAP_Msk (0x1UL << AFIO_MAPR2_CEC_REMAP_Pos)
- #define AFIO_MAPR2_CEC_REMAP AFIO_MAPR2_CEC_REMAP_Msk
- #define AFIO_MAPR2_TIM1_DMA_REMAP_Pos (4U)
- #define AFIO_MAPR2_TIM1_DMA_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM1_DMA_REMAP_Pos)
- #define AFIO_MAPR2_TIM1_DMA_REMAP AFIO_MAPR2_TIM1_DMA_REMAP_Msk
- #define AFIO_MAPR2_TIM13_REMAP_Pos (8U)
- #define AFIO_MAPR2_TIM13_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM13_REMAP_Pos)
- #define AFIO_MAPR2_TIM13_REMAP AFIO_MAPR2_TIM13_REMAP_Msk
- #define AFIO_MAPR2_TIM14_REMAP_Pos (9U)
- #define AFIO_MAPR2_TIM14_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM14_REMAP_Pos)
- #define AFIO_MAPR2_TIM14_REMAP AFIO_MAPR2_TIM14_REMAP_Msk
- #define AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Pos (11U)
- #define AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Pos)
- #define AFIO_MAPR2_TIM67_DAC_DMA_REMAP AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Msk
- #define AFIO_MAPR2_TIM12_REMAP_Pos (12U)
- #define AFIO_MAPR2_TIM12_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM12_REMAP_Pos)
- #define AFIO_MAPR2_TIM12_REMAP AFIO_MAPR2_TIM12_REMAP_Msk
- #define AFIO_MAPR2_MISC_REMAP_Pos (13U)
- #define AFIO_MAPR2_MISC_REMAP_Msk (0x1UL << AFIO_MAPR2_MISC_REMAP_Pos)
- #define AFIO_MAPR2_MISC_REMAP AFIO_MAPR2_MISC_REMAP_Msk
- #define AFIO_MAPR2_FSMC_NADV_REMAP_Pos (10U)
- #define AFIO_MAPR2_FSMC_NADV_REMAP_Msk (0x1UL << AFIO_MAPR2_FSMC_NADV_REMAP_Pos)
- #define AFIO_MAPR2_FSMC_NADV_REMAP AFIO_MAPR2_FSMC_NADV_REMAP_Msk
- #define EXTI_IMR_MR0_Pos (0U)
- #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos)
- #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk
- #define EXTI_IMR_MR1_Pos (1U)
- #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos)
- #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk
- #define EXTI_IMR_MR2_Pos (2U)
- #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos)
- #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk
- #define EXTI_IMR_MR3_Pos (3U)
- #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos)
- #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk
- #define EXTI_IMR_MR4_Pos (4U)
- #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos)
- #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk
- #define EXTI_IMR_MR5_Pos (5U)
- #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos)
- #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk
- #define EXTI_IMR_MR6_Pos (6U)
- #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos)
- #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk
- #define EXTI_IMR_MR7_Pos (7U)
- #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos)
- #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk
- #define EXTI_IMR_MR8_Pos (8U)
- #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos)
- #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk
- #define EXTI_IMR_MR9_Pos (9U)
- #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos)
- #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk
- #define EXTI_IMR_MR10_Pos (10U)
- #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos)
- #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk
- #define EXTI_IMR_MR11_Pos (11U)
- #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos)
- #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk
- #define EXTI_IMR_MR12_Pos (12U)
- #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos)
- #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk
- #define EXTI_IMR_MR13_Pos (13U)
- #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos)
- #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk
- #define EXTI_IMR_MR14_Pos (14U)
- #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos)
- #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk
- #define EXTI_IMR_MR15_Pos (15U)
- #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos)
- #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk
- #define EXTI_IMR_MR16_Pos (16U)
- #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos)
- #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk
- #define EXTI_IMR_MR17_Pos (17U)
- #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos)
- #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk
- #define EXTI_IMR_IM0 EXTI_IMR_MR0
- #define EXTI_IMR_IM1 EXTI_IMR_MR1
- #define EXTI_IMR_IM2 EXTI_IMR_MR2
- #define EXTI_IMR_IM3 EXTI_IMR_MR3
- #define EXTI_IMR_IM4 EXTI_IMR_MR4
- #define EXTI_IMR_IM5 EXTI_IMR_MR5
- #define EXTI_IMR_IM6 EXTI_IMR_MR6
- #define EXTI_IMR_IM7 EXTI_IMR_MR7
- #define EXTI_IMR_IM8 EXTI_IMR_MR8
- #define EXTI_IMR_IM9 EXTI_IMR_MR9
- #define EXTI_IMR_IM10 EXTI_IMR_MR10
- #define EXTI_IMR_IM11 EXTI_IMR_MR11
- #define EXTI_IMR_IM12 EXTI_IMR_MR12
- #define EXTI_IMR_IM13 EXTI_IMR_MR13
- #define EXTI_IMR_IM14 EXTI_IMR_MR14
- #define EXTI_IMR_IM15 EXTI_IMR_MR15
- #define EXTI_IMR_IM16 EXTI_IMR_MR16
- #define EXTI_IMR_IM17 EXTI_IMR_MR17
- #define EXTI_IMR_IM 0x0003FFFFU
-
- #define EXTI_EMR_MR0_Pos (0U)
- #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos)
- #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk
- #define EXTI_EMR_MR1_Pos (1U)
- #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos)
- #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk
- #define EXTI_EMR_MR2_Pos (2U)
- #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos)
- #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk
- #define EXTI_EMR_MR3_Pos (3U)
- #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos)
- #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk
- #define EXTI_EMR_MR4_Pos (4U)
- #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos)
- #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk
- #define EXTI_EMR_MR5_Pos (5U)
- #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos)
- #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk
- #define EXTI_EMR_MR6_Pos (6U)
- #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos)
- #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk
- #define EXTI_EMR_MR7_Pos (7U)
- #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos)
- #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk
- #define EXTI_EMR_MR8_Pos (8U)
- #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos)
- #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk
- #define EXTI_EMR_MR9_Pos (9U)
- #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos)
- #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk
- #define EXTI_EMR_MR10_Pos (10U)
- #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos)
- #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk
- #define EXTI_EMR_MR11_Pos (11U)
- #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos)
- #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk
- #define EXTI_EMR_MR12_Pos (12U)
- #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos)
- #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk
- #define EXTI_EMR_MR13_Pos (13U)
- #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos)
- #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk
- #define EXTI_EMR_MR14_Pos (14U)
- #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos)
- #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk
- #define EXTI_EMR_MR15_Pos (15U)
- #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos)
- #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk
- #define EXTI_EMR_MR16_Pos (16U)
- #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos)
- #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk
- #define EXTI_EMR_MR17_Pos (17U)
- #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos)
- #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk
- #define EXTI_EMR_EM0 EXTI_EMR_MR0
- #define EXTI_EMR_EM1 EXTI_EMR_MR1
- #define EXTI_EMR_EM2 EXTI_EMR_MR2
- #define EXTI_EMR_EM3 EXTI_EMR_MR3
- #define EXTI_EMR_EM4 EXTI_EMR_MR4
- #define EXTI_EMR_EM5 EXTI_EMR_MR5
- #define EXTI_EMR_EM6 EXTI_EMR_MR6
- #define EXTI_EMR_EM7 EXTI_EMR_MR7
- #define EXTI_EMR_EM8 EXTI_EMR_MR8
- #define EXTI_EMR_EM9 EXTI_EMR_MR9
- #define EXTI_EMR_EM10 EXTI_EMR_MR10
- #define EXTI_EMR_EM11 EXTI_EMR_MR11
- #define EXTI_EMR_EM12 EXTI_EMR_MR12
- #define EXTI_EMR_EM13 EXTI_EMR_MR13
- #define EXTI_EMR_EM14 EXTI_EMR_MR14
- #define EXTI_EMR_EM15 EXTI_EMR_MR15
- #define EXTI_EMR_EM16 EXTI_EMR_MR16
- #define EXTI_EMR_EM17 EXTI_EMR_MR17
- #define EXTI_RTSR_TR0_Pos (0U)
- #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos)
- #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk
- #define EXTI_RTSR_TR1_Pos (1U)
- #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos)
- #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk
- #define EXTI_RTSR_TR2_Pos (2U)
- #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos)
- #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk
- #define EXTI_RTSR_TR3_Pos (3U)
- #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos)
- #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk
- #define EXTI_RTSR_TR4_Pos (4U)
- #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos)
- #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk
- #define EXTI_RTSR_TR5_Pos (5U)
- #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos)
- #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk
- #define EXTI_RTSR_TR6_Pos (6U)
- #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos)
- #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk
- #define EXTI_RTSR_TR7_Pos (7U)
- #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos)
- #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk
- #define EXTI_RTSR_TR8_Pos (8U)
- #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos)
- #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk
- #define EXTI_RTSR_TR9_Pos (9U)
- #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos)
- #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk
- #define EXTI_RTSR_TR10_Pos (10U)
- #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos)
- #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk
- #define EXTI_RTSR_TR11_Pos (11U)
- #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos)
- #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk
- #define EXTI_RTSR_TR12_Pos (12U)
- #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos)
- #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk
- #define EXTI_RTSR_TR13_Pos (13U)
- #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos)
- #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk
- #define EXTI_RTSR_TR14_Pos (14U)
- #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos)
- #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk
- #define EXTI_RTSR_TR15_Pos (15U)
- #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos)
- #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk
- #define EXTI_RTSR_TR16_Pos (16U)
- #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos)
- #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk
- #define EXTI_RTSR_TR17_Pos (17U)
- #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos)
- #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk
- #define EXTI_RTSR_RT0 EXTI_RTSR_TR0
- #define EXTI_RTSR_RT1 EXTI_RTSR_TR1
- #define EXTI_RTSR_RT2 EXTI_RTSR_TR2
- #define EXTI_RTSR_RT3 EXTI_RTSR_TR3
- #define EXTI_RTSR_RT4 EXTI_RTSR_TR4
- #define EXTI_RTSR_RT5 EXTI_RTSR_TR5
- #define EXTI_RTSR_RT6 EXTI_RTSR_TR6
- #define EXTI_RTSR_RT7 EXTI_RTSR_TR7
- #define EXTI_RTSR_RT8 EXTI_RTSR_TR8
- #define EXTI_RTSR_RT9 EXTI_RTSR_TR9
- #define EXTI_RTSR_RT10 EXTI_RTSR_TR10
- #define EXTI_RTSR_RT11 EXTI_RTSR_TR11
- #define EXTI_RTSR_RT12 EXTI_RTSR_TR12
- #define EXTI_RTSR_RT13 EXTI_RTSR_TR13
- #define EXTI_RTSR_RT14 EXTI_RTSR_TR14
- #define EXTI_RTSR_RT15 EXTI_RTSR_TR15
- #define EXTI_RTSR_RT16 EXTI_RTSR_TR16
- #define EXTI_RTSR_RT17 EXTI_RTSR_TR17
- #define EXTI_FTSR_TR0_Pos (0U)
- #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos)
- #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk
- #define EXTI_FTSR_TR1_Pos (1U)
- #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos)
- #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk
- #define EXTI_FTSR_TR2_Pos (2U)
- #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos)
- #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk
- #define EXTI_FTSR_TR3_Pos (3U)
- #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos)
- #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk
- #define EXTI_FTSR_TR4_Pos (4U)
- #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos)
- #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk
- #define EXTI_FTSR_TR5_Pos (5U)
- #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos)
- #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk
- #define EXTI_FTSR_TR6_Pos (6U)
- #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos)
- #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk
- #define EXTI_FTSR_TR7_Pos (7U)
- #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos)
- #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk
- #define EXTI_FTSR_TR8_Pos (8U)
- #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos)
- #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk
- #define EXTI_FTSR_TR9_Pos (9U)
- #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos)
- #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk
- #define EXTI_FTSR_TR10_Pos (10U)
- #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos)
- #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk
- #define EXTI_FTSR_TR11_Pos (11U)
- #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos)
- #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk
- #define EXTI_FTSR_TR12_Pos (12U)
- #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos)
- #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk
- #define EXTI_FTSR_TR13_Pos (13U)
- #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos)
- #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk
- #define EXTI_FTSR_TR14_Pos (14U)
- #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos)
- #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk
- #define EXTI_FTSR_TR15_Pos (15U)
- #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos)
- #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk
- #define EXTI_FTSR_TR16_Pos (16U)
- #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos)
- #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk
- #define EXTI_FTSR_TR17_Pos (17U)
- #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos)
- #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk
- #define EXTI_FTSR_FT0 EXTI_FTSR_TR0
- #define EXTI_FTSR_FT1 EXTI_FTSR_TR1
- #define EXTI_FTSR_FT2 EXTI_FTSR_TR2
- #define EXTI_FTSR_FT3 EXTI_FTSR_TR3
- #define EXTI_FTSR_FT4 EXTI_FTSR_TR4
- #define EXTI_FTSR_FT5 EXTI_FTSR_TR5
- #define EXTI_FTSR_FT6 EXTI_FTSR_TR6
- #define EXTI_FTSR_FT7 EXTI_FTSR_TR7
- #define EXTI_FTSR_FT8 EXTI_FTSR_TR8
- #define EXTI_FTSR_FT9 EXTI_FTSR_TR9
- #define EXTI_FTSR_FT10 EXTI_FTSR_TR10
- #define EXTI_FTSR_FT11 EXTI_FTSR_TR11
- #define EXTI_FTSR_FT12 EXTI_FTSR_TR12
- #define EXTI_FTSR_FT13 EXTI_FTSR_TR13
- #define EXTI_FTSR_FT14 EXTI_FTSR_TR14
- #define EXTI_FTSR_FT15 EXTI_FTSR_TR15
- #define EXTI_FTSR_FT16 EXTI_FTSR_TR16
- #define EXTI_FTSR_FT17 EXTI_FTSR_TR17
- #define EXTI_SWIER_SWIER0_Pos (0U)
- #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos)
- #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk
- #define EXTI_SWIER_SWIER1_Pos (1U)
- #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos)
- #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk
- #define EXTI_SWIER_SWIER2_Pos (2U)
- #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos)
- #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk
- #define EXTI_SWIER_SWIER3_Pos (3U)
- #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos)
- #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk
- #define EXTI_SWIER_SWIER4_Pos (4U)
- #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos)
- #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk
- #define EXTI_SWIER_SWIER5_Pos (5U)
- #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos)
- #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk
- #define EXTI_SWIER_SWIER6_Pos (6U)
- #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos)
- #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk
- #define EXTI_SWIER_SWIER7_Pos (7U)
- #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos)
- #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk
- #define EXTI_SWIER_SWIER8_Pos (8U)
- #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos)
- #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk
- #define EXTI_SWIER_SWIER9_Pos (9U)
- #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos)
- #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk
- #define EXTI_SWIER_SWIER10_Pos (10U)
- #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos)
- #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk
- #define EXTI_SWIER_SWIER11_Pos (11U)
- #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos)
- #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk
- #define EXTI_SWIER_SWIER12_Pos (12U)
- #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos)
- #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk
- #define EXTI_SWIER_SWIER13_Pos (13U)
- #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos)
- #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk
- #define EXTI_SWIER_SWIER14_Pos (14U)
- #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos)
- #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk
- #define EXTI_SWIER_SWIER15_Pos (15U)
- #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos)
- #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk
- #define EXTI_SWIER_SWIER16_Pos (16U)
- #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos)
- #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk
- #define EXTI_SWIER_SWIER17_Pos (17U)
- #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos)
- #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk
- #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0
- #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1
- #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2
- #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3
- #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4
- #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5
- #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6
- #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7
- #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8
- #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9
- #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10
- #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11
- #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12
- #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13
- #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14
- #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15
- #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16
- #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17
- #define EXTI_PR_PR0_Pos (0U)
- #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos)
- #define EXTI_PR_PR0 EXTI_PR_PR0_Msk
- #define EXTI_PR_PR1_Pos (1U)
- #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos)
- #define EXTI_PR_PR1 EXTI_PR_PR1_Msk
- #define EXTI_PR_PR2_Pos (2U)
- #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos)
- #define EXTI_PR_PR2 EXTI_PR_PR2_Msk
- #define EXTI_PR_PR3_Pos (3U)
- #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos)
- #define EXTI_PR_PR3 EXTI_PR_PR3_Msk
- #define EXTI_PR_PR4_Pos (4U)
- #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos)
- #define EXTI_PR_PR4 EXTI_PR_PR4_Msk
- #define EXTI_PR_PR5_Pos (5U)
- #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos)
- #define EXTI_PR_PR5 EXTI_PR_PR5_Msk
- #define EXTI_PR_PR6_Pos (6U)
- #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos)
- #define EXTI_PR_PR6 EXTI_PR_PR6_Msk
- #define EXTI_PR_PR7_Pos (7U)
- #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos)
- #define EXTI_PR_PR7 EXTI_PR_PR7_Msk
- #define EXTI_PR_PR8_Pos (8U)
- #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos)
- #define EXTI_PR_PR8 EXTI_PR_PR8_Msk
- #define EXTI_PR_PR9_Pos (9U)
- #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos)
- #define EXTI_PR_PR9 EXTI_PR_PR9_Msk
- #define EXTI_PR_PR10_Pos (10U)
- #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos)
- #define EXTI_PR_PR10 EXTI_PR_PR10_Msk
- #define EXTI_PR_PR11_Pos (11U)
- #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos)
- #define EXTI_PR_PR11 EXTI_PR_PR11_Msk
- #define EXTI_PR_PR12_Pos (12U)
- #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos)
- #define EXTI_PR_PR12 EXTI_PR_PR12_Msk
- #define EXTI_PR_PR13_Pos (13U)
- #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos)
- #define EXTI_PR_PR13 EXTI_PR_PR13_Msk
- #define EXTI_PR_PR14_Pos (14U)
- #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos)
- #define EXTI_PR_PR14 EXTI_PR_PR14_Msk
- #define EXTI_PR_PR15_Pos (15U)
- #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos)
- #define EXTI_PR_PR15 EXTI_PR_PR15_Msk
- #define EXTI_PR_PR16_Pos (16U)
- #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos)
- #define EXTI_PR_PR16 EXTI_PR_PR16_Msk
- #define EXTI_PR_PR17_Pos (17U)
- #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos)
- #define EXTI_PR_PR17 EXTI_PR_PR17_Msk
- #define EXTI_PR_PIF0 EXTI_PR_PR0
- #define EXTI_PR_PIF1 EXTI_PR_PR1
- #define EXTI_PR_PIF2 EXTI_PR_PR2
- #define EXTI_PR_PIF3 EXTI_PR_PR3
- #define EXTI_PR_PIF4 EXTI_PR_PR4
- #define EXTI_PR_PIF5 EXTI_PR_PR5
- #define EXTI_PR_PIF6 EXTI_PR_PR6
- #define EXTI_PR_PIF7 EXTI_PR_PR7
- #define EXTI_PR_PIF8 EXTI_PR_PR8
- #define EXTI_PR_PIF9 EXTI_PR_PR9
- #define EXTI_PR_PIF10 EXTI_PR_PR10
- #define EXTI_PR_PIF11 EXTI_PR_PR11
- #define EXTI_PR_PIF12 EXTI_PR_PR12
- #define EXTI_PR_PIF13 EXTI_PR_PR13
- #define EXTI_PR_PIF14 EXTI_PR_PR14
- #define EXTI_PR_PIF15 EXTI_PR_PR15
- #define EXTI_PR_PIF16 EXTI_PR_PR16
- #define EXTI_PR_PIF17 EXTI_PR_PR17
- #define DMA_ISR_GIF1_Pos (0U)
- #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos)
- #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk
- #define DMA_ISR_TCIF1_Pos (1U)
- #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos)
- #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk
- #define DMA_ISR_HTIF1_Pos (2U)
- #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos)
- #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk
- #define DMA_ISR_TEIF1_Pos (3U)
- #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos)
- #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk
- #define DMA_ISR_GIF2_Pos (4U)
- #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos)
- #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk
- #define DMA_ISR_TCIF2_Pos (5U)
- #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos)
- #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk
- #define DMA_ISR_HTIF2_Pos (6U)
- #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos)
- #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk
- #define DMA_ISR_TEIF2_Pos (7U)
- #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos)
- #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk
- #define DMA_ISR_GIF3_Pos (8U)
- #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos)
- #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk
- #define DMA_ISR_TCIF3_Pos (9U)
- #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos)
- #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk
- #define DMA_ISR_HTIF3_Pos (10U)
- #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos)
- #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk
- #define DMA_ISR_TEIF3_Pos (11U)
- #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos)
- #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk
- #define DMA_ISR_GIF4_Pos (12U)
- #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos)
- #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk
- #define DMA_ISR_TCIF4_Pos (13U)
- #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos)
- #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk
- #define DMA_ISR_HTIF4_Pos (14U)
- #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos)
- #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk
- #define DMA_ISR_TEIF4_Pos (15U)
- #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos)
- #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk
- #define DMA_ISR_GIF5_Pos (16U)
- #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos)
- #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk
- #define DMA_ISR_TCIF5_Pos (17U)
- #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos)
- #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk
- #define DMA_ISR_HTIF5_Pos (18U)
- #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos)
- #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk
- #define DMA_ISR_TEIF5_Pos (19U)
- #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos)
- #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk
- #define DMA_ISR_GIF6_Pos (20U)
- #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos)
- #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk
- #define DMA_ISR_TCIF6_Pos (21U)
- #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos)
- #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk
- #define DMA_ISR_HTIF6_Pos (22U)
- #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos)
- #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk
- #define DMA_ISR_TEIF6_Pos (23U)
- #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos)
- #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk
- #define DMA_ISR_GIF7_Pos (24U)
- #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos)
- #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk
- #define DMA_ISR_TCIF7_Pos (25U)
- #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos)
- #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk
- #define DMA_ISR_HTIF7_Pos (26U)
- #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos)
- #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk
- #define DMA_ISR_TEIF7_Pos (27U)
- #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos)
- #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk
- #define DMA_IFCR_CGIF1_Pos (0U)
- #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos)
- #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk
- #define DMA_IFCR_CTCIF1_Pos (1U)
- #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos)
- #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk
- #define DMA_IFCR_CHTIF1_Pos (2U)
- #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos)
- #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk
- #define DMA_IFCR_CTEIF1_Pos (3U)
- #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos)
- #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk
- #define DMA_IFCR_CGIF2_Pos (4U)
- #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos)
- #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk
- #define DMA_IFCR_CTCIF2_Pos (5U)
- #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos)
- #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk
- #define DMA_IFCR_CHTIF2_Pos (6U)
- #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos)
- #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk
- #define DMA_IFCR_CTEIF2_Pos (7U)
- #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos)
- #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk
- #define DMA_IFCR_CGIF3_Pos (8U)
- #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos)
- #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk
- #define DMA_IFCR_CTCIF3_Pos (9U)
- #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos)
- #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk
- #define DMA_IFCR_CHTIF3_Pos (10U)
- #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos)
- #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk
- #define DMA_IFCR_CTEIF3_Pos (11U)
- #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos)
- #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk
- #define DMA_IFCR_CGIF4_Pos (12U)
- #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos)
- #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk
- #define DMA_IFCR_CTCIF4_Pos (13U)
- #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos)
- #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk
- #define DMA_IFCR_CHTIF4_Pos (14U)
- #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos)
- #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk
- #define DMA_IFCR_CTEIF4_Pos (15U)
- #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos)
- #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk
- #define DMA_IFCR_CGIF5_Pos (16U)
- #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos)
- #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk
- #define DMA_IFCR_CTCIF5_Pos (17U)
- #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos)
- #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk
- #define DMA_IFCR_CHTIF5_Pos (18U)
- #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos)
- #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk
- #define DMA_IFCR_CTEIF5_Pos (19U)
- #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos)
- #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk
- #define DMA_IFCR_CGIF6_Pos (20U)
- #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos)
- #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk
- #define DMA_IFCR_CTCIF6_Pos (21U)
- #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos)
- #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk
- #define DMA_IFCR_CHTIF6_Pos (22U)
- #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos)
- #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk
- #define DMA_IFCR_CTEIF6_Pos (23U)
- #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos)
- #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk
- #define DMA_IFCR_CGIF7_Pos (24U)
- #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos)
- #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk
- #define DMA_IFCR_CTCIF7_Pos (25U)
- #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos)
- #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk
- #define DMA_IFCR_CHTIF7_Pos (26U)
- #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos)
- #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk
- #define DMA_IFCR_CTEIF7_Pos (27U)
- #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos)
- #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk
- #define DMA_CCR_EN_Pos (0U)
- #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos)
- #define DMA_CCR_EN DMA_CCR_EN_Msk
- #define DMA_CCR_TCIE_Pos (1U)
- #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos)
- #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk
- #define DMA_CCR_HTIE_Pos (2U)
- #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos)
- #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk
- #define DMA_CCR_TEIE_Pos (3U)
- #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos)
- #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk
- #define DMA_CCR_DIR_Pos (4U)
- #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos)
- #define DMA_CCR_DIR DMA_CCR_DIR_Msk
- #define DMA_CCR_CIRC_Pos (5U)
- #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos)
- #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk
- #define DMA_CCR_PINC_Pos (6U)
- #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos)
- #define DMA_CCR_PINC DMA_CCR_PINC_Msk
- #define DMA_CCR_MINC_Pos (7U)
- #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos)
- #define DMA_CCR_MINC DMA_CCR_MINC_Msk
- #define DMA_CCR_PSIZE_Pos (8U)
- #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos)
- #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk
- #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos)
- #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos)
- #define DMA_CCR_MSIZE_Pos (10U)
- #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos)
- #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk
- #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos)
- #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos)
- #define DMA_CCR_PL_Pos (12U)
- #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos)
- #define DMA_CCR_PL DMA_CCR_PL_Msk
- #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos)
- #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos)
- #define DMA_CCR_MEM2MEM_Pos (14U)
- #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos)
- #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk
- #define DMA_CNDTR_NDT_Pos (0U)
- #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos)
- #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk
- #define DMA_CPAR_PA_Pos (0U)
- #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos)
- #define DMA_CPAR_PA DMA_CPAR_PA_Msk
- #define DMA_CMAR_MA_Pos (0U)
- #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos)
- #define DMA_CMAR_MA DMA_CMAR_MA_Msk
- #define ADC_SR_AWD_Pos (0U)
- #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos)
- #define ADC_SR_AWD ADC_SR_AWD_Msk
- #define ADC_SR_EOS_Pos (1U)
- #define ADC_SR_EOS_Msk (0x1UL << ADC_SR_EOS_Pos)
- #define ADC_SR_EOS ADC_SR_EOS_Msk
- #define ADC_SR_JEOS_Pos (2U)
- #define ADC_SR_JEOS_Msk (0x1UL << ADC_SR_JEOS_Pos)
- #define ADC_SR_JEOS ADC_SR_JEOS_Msk
- #define ADC_SR_JSTRT_Pos (3U)
- #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos)
- #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk
- #define ADC_SR_STRT_Pos (4U)
- #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos)
- #define ADC_SR_STRT ADC_SR_STRT_Msk
- #define ADC_SR_EOC (ADC_SR_EOS)
- #define ADC_SR_JEOC (ADC_SR_JEOS)
- #define ADC_CR1_AWDCH_Pos (0U)
- #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk
- #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_EOSIE_Pos (5U)
- #define ADC_CR1_EOSIE_Msk (0x1UL << ADC_CR1_EOSIE_Pos)
- #define ADC_CR1_EOSIE ADC_CR1_EOSIE_Msk
- #define ADC_CR1_AWDIE_Pos (6U)
- #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos)
- #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk
- #define ADC_CR1_JEOSIE_Pos (7U)
- #define ADC_CR1_JEOSIE_Msk (0x1UL << ADC_CR1_JEOSIE_Pos)
- #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk
- #define ADC_CR1_SCAN_Pos (8U)
- #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos)
- #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk
- #define ADC_CR1_AWDSGL_Pos (9U)
- #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos)
- #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk
- #define ADC_CR1_JAUTO_Pos (10U)
- #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos)
- #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk
- #define ADC_CR1_DISCEN_Pos (11U)
- #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos)
- #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk
- #define ADC_CR1_JDISCEN_Pos (12U)
- #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos)
- #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk
- #define ADC_CR1_DISCNUM_Pos (13U)
- #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk
- #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_JAWDEN_Pos (22U)
- #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos)
- #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk
- #define ADC_CR1_AWDEN_Pos (23U)
- #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos)
- #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk
- #define ADC_CR1_EOCIE (ADC_CR1_EOSIE)
- #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE)
- #define ADC_CR2_ADON_Pos (0U)
- #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos)
- #define ADC_CR2_ADON ADC_CR2_ADON_Msk
- #define ADC_CR2_CONT_Pos (1U)
- #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos)
- #define ADC_CR2_CONT ADC_CR2_CONT_Msk
- #define ADC_CR2_CAL_Pos (2U)
- #define ADC_CR2_CAL_Msk (0x1UL << ADC_CR2_CAL_Pos)
- #define ADC_CR2_CAL ADC_CR2_CAL_Msk
- #define ADC_CR2_RSTCAL_Pos (3U)
- #define ADC_CR2_RSTCAL_Msk (0x1UL << ADC_CR2_RSTCAL_Pos)
- #define ADC_CR2_RSTCAL ADC_CR2_RSTCAL_Msk
- #define ADC_CR2_DMA_Pos (8U)
- #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos)
- #define ADC_CR2_DMA ADC_CR2_DMA_Msk
- #define ADC_CR2_ALIGN_Pos (11U)
- #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos)
- #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk
- #define ADC_CR2_JEXTSEL_Pos (12U)
- #define ADC_CR2_JEXTSEL_Msk (0x7UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk
- #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTTRIG_Pos (15U)
- #define ADC_CR2_JEXTTRIG_Msk (0x1UL << ADC_CR2_JEXTTRIG_Pos)
- #define ADC_CR2_JEXTTRIG ADC_CR2_JEXTTRIG_Msk
- #define ADC_CR2_EXTSEL_Pos (17U)
- #define ADC_CR2_EXTSEL_Msk (0x7UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk
- #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTTRIG_Pos (20U)
- #define ADC_CR2_EXTTRIG_Msk (0x1UL << ADC_CR2_EXTTRIG_Pos)
- #define ADC_CR2_EXTTRIG ADC_CR2_EXTTRIG_Msk
- #define ADC_CR2_JSWSTART_Pos (21U)
- #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos)
- #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk
- #define ADC_CR2_SWSTART_Pos (22U)
- #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos)
- #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk
- #define ADC_CR2_TSVREFE_Pos (23U)
- #define ADC_CR2_TSVREFE_Msk (0x1UL << ADC_CR2_TSVREFE_Pos)
- #define ADC_CR2_TSVREFE ADC_CR2_TSVREFE_Msk
- #define ADC_SMPR1_SMP10_Pos (0U)
- #define ADC_SMPR1_SMP10_Msk (0x7UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk
- #define ADC_SMPR1_SMP10_0 (0x1UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP10_1 (0x2UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP10_2 (0x4UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP11_Pos (3U)
- #define ADC_SMPR1_SMP11_Msk (0x7UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk
- #define ADC_SMPR1_SMP11_0 (0x1UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP11_1 (0x2UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP11_2 (0x4UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP12_Pos (6U)
- #define ADC_SMPR1_SMP12_Msk (0x7UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk
- #define ADC_SMPR1_SMP12_0 (0x1UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP12_1 (0x2UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP12_2 (0x4UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP13_Pos (9U)
- #define ADC_SMPR1_SMP13_Msk (0x7UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk
- #define ADC_SMPR1_SMP13_0 (0x1UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP13_1 (0x2UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP13_2 (0x4UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP14_Pos (12U)
- #define ADC_SMPR1_SMP14_Msk (0x7UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk
- #define ADC_SMPR1_SMP14_0 (0x1UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP14_1 (0x2UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP14_2 (0x4UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP15_Pos (15U)
- #define ADC_SMPR1_SMP15_Msk (0x7UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk
- #define ADC_SMPR1_SMP15_0 (0x1UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP15_1 (0x2UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP15_2 (0x4UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP16_Pos (18U)
- #define ADC_SMPR1_SMP16_Msk (0x7UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk
- #define ADC_SMPR1_SMP16_0 (0x1UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP16_1 (0x2UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP16_2 (0x4UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP17_Pos (21U)
- #define ADC_SMPR1_SMP17_Msk (0x7UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk
- #define ADC_SMPR1_SMP17_0 (0x1UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR1_SMP17_1 (0x2UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR1_SMP17_2 (0x4UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR2_SMP0_Pos (0U)
- #define ADC_SMPR2_SMP0_Msk (0x7UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk
- #define ADC_SMPR2_SMP0_0 (0x1UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP0_1 (0x2UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP0_2 (0x4UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP1_Pos (3U)
- #define ADC_SMPR2_SMP1_Msk (0x7UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk
- #define ADC_SMPR2_SMP1_0 (0x1UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP1_1 (0x2UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP1_2 (0x4UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP2_Pos (6U)
- #define ADC_SMPR2_SMP2_Msk (0x7UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk
- #define ADC_SMPR2_SMP2_0 (0x1UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP2_1 (0x2UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP2_2 (0x4UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP3_Pos (9U)
- #define ADC_SMPR2_SMP3_Msk (0x7UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk
- #define ADC_SMPR2_SMP3_0 (0x1UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP3_1 (0x2UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP3_2 (0x4UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP4_Pos (12U)
- #define ADC_SMPR2_SMP4_Msk (0x7UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk
- #define ADC_SMPR2_SMP4_0 (0x1UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP4_1 (0x2UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP4_2 (0x4UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP5_Pos (15U)
- #define ADC_SMPR2_SMP5_Msk (0x7UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk
- #define ADC_SMPR2_SMP5_0 (0x1UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP5_1 (0x2UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP5_2 (0x4UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP6_Pos (18U)
- #define ADC_SMPR2_SMP6_Msk (0x7UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk
- #define ADC_SMPR2_SMP6_0 (0x1UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP6_1 (0x2UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP6_2 (0x4UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP7_Pos (21U)
- #define ADC_SMPR2_SMP7_Msk (0x7UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk
- #define ADC_SMPR2_SMP7_0 (0x1UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP7_1 (0x2UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP7_2 (0x4UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP8_Pos (24U)
- #define ADC_SMPR2_SMP8_Msk (0x7UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk
- #define ADC_SMPR2_SMP8_0 (0x1UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP8_1 (0x2UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP8_2 (0x4UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP9_Pos (27U)
- #define ADC_SMPR2_SMP9_Msk (0x7UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk
- #define ADC_SMPR2_SMP9_0 (0x1UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_SMPR2_SMP9_1 (0x2UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_SMPR2_SMP9_2 (0x4UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_JOFR1_JOFFSET1_Pos (0U)
- #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos)
- #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk
- #define ADC_JOFR2_JOFFSET2_Pos (0U)
- #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos)
- #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk
- #define ADC_JOFR3_JOFFSET3_Pos (0U)
- #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos)
- #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk
- #define ADC_JOFR4_JOFFSET4_Pos (0U)
- #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos)
- #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk
- #define ADC_HTR_HT_Pos (0U)
- #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos)
- #define ADC_HTR_HT ADC_HTR_HT_Msk
- #define ADC_LTR_LT_Pos (0U)
- #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos)
- #define ADC_LTR_LT ADC_LTR_LT_Msk
- #define ADC_SQR1_SQ13_Pos (0U)
- #define ADC_SQR1_SQ13_Msk (0x1FUL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk
- #define ADC_SQR1_SQ13_0 (0x01UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_1 (0x02UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_2 (0x04UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_3 (0x08UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_4 (0x10UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ14_Pos (5U)
- #define ADC_SQR1_SQ14_Msk (0x1FUL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk
- #define ADC_SQR1_SQ14_0 (0x01UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_1 (0x02UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_2 (0x04UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_3 (0x08UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_4 (0x10UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ15_Pos (10U)
- #define ADC_SQR1_SQ15_Msk (0x1FUL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk
- #define ADC_SQR1_SQ15_0 (0x01UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_1 (0x02UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_2 (0x04UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_3 (0x08UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_4 (0x10UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ16_Pos (15U)
- #define ADC_SQR1_SQ16_Msk (0x1FUL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk
- #define ADC_SQR1_SQ16_0 (0x01UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_1 (0x02UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_2 (0x04UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_3 (0x08UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_4 (0x10UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_L_Pos (20U)
- #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L ADC_SQR1_L_Msk
- #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos)
- #define ADC_SQR2_SQ7_Pos (0U)
- #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk
- #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ8_Pos (5U)
- #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk
- #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ9_Pos (10U)
- #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk
- #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ10_Pos (15U)
- #define ADC_SQR2_SQ10_Msk (0x1FUL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk
- #define ADC_SQR2_SQ10_0 (0x01UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_1 (0x02UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_2 (0x04UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_3 (0x08UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_4 (0x10UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ11_Pos (20U)
- #define ADC_SQR2_SQ11_Msk (0x1FUL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk
- #define ADC_SQR2_SQ11_0 (0x01UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_1 (0x02UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_2 (0x04UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_3 (0x08UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_4 (0x10UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ12_Pos (25U)
- #define ADC_SQR2_SQ12_Msk (0x1FUL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk
- #define ADC_SQR2_SQ12_0 (0x01UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_1 (0x02UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_2 (0x04UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_3 (0x08UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_4 (0x10UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR3_SQ1_Pos (0U)
- #define ADC_SQR3_SQ1_Msk (0x1FUL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk
- #define ADC_SQR3_SQ1_0 (0x01UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_1 (0x02UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_2 (0x04UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_3 (0x08UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_4 (0x10UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ2_Pos (5U)
- #define ADC_SQR3_SQ2_Msk (0x1FUL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk
- #define ADC_SQR3_SQ2_0 (0x01UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_1 (0x02UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_2 (0x04UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_3 (0x08UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_4 (0x10UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ3_Pos (10U)
- #define ADC_SQR3_SQ3_Msk (0x1FUL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk
- #define ADC_SQR3_SQ3_0 (0x01UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_1 (0x02UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_2 (0x04UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_3 (0x08UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_4 (0x10UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ4_Pos (15U)
- #define ADC_SQR3_SQ4_Msk (0x1FUL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk
- #define ADC_SQR3_SQ4_0 (0x01UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_1 (0x02UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_2 (0x04UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_3 (0x08UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_4 (0x10UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ5_Pos (20U)
- #define ADC_SQR3_SQ5_Msk (0x1FUL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk
- #define ADC_SQR3_SQ5_0 (0x01UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_1 (0x02UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_2 (0x04UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_3 (0x08UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_4 (0x10UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ6_Pos (25U)
- #define ADC_SQR3_SQ6_Msk (0x1FUL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk
- #define ADC_SQR3_SQ6_0 (0x01UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_1 (0x02UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_2 (0x04UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_3 (0x08UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_4 (0x10UL << ADC_SQR3_SQ6_Pos)
- #define ADC_JSQR_JSQ1_Pos (0U)
- #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk
- #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ2_Pos (5U)
- #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk
- #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ3_Pos (10U)
- #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk
- #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ4_Pos (15U)
- #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk
- #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JL_Pos (20U)
- #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos)
- #define ADC_JSQR_JL ADC_JSQR_JL_Msk
- #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos)
- #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos)
- #define ADC_JDR1_JDATA_Pos (0U)
- #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos)
- #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk
- #define ADC_JDR2_JDATA_Pos (0U)
- #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos)
- #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk
- #define ADC_JDR3_JDATA_Pos (0U)
- #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos)
- #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk
- #define ADC_JDR4_JDATA_Pos (0U)
- #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos)
- #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk
- #define ADC_DR_DATA_Pos (0U)
- #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos)
- #define ADC_DR_DATA ADC_DR_DATA_Msk
- #define DAC_CR_EN1_Pos (0U)
- #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos)
- #define DAC_CR_EN1 DAC_CR_EN1_Msk
- #define DAC_CR_BOFF1_Pos (1U)
- #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos)
- #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk
- #define DAC_CR_TEN1_Pos (2U)
- #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos)
- #define DAC_CR_TEN1 DAC_CR_TEN1_Msk
- #define DAC_CR_TSEL1_Pos (3U)
- #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk
- #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_WAVE1_Pos (6U)
- #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos)
- #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk
- #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos)
- #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos)
- #define DAC_CR_MAMP1_Pos (8U)
- #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk
- #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_DMAEN1_Pos (12U)
- #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos)
- #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk
- #define DAC_CR_EN2_Pos (16U)
- #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos)
- #define DAC_CR_EN2 DAC_CR_EN2_Msk
- #define DAC_CR_BOFF2_Pos (17U)
- #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos)
- #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk
- #define DAC_CR_TEN2_Pos (18U)
- #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos)
- #define DAC_CR_TEN2 DAC_CR_TEN2_Msk
- #define DAC_CR_TSEL2_Pos (19U)
- #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk
- #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_WAVE2_Pos (22U)
- #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos)
- #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk
- #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos)
- #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos)
- #define DAC_CR_MAMP2_Pos (24U)
- #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk
- #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_DMAEN2_Pos (28U)
- #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos)
- #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk
- #define DAC_CR_DMAUDRIE1_Pos (13U)
- #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos)
- #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk
- #define DAC_CR_DMAUDRIE2_Pos (29U)
- #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos)
- #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk
- #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
- #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos)
- #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk
- #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
- #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos)
- #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk
- #define DAC_DHR12R1_DACC1DHR_Pos (0U)
- #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos)
- #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk
- #define DAC_DHR12L1_DACC1DHR_Pos (4U)
- #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos)
- #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk
- #define DAC_DHR8R1_DACC1DHR_Pos (0U)
- #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos)
- #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk
- #define DAC_DHR12R2_DACC2DHR_Pos (0U)
- #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos)
- #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk
- #define DAC_DHR12L2_DACC2DHR_Pos (4U)
- #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos)
- #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk
- #define DAC_DHR8R2_DACC2DHR_Pos (0U)
- #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos)
- #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk
- #define DAC_DHR12RD_DACC1DHR_Pos (0U)
- #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos)
- #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk
- #define DAC_DHR12RD_DACC2DHR_Pos (16U)
- #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos)
- #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk
- #define DAC_DHR12LD_DACC1DHR_Pos (4U)
- #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos)
- #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk
- #define DAC_DHR12LD_DACC2DHR_Pos (20U)
- #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos)
- #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk
- #define DAC_DHR8RD_DACC1DHR_Pos (0U)
- #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos)
- #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk
- #define DAC_DHR8RD_DACC2DHR_Pos (8U)
- #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos)
- #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk
- #define DAC_DOR1_DACC1DOR_Pos (0U)
- #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos)
- #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk
- #define DAC_DOR2_DACC2DOR_Pos (0U)
- #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos)
- #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk
- #define DAC_SR_DMAUDR1_Pos (13U)
- #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos)
- #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk
- #define DAC_SR_DMAUDR2_Pos (29U)
- #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos)
- #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk
- #define CEC_CFGR_PE_Pos (0U)
- #define CEC_CFGR_PE_Msk (0x1UL << CEC_CFGR_PE_Pos)
- #define CEC_CFGR_PE CEC_CFGR_PE_Msk
- #define CEC_CFGR_IE_Pos (1U)
- #define CEC_CFGR_IE_Msk (0x1UL << CEC_CFGR_IE_Pos)
- #define CEC_CFGR_IE CEC_CFGR_IE_Msk
- #define CEC_CFGR_BTEM_Pos (2U)
- #define CEC_CFGR_BTEM_Msk (0x1UL << CEC_CFGR_BTEM_Pos)
- #define CEC_CFGR_BTEM CEC_CFGR_BTEM_Msk
- #define CEC_CFGR_BPEM_Pos (3U)
- #define CEC_CFGR_BPEM_Msk (0x1UL << CEC_CFGR_BPEM_Pos)
- #define CEC_CFGR_BPEM CEC_CFGR_BPEM_Msk
- #define CEC_OAR_OA_Pos (0U)
- #define CEC_OAR_OA_Msk (0xFUL << CEC_OAR_OA_Pos)
- #define CEC_OAR_OA CEC_OAR_OA_Msk
- #define CEC_OAR_OA_0 (0x1UL << CEC_OAR_OA_Pos)
- #define CEC_OAR_OA_1 (0x2UL << CEC_OAR_OA_Pos)
- #define CEC_OAR_OA_2 (0x4UL << CEC_OAR_OA_Pos)
- #define CEC_OAR_OA_3 (0x8UL << CEC_OAR_OA_Pos)
- #define CEC_PRES_PRES_Pos (0U)
- #define CEC_PRES_PRES_Msk (0x3FFFUL << CEC_PRES_PRES_Pos)
- #define CEC_PRES_PRES CEC_PRES_PRES_Msk
- #define CEC_ESR_BTE_Pos (0U)
- #define CEC_ESR_BTE_Msk (0x1UL << CEC_ESR_BTE_Pos)
- #define CEC_ESR_BTE CEC_ESR_BTE_Msk
- #define CEC_ESR_BPE_Pos (1U)
- #define CEC_ESR_BPE_Msk (0x1UL << CEC_ESR_BPE_Pos)
- #define CEC_ESR_BPE CEC_ESR_BPE_Msk
- #define CEC_ESR_RBTFE_Pos (2U)
- #define CEC_ESR_RBTFE_Msk (0x1UL << CEC_ESR_RBTFE_Pos)
- #define CEC_ESR_RBTFE CEC_ESR_RBTFE_Msk
- #define CEC_ESR_SBE_Pos (3U)
- #define CEC_ESR_SBE_Msk (0x1UL << CEC_ESR_SBE_Pos)
- #define CEC_ESR_SBE CEC_ESR_SBE_Msk
- #define CEC_ESR_ACKE_Pos (4U)
- #define CEC_ESR_ACKE_Msk (0x1UL << CEC_ESR_ACKE_Pos)
- #define CEC_ESR_ACKE CEC_ESR_ACKE_Msk
- #define CEC_ESR_LINE_Pos (5U)
- #define CEC_ESR_LINE_Msk (0x1UL << CEC_ESR_LINE_Pos)
- #define CEC_ESR_LINE CEC_ESR_LINE_Msk
- #define CEC_ESR_TBTFE_Pos (6U)
- #define CEC_ESR_TBTFE_Msk (0x1UL << CEC_ESR_TBTFE_Pos)
- #define CEC_ESR_TBTFE CEC_ESR_TBTFE_Msk
- #define CEC_CSR_TSOM_Pos (0U)
- #define CEC_CSR_TSOM_Msk (0x1UL << CEC_CSR_TSOM_Pos)
- #define CEC_CSR_TSOM CEC_CSR_TSOM_Msk
- #define CEC_CSR_TEOM_Pos (1U)
- #define CEC_CSR_TEOM_Msk (0x1UL << CEC_CSR_TEOM_Pos)
- #define CEC_CSR_TEOM CEC_CSR_TEOM_Msk
- #define CEC_CSR_TERR_Pos (2U)
- #define CEC_CSR_TERR_Msk (0x1UL << CEC_CSR_TERR_Pos)
- #define CEC_CSR_TERR CEC_CSR_TERR_Msk
- #define CEC_CSR_TBTRF_Pos (3U)
- #define CEC_CSR_TBTRF_Msk (0x1UL << CEC_CSR_TBTRF_Pos)
- #define CEC_CSR_TBTRF CEC_CSR_TBTRF_Msk
- #define CEC_CSR_RSOM_Pos (4U)
- #define CEC_CSR_RSOM_Msk (0x1UL << CEC_CSR_RSOM_Pos)
- #define CEC_CSR_RSOM CEC_CSR_RSOM_Msk
- #define CEC_CSR_REOM_Pos (5U)
- #define CEC_CSR_REOM_Msk (0x1UL << CEC_CSR_REOM_Pos)
- #define CEC_CSR_REOM CEC_CSR_REOM_Msk
- #define CEC_CSR_RERR_Pos (6U)
- #define CEC_CSR_RERR_Msk (0x1UL << CEC_CSR_RERR_Pos)
- #define CEC_CSR_RERR CEC_CSR_RERR_Msk
- #define CEC_CSR_RBTF_Pos (7U)
- #define CEC_CSR_RBTF_Msk (0x1UL << CEC_CSR_RBTF_Pos)
- #define CEC_CSR_RBTF CEC_CSR_RBTF_Msk
- #define CEC_TXD_TXD_Pos (0U)
- #define CEC_TXD_TXD_Msk (0xFFUL << CEC_TXD_TXD_Pos)
- #define CEC_TXD_TXD CEC_TXD_TXD_Msk
- #define CEC_RXD_RXD_Pos (0U)
- #define CEC_RXD_RXD_Msk (0xFFUL << CEC_RXD_RXD_Pos)
- #define CEC_RXD_RXD CEC_RXD_RXD_Msk
- #define TIM_CR1_CEN_Pos (0U)
- #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos)
- #define TIM_CR1_CEN TIM_CR1_CEN_Msk
- #define TIM_CR1_UDIS_Pos (1U)
- #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos)
- #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk
- #define TIM_CR1_URS_Pos (2U)
- #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos)
- #define TIM_CR1_URS TIM_CR1_URS_Msk
- #define TIM_CR1_OPM_Pos (3U)
- #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos)
- #define TIM_CR1_OPM TIM_CR1_OPM_Msk
- #define TIM_CR1_DIR_Pos (4U)
- #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos)
- #define TIM_CR1_DIR TIM_CR1_DIR_Msk
- #define TIM_CR1_CMS_Pos (5U)
- #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos)
- #define TIM_CR1_CMS TIM_CR1_CMS_Msk
- #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos)
- #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos)
- #define TIM_CR1_ARPE_Pos (7U)
- #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos)
- #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk
- #define TIM_CR1_CKD_Pos (8U)
- #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos)
- #define TIM_CR1_CKD TIM_CR1_CKD_Msk
- #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos)
- #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos)
- #define TIM_CR2_CCPC_Pos (0U)
- #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos)
- #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk
- #define TIM_CR2_CCUS_Pos (2U)
- #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos)
- #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk
- #define TIM_CR2_CCDS_Pos (3U)
- #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos)
- #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk
- #define TIM_CR2_MMS_Pos (4U)
- #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS TIM_CR2_MMS_Msk
- #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_TI1S_Pos (7U)
- #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos)
- #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk
- #define TIM_CR2_OIS1_Pos (8U)
- #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos)
- #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk
- #define TIM_CR2_OIS1N_Pos (9U)
- #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos)
- #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk
- #define TIM_CR2_OIS2_Pos (10U)
- #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos)
- #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk
- #define TIM_CR2_OIS2N_Pos (11U)
- #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos)
- #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk
- #define TIM_CR2_OIS3_Pos (12U)
- #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos)
- #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk
- #define TIM_CR2_OIS3N_Pos (13U)
- #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos)
- #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk
- #define TIM_CR2_OIS4_Pos (14U)
- #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos)
- #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk
- #define TIM_SMCR_SMS_Pos (0U)
- #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk
- #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_TS_Pos (4U)
- #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS TIM_SMCR_TS_Msk
- #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_MSM_Pos (7U)
- #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos)
- #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk
- #define TIM_SMCR_ETF_Pos (8U)
- #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk
- #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETPS_Pos (12U)
- #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk
- #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ECE_Pos (14U)
- #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos)
- #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk
- #define TIM_SMCR_ETP_Pos (15U)
- #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos)
- #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk
- #define TIM_DIER_UIE_Pos (0U)
- #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos)
- #define TIM_DIER_UIE TIM_DIER_UIE_Msk
- #define TIM_DIER_CC1IE_Pos (1U)
- #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos)
- #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk
- #define TIM_DIER_CC2IE_Pos (2U)
- #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos)
- #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk
- #define TIM_DIER_CC3IE_Pos (3U)
- #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos)
- #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk
- #define TIM_DIER_CC4IE_Pos (4U)
- #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos)
- #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk
- #define TIM_DIER_COMIE_Pos (5U)
- #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos)
- #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk
- #define TIM_DIER_TIE_Pos (6U)
- #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos)
- #define TIM_DIER_TIE TIM_DIER_TIE_Msk
- #define TIM_DIER_BIE_Pos (7U)
- #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos)
- #define TIM_DIER_BIE TIM_DIER_BIE_Msk
- #define TIM_DIER_UDE_Pos (8U)
- #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos)
- #define TIM_DIER_UDE TIM_DIER_UDE_Msk
- #define TIM_DIER_CC1DE_Pos (9U)
- #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos)
- #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk
- #define TIM_DIER_CC2DE_Pos (10U)
- #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos)
- #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk
- #define TIM_DIER_CC3DE_Pos (11U)
- #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos)
- #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk
- #define TIM_DIER_CC4DE_Pos (12U)
- #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos)
- #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk
- #define TIM_DIER_COMDE_Pos (13U)
- #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos)
- #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk
- #define TIM_DIER_TDE_Pos (14U)
- #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos)
- #define TIM_DIER_TDE TIM_DIER_TDE_Msk
- #define TIM_SR_UIF_Pos (0U)
- #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos)
- #define TIM_SR_UIF TIM_SR_UIF_Msk
- #define TIM_SR_CC1IF_Pos (1U)
- #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos)
- #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk
- #define TIM_SR_CC2IF_Pos (2U)
- #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos)
- #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk
- #define TIM_SR_CC3IF_Pos (3U)
- #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos)
- #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk
- #define TIM_SR_CC4IF_Pos (4U)
- #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos)
- #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk
- #define TIM_SR_COMIF_Pos (5U)
- #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos)
- #define TIM_SR_COMIF TIM_SR_COMIF_Msk
- #define TIM_SR_TIF_Pos (6U)
- #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos)
- #define TIM_SR_TIF TIM_SR_TIF_Msk
- #define TIM_SR_BIF_Pos (7U)
- #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos)
- #define TIM_SR_BIF TIM_SR_BIF_Msk
- #define TIM_SR_CC1OF_Pos (9U)
- #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos)
- #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk
- #define TIM_SR_CC2OF_Pos (10U)
- #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos)
- #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk
- #define TIM_SR_CC3OF_Pos (11U)
- #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos)
- #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk
- #define TIM_SR_CC4OF_Pos (12U)
- #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos)
- #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk
- #define TIM_EGR_UG_Pos (0U)
- #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos)
- #define TIM_EGR_UG TIM_EGR_UG_Msk
- #define TIM_EGR_CC1G_Pos (1U)
- #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos)
- #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk
- #define TIM_EGR_CC2G_Pos (2U)
- #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos)
- #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk
- #define TIM_EGR_CC3G_Pos (3U)
- #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos)
- #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk
- #define TIM_EGR_CC4G_Pos (4U)
- #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos)
- #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk
- #define TIM_EGR_COMG_Pos (5U)
- #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos)
- #define TIM_EGR_COMG TIM_EGR_COMG_Msk
- #define TIM_EGR_TG_Pos (6U)
- #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos)
- #define TIM_EGR_TG TIM_EGR_TG_Msk
- #define TIM_EGR_BG_Pos (7U)
- #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos)
- #define TIM_EGR_BG TIM_EGR_BG_Msk
- #define TIM_CCMR1_CC1S_Pos (0U)
- #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk
- #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_OC1FE_Pos (2U)
- #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos)
- #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk
- #define TIM_CCMR1_OC1PE_Pos (3U)
- #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos)
- #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk
- #define TIM_CCMR1_OC1M_Pos (4U)
- #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk
- #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1CE_Pos (7U)
- #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos)
- #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk
- #define TIM_CCMR1_CC2S_Pos (8U)
- #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk
- #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_OC2FE_Pos (10U)
- #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos)
- #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk
- #define TIM_CCMR1_OC2PE_Pos (11U)
- #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos)
- #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk
- #define TIM_CCMR1_OC2M_Pos (12U)
- #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk
- #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2CE_Pos (15U)
- #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos)
- #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk
- #define TIM_CCMR1_IC1PSC_Pos (2U)
- #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk
- #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1F_Pos (4U)
- #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk
- #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC2PSC_Pos (10U)
- #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk
- #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2F_Pos (12U)
- #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk
- #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR2_CC3S_Pos (0U)
- #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk
- #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_OC3FE_Pos (2U)
- #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos)
- #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk
- #define TIM_CCMR2_OC3PE_Pos (3U)
- #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos)
- #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk
- #define TIM_CCMR2_OC3M_Pos (4U)
- #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk
- #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3CE_Pos (7U)
- #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos)
- #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk
- #define TIM_CCMR2_CC4S_Pos (8U)
- #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk
- #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_OC4FE_Pos (10U)
- #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos)
- #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk
- #define TIM_CCMR2_OC4PE_Pos (11U)
- #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos)
- #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk
- #define TIM_CCMR2_OC4M_Pos (12U)
- #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk
- #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4CE_Pos (15U)
- #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos)
- #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk
- #define TIM_CCMR2_IC3PSC_Pos (2U)
- #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk
- #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3F_Pos (4U)
- #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk
- #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC4PSC_Pos (10U)
- #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk
- #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4F_Pos (12U)
- #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk
- #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCER_CC1E_Pos (0U)
- #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos)
- #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk
- #define TIM_CCER_CC1P_Pos (1U)
- #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos)
- #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk
- #define TIM_CCER_CC1NE_Pos (2U)
- #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos)
- #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk
- #define TIM_CCER_CC1NP_Pos (3U)
- #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos)
- #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk
- #define TIM_CCER_CC2E_Pos (4U)
- #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos)
- #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk
- #define TIM_CCER_CC2P_Pos (5U)
- #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos)
- #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk
- #define TIM_CCER_CC2NE_Pos (6U)
- #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos)
- #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk
- #define TIM_CCER_CC2NP_Pos (7U)
- #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos)
- #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk
- #define TIM_CCER_CC3E_Pos (8U)
- #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos)
- #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk
- #define TIM_CCER_CC3P_Pos (9U)
- #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos)
- #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk
- #define TIM_CCER_CC3NE_Pos (10U)
- #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos)
- #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk
- #define TIM_CCER_CC3NP_Pos (11U)
- #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos)
- #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk
- #define TIM_CCER_CC4E_Pos (12U)
- #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos)
- #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk
- #define TIM_CCER_CC4P_Pos (13U)
- #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos)
- #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk
- #define TIM_CNT_CNT_Pos (0U)
- #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos)
- #define TIM_CNT_CNT TIM_CNT_CNT_Msk
- #define TIM_PSC_PSC_Pos (0U)
- #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos)
- #define TIM_PSC_PSC TIM_PSC_PSC_Msk
- #define TIM_ARR_ARR_Pos (0U)
- #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos)
- #define TIM_ARR_ARR TIM_ARR_ARR_Msk
- #define TIM_RCR_REP_Pos (0U)
- #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos)
- #define TIM_RCR_REP TIM_RCR_REP_Msk
- #define TIM_CCR1_CCR1_Pos (0U)
- #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos)
- #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk
- #define TIM_CCR2_CCR2_Pos (0U)
- #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos)
- #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk
- #define TIM_CCR3_CCR3_Pos (0U)
- #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos)
- #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk
- #define TIM_CCR4_CCR4_Pos (0U)
- #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos)
- #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk
- #define TIM_BDTR_DTG_Pos (0U)
- #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk
- #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_LOCK_Pos (8U)
- #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos)
- #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk
- #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos)
- #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos)
- #define TIM_BDTR_OSSI_Pos (10U)
- #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos)
- #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk
- #define TIM_BDTR_OSSR_Pos (11U)
- #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos)
- #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk
- #define TIM_BDTR_BKE_Pos (12U)
- #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos)
- #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk
- #define TIM_BDTR_BKP_Pos (13U)
- #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos)
- #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk
- #define TIM_BDTR_AOE_Pos (14U)
- #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos)
- #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk
- #define TIM_BDTR_MOE_Pos (15U)
- #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos)
- #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk
- #define TIM_DCR_DBA_Pos (0U)
- #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA TIM_DCR_DBA_Msk
- #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBL_Pos (8U)
- #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL TIM_DCR_DBL_Msk
- #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos)
- #define TIM_DMAR_DMAB_Pos (0U)
- #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos)
- #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk
- #define RTC_CRH_SECIE_Pos (0U)
- #define RTC_CRH_SECIE_Msk (0x1UL << RTC_CRH_SECIE_Pos)
- #define RTC_CRH_SECIE RTC_CRH_SECIE_Msk
- #define RTC_CRH_ALRIE_Pos (1U)
- #define RTC_CRH_ALRIE_Msk (0x1UL << RTC_CRH_ALRIE_Pos)
- #define RTC_CRH_ALRIE RTC_CRH_ALRIE_Msk
- #define RTC_CRH_OWIE_Pos (2U)
- #define RTC_CRH_OWIE_Msk (0x1UL << RTC_CRH_OWIE_Pos)
- #define RTC_CRH_OWIE RTC_CRH_OWIE_Msk
- #define RTC_CRL_SECF_Pos (0U)
- #define RTC_CRL_SECF_Msk (0x1UL << RTC_CRL_SECF_Pos)
- #define RTC_CRL_SECF RTC_CRL_SECF_Msk
- #define RTC_CRL_ALRF_Pos (1U)
- #define RTC_CRL_ALRF_Msk (0x1UL << RTC_CRL_ALRF_Pos)
- #define RTC_CRL_ALRF RTC_CRL_ALRF_Msk
- #define RTC_CRL_OWF_Pos (2U)
- #define RTC_CRL_OWF_Msk (0x1UL << RTC_CRL_OWF_Pos)
- #define RTC_CRL_OWF RTC_CRL_OWF_Msk
- #define RTC_CRL_RSF_Pos (3U)
- #define RTC_CRL_RSF_Msk (0x1UL << RTC_CRL_RSF_Pos)
- #define RTC_CRL_RSF RTC_CRL_RSF_Msk
- #define RTC_CRL_CNF_Pos (4U)
- #define RTC_CRL_CNF_Msk (0x1UL << RTC_CRL_CNF_Pos)
- #define RTC_CRL_CNF RTC_CRL_CNF_Msk
- #define RTC_CRL_RTOFF_Pos (5U)
- #define RTC_CRL_RTOFF_Msk (0x1UL << RTC_CRL_RTOFF_Pos)
- #define RTC_CRL_RTOFF RTC_CRL_RTOFF_Msk
- #define RTC_PRLH_PRL_Pos (0U)
- #define RTC_PRLH_PRL_Msk (0xFUL << RTC_PRLH_PRL_Pos)
- #define RTC_PRLH_PRL RTC_PRLH_PRL_Msk
- #define RTC_PRLL_PRL_Pos (0U)
- #define RTC_PRLL_PRL_Msk (0xFFFFUL << RTC_PRLL_PRL_Pos)
- #define RTC_PRLL_PRL RTC_PRLL_PRL_Msk
- #define RTC_DIVH_RTC_DIV_Pos (0U)
- #define RTC_DIVH_RTC_DIV_Msk (0xFUL << RTC_DIVH_RTC_DIV_Pos)
- #define RTC_DIVH_RTC_DIV RTC_DIVH_RTC_DIV_Msk
- #define RTC_DIVL_RTC_DIV_Pos (0U)
- #define RTC_DIVL_RTC_DIV_Msk (0xFFFFUL << RTC_DIVL_RTC_DIV_Pos)
- #define RTC_DIVL_RTC_DIV RTC_DIVL_RTC_DIV_Msk
- #define RTC_CNTH_RTC_CNT_Pos (0U)
- #define RTC_CNTH_RTC_CNT_Msk (0xFFFFUL << RTC_CNTH_RTC_CNT_Pos)
- #define RTC_CNTH_RTC_CNT RTC_CNTH_RTC_CNT_Msk
- #define RTC_CNTL_RTC_CNT_Pos (0U)
- #define RTC_CNTL_RTC_CNT_Msk (0xFFFFUL << RTC_CNTL_RTC_CNT_Pos)
- #define RTC_CNTL_RTC_CNT RTC_CNTL_RTC_CNT_Msk
- #define RTC_ALRH_RTC_ALR_Pos (0U)
- #define RTC_ALRH_RTC_ALR_Msk (0xFFFFUL << RTC_ALRH_RTC_ALR_Pos)
- #define RTC_ALRH_RTC_ALR RTC_ALRH_RTC_ALR_Msk
- #define RTC_ALRL_RTC_ALR_Pos (0U)
- #define RTC_ALRL_RTC_ALR_Msk (0xFFFFUL << RTC_ALRL_RTC_ALR_Pos)
- #define RTC_ALRL_RTC_ALR RTC_ALRL_RTC_ALR_Msk
- #define IWDG_KR_KEY_Pos (0U)
- #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos)
- #define IWDG_KR_KEY IWDG_KR_KEY_Msk
- #define IWDG_PR_PR_Pos (0U)
- #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR IWDG_PR_PR_Msk
- #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos)
- #define IWDG_RLR_RL_Pos (0U)
- #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos)
- #define IWDG_RLR_RL IWDG_RLR_RL_Msk
- #define IWDG_SR_PVU_Pos (0U)
- #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos)
- #define IWDG_SR_PVU IWDG_SR_PVU_Msk
- #define IWDG_SR_RVU_Pos (1U)
- #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos)
- #define IWDG_SR_RVU IWDG_SR_RVU_Msk
- #define WWDG_CR_T_Pos (0U)
- #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos)
- #define WWDG_CR_T WWDG_CR_T_Msk
- #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T0 WWDG_CR_T_0
- #define WWDG_CR_T1 WWDG_CR_T_1
- #define WWDG_CR_T2 WWDG_CR_T_2
- #define WWDG_CR_T3 WWDG_CR_T_3
- #define WWDG_CR_T4 WWDG_CR_T_4
- #define WWDG_CR_T5 WWDG_CR_T_5
- #define WWDG_CR_T6 WWDG_CR_T_6
- #define WWDG_CR_WDGA_Pos (7U)
- #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos)
- #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk
- #define WWDG_CFR_W_Pos (0U)
- #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W WWDG_CFR_W_Msk
- #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W0 WWDG_CFR_W_0
- #define WWDG_CFR_W1 WWDG_CFR_W_1
- #define WWDG_CFR_W2 WWDG_CFR_W_2
- #define WWDG_CFR_W3 WWDG_CFR_W_3
- #define WWDG_CFR_W4 WWDG_CFR_W_4
- #define WWDG_CFR_W5 WWDG_CFR_W_5
- #define WWDG_CFR_W6 WWDG_CFR_W_6
- #define WWDG_CFR_WDGTB_Pos (7U)
- #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk
- #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
- #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
- #define WWDG_CFR_EWI_Pos (9U)
- #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos)
- #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk
- #define WWDG_SR_EWIF_Pos (0U)
- #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos)
- #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk
- #define FSMC_BCRx_MBKEN_Pos (0U)
- #define FSMC_BCRx_MBKEN_Msk (0x1UL << FSMC_BCRx_MBKEN_Pos)
- #define FSMC_BCRx_MBKEN FSMC_BCRx_MBKEN_Msk
- #define FSMC_BCRx_MUXEN_Pos (1U)
- #define FSMC_BCRx_MUXEN_Msk (0x1UL << FSMC_BCRx_MUXEN_Pos)
- #define FSMC_BCRx_MUXEN FSMC_BCRx_MUXEN_Msk
- #define FSMC_BCRx_MTYP_Pos (2U)
- #define FSMC_BCRx_MTYP_Msk (0x3UL << FSMC_BCRx_MTYP_Pos)
- #define FSMC_BCRx_MTYP FSMC_BCRx_MTYP_Msk
- #define FSMC_BCRx_MTYP_0 (0x1UL << FSMC_BCRx_MTYP_Pos)
- #define FSMC_BCRx_MTYP_1 (0x2UL << FSMC_BCRx_MTYP_Pos)
- #define FSMC_BCRx_MWID_Pos (4U)
- #define FSMC_BCRx_MWID_Msk (0x3UL << FSMC_BCRx_MWID_Pos)
- #define FSMC_BCRx_MWID FSMC_BCRx_MWID_Msk
- #define FSMC_BCRx_MWID_0 (0x1UL << FSMC_BCRx_MWID_Pos)
- #define FSMC_BCRx_MWID_1 (0x2UL << FSMC_BCRx_MWID_Pos)
- #define FSMC_BCRx_FACCEN_Pos (6U)
- #define FSMC_BCRx_FACCEN_Msk (0x1UL << FSMC_BCRx_FACCEN_Pos)
- #define FSMC_BCRx_FACCEN FSMC_BCRx_FACCEN_Msk
- #define FSMC_BCRx_BURSTEN_Pos (8U)
- #define FSMC_BCRx_BURSTEN_Msk (0x1UL << FSMC_BCRx_BURSTEN_Pos)
- #define FSMC_BCRx_BURSTEN FSMC_BCRx_BURSTEN_Msk
- #define FSMC_BCRx_WAITPOL_Pos (9U)
- #define FSMC_BCRx_WAITPOL_Msk (0x1UL << FSMC_BCRx_WAITPOL_Pos)
- #define FSMC_BCRx_WAITPOL FSMC_BCRx_WAITPOL_Msk
- #define FSMC_BCRx_WRAPMOD_Pos (10U)
- #define FSMC_BCRx_WRAPMOD_Msk (0x1UL << FSMC_BCRx_WRAPMOD_Pos)
- #define FSMC_BCRx_WRAPMOD FSMC_BCRx_WRAPMOD_Msk
- #define FSMC_BCRx_WAITCFG_Pos (11U)
- #define FSMC_BCRx_WAITCFG_Msk (0x1UL << FSMC_BCRx_WAITCFG_Pos)
- #define FSMC_BCRx_WAITCFG FSMC_BCRx_WAITCFG_Msk
- #define FSMC_BCRx_WREN_Pos (12U)
- #define FSMC_BCRx_WREN_Msk (0x1UL << FSMC_BCRx_WREN_Pos)
- #define FSMC_BCRx_WREN FSMC_BCRx_WREN_Msk
- #define FSMC_BCRx_WAITEN_Pos (13U)
- #define FSMC_BCRx_WAITEN_Msk (0x1UL << FSMC_BCRx_WAITEN_Pos)
- #define FSMC_BCRx_WAITEN FSMC_BCRx_WAITEN_Msk
- #define FSMC_BCRx_EXTMOD_Pos (14U)
- #define FSMC_BCRx_EXTMOD_Msk (0x1UL << FSMC_BCRx_EXTMOD_Pos)
- #define FSMC_BCRx_EXTMOD FSMC_BCRx_EXTMOD_Msk
- #define FSMC_BCRx_ASYNCWAIT_Pos (15U)
- #define FSMC_BCRx_ASYNCWAIT_Msk (0x1UL << FSMC_BCRx_ASYNCWAIT_Pos)
- #define FSMC_BCRx_ASYNCWAIT FSMC_BCRx_ASYNCWAIT_Msk
- #define FSMC_BCRx_CBURSTRW_Pos (19U)
- #define FSMC_BCRx_CBURSTRW_Msk (0x1UL << FSMC_BCRx_CBURSTRW_Pos)
- #define FSMC_BCRx_CBURSTRW FSMC_BCRx_CBURSTRW_Msk
- #define FSMC_BTRx_ADDSET_Pos (0U)
- #define FSMC_BTRx_ADDSET_Msk (0xFUL << FSMC_BTRx_ADDSET_Pos)
- #define FSMC_BTRx_ADDSET FSMC_BTRx_ADDSET_Msk
- #define FSMC_BTRx_ADDSET_0 (0x1UL << FSMC_BTRx_ADDSET_Pos)
- #define FSMC_BTRx_ADDSET_1 (0x2UL << FSMC_BTRx_ADDSET_Pos)
- #define FSMC_BTRx_ADDSET_2 (0x4UL << FSMC_BTRx_ADDSET_Pos)
- #define FSMC_BTRx_ADDSET_3 (0x8UL << FSMC_BTRx_ADDSET_Pos)
- #define FSMC_BTRx_ADDHLD_Pos (4U)
- #define FSMC_BTRx_ADDHLD_Msk (0xFUL << FSMC_BTRx_ADDHLD_Pos)
- #define FSMC_BTRx_ADDHLD FSMC_BTRx_ADDHLD_Msk
- #define FSMC_BTRx_ADDHLD_0 (0x1UL << FSMC_BTRx_ADDHLD_Pos)
- #define FSMC_BTRx_ADDHLD_1 (0x2UL << FSMC_BTRx_ADDHLD_Pos)
- #define FSMC_BTRx_ADDHLD_2 (0x4UL << FSMC_BTRx_ADDHLD_Pos)
- #define FSMC_BTRx_ADDHLD_3 (0x8UL << FSMC_BTRx_ADDHLD_Pos)
- #define FSMC_BTRx_DATAST_Pos (8U)
- #define FSMC_BTRx_DATAST_Msk (0xFFUL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST FSMC_BTRx_DATAST_Msk
- #define FSMC_BTRx_DATAST_0 (0x01UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_1 (0x02UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_2 (0x04UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_3 (0x08UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_4 (0x10UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_5 (0x20UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_6 (0x40UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_DATAST_7 (0x80UL << FSMC_BTRx_DATAST_Pos)
- #define FSMC_BTRx_BUSTURN_Pos (16U)
- #define FSMC_BTRx_BUSTURN_Msk (0xFUL << FSMC_BTRx_BUSTURN_Pos)
- #define FSMC_BTRx_BUSTURN FSMC_BTRx_BUSTURN_Msk
- #define FSMC_BTRx_BUSTURN_0 (0x1UL << FSMC_BTRx_BUSTURN_Pos)
- #define FSMC_BTRx_BUSTURN_1 (0x2UL << FSMC_BTRx_BUSTURN_Pos)
- #define FSMC_BTRx_BUSTURN_2 (0x4UL << FSMC_BTRx_BUSTURN_Pos)
- #define FSMC_BTRx_BUSTURN_3 (0x8UL << FSMC_BTRx_BUSTURN_Pos)
- #define FSMC_BTRx_CLKDIV_Pos (20U)
- #define FSMC_BTRx_CLKDIV_Msk (0xFUL << FSMC_BTRx_CLKDIV_Pos)
- #define FSMC_BTRx_CLKDIV FSMC_BTRx_CLKDIV_Msk
- #define FSMC_BTRx_CLKDIV_0 (0x1UL << FSMC_BTRx_CLKDIV_Pos)
- #define FSMC_BTRx_CLKDIV_1 (0x2UL << FSMC_BTRx_CLKDIV_Pos)
- #define FSMC_BTRx_CLKDIV_2 (0x4UL << FSMC_BTRx_CLKDIV_Pos)
- #define FSMC_BTRx_CLKDIV_3 (0x8UL << FSMC_BTRx_CLKDIV_Pos)
- #define FSMC_BTRx_DATLAT_Pos (24U)
- #define FSMC_BTRx_DATLAT_Msk (0xFUL << FSMC_BTRx_DATLAT_Pos)
- #define FSMC_BTRx_DATLAT FSMC_BTRx_DATLAT_Msk
- #define FSMC_BTRx_DATLAT_0 (0x1UL << FSMC_BTRx_DATLAT_Pos)
- #define FSMC_BTRx_DATLAT_1 (0x2UL << FSMC_BTRx_DATLAT_Pos)
- #define FSMC_BTRx_DATLAT_2 (0x4UL << FSMC_BTRx_DATLAT_Pos)
- #define FSMC_BTRx_DATLAT_3 (0x8UL << FSMC_BTRx_DATLAT_Pos)
- #define FSMC_BTRx_ACCMOD_Pos (28U)
- #define FSMC_BTRx_ACCMOD_Msk (0x3UL << FSMC_BTRx_ACCMOD_Pos)
- #define FSMC_BTRx_ACCMOD FSMC_BTRx_ACCMOD_Msk
- #define FSMC_BTRx_ACCMOD_0 (0x1UL << FSMC_BTRx_ACCMOD_Pos)
- #define FSMC_BTRx_ACCMOD_1 (0x2UL << FSMC_BTRx_ACCMOD_Pos)
- #define FSMC_BWTRx_ADDSET_Pos (0U)
- #define FSMC_BWTRx_ADDSET_Msk (0xFUL << FSMC_BWTRx_ADDSET_Pos)
- #define FSMC_BWTRx_ADDSET FSMC_BWTRx_ADDSET_Msk
- #define FSMC_BWTRx_ADDSET_0 (0x1UL << FSMC_BWTRx_ADDSET_Pos)
- #define FSMC_BWTRx_ADDSET_1 (0x2UL << FSMC_BWTRx_ADDSET_Pos)
- #define FSMC_BWTRx_ADDSET_2 (0x4UL << FSMC_BWTRx_ADDSET_Pos)
- #define FSMC_BWTRx_ADDSET_3 (0x8UL << FSMC_BWTRx_ADDSET_Pos)
- #define FSMC_BWTRx_ADDHLD_Pos (4U)
- #define FSMC_BWTRx_ADDHLD_Msk (0xFUL << FSMC_BWTRx_ADDHLD_Pos)
- #define FSMC_BWTRx_ADDHLD FSMC_BWTRx_ADDHLD_Msk
- #define FSMC_BWTRx_ADDHLD_0 (0x1UL << FSMC_BWTRx_ADDHLD_Pos)
- #define FSMC_BWTRx_ADDHLD_1 (0x2UL << FSMC_BWTRx_ADDHLD_Pos)
- #define FSMC_BWTRx_ADDHLD_2 (0x4UL << FSMC_BWTRx_ADDHLD_Pos)
- #define FSMC_BWTRx_ADDHLD_3 (0x8UL << FSMC_BWTRx_ADDHLD_Pos)
- #define FSMC_BWTRx_DATAST_Pos (8U)
- #define FSMC_BWTRx_DATAST_Msk (0xFFUL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST FSMC_BWTRx_DATAST_Msk
- #define FSMC_BWTRx_DATAST_0 (0x01UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_1 (0x02UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_2 (0x04UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_3 (0x08UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_4 (0x10UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_5 (0x20UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_6 (0x40UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_DATAST_7 (0x80UL << FSMC_BWTRx_DATAST_Pos)
- #define FSMC_BWTRx_CLKDIV_Pos (20U)
- #define FSMC_BWTRx_CLKDIV_Msk (0xFUL << FSMC_BWTRx_CLKDIV_Pos)
- #define FSMC_BWTRx_CLKDIV FSMC_BWTRx_CLKDIV_Msk
- #define FSMC_BWTRx_CLKDIV_0 (0x1UL << FSMC_BWTRx_CLKDIV_Pos)
- #define FSMC_BWTRx_CLKDIV_1 (0x2UL << FSMC_BWTRx_CLKDIV_Pos)
- #define FSMC_BWTRx_CLKDIV_2 (0x4UL << FSMC_BWTRx_CLKDIV_Pos)
- #define FSMC_BWTRx_CLKDIV_3 (0x8UL << FSMC_BWTRx_CLKDIV_Pos)
- #define FSMC_BWTRx_DATLAT_Pos (24U)
- #define FSMC_BWTRx_DATLAT_Msk (0xFUL << FSMC_BWTRx_DATLAT_Pos)
- #define FSMC_BWTRx_DATLAT FSMC_BWTRx_DATLAT_Msk
- #define FSMC_BWTRx_DATLAT_0 (0x1UL << FSMC_BWTRx_DATLAT_Pos)
- #define FSMC_BWTRx_DATLAT_1 (0x2UL << FSMC_BWTRx_DATLAT_Pos)
- #define FSMC_BWTRx_DATLAT_2 (0x4UL << FSMC_BWTRx_DATLAT_Pos)
- #define FSMC_BWTRx_DATLAT_3 (0x8UL << FSMC_BWTRx_DATLAT_Pos)
- #define FSMC_BWTRx_ACCMOD_Pos (28U)
- #define FSMC_BWTRx_ACCMOD_Msk (0x3UL << FSMC_BWTRx_ACCMOD_Pos)
- #define FSMC_BWTRx_ACCMOD FSMC_BWTRx_ACCMOD_Msk
- #define FSMC_BWTRx_ACCMOD_0 (0x1UL << FSMC_BWTRx_ACCMOD_Pos)
- #define FSMC_BWTRx_ACCMOD_1 (0x2UL << FSMC_BWTRx_ACCMOD_Pos)
- #define SPI_CR1_CPHA_Pos (0U)
- #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos)
- #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk
- #define SPI_CR1_CPOL_Pos (1U)
- #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos)
- #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk
- #define SPI_CR1_MSTR_Pos (2U)
- #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos)
- #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk
- #define SPI_CR1_BR_Pos (3U)
- #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR SPI_CR1_BR_Msk
- #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_SPE_Pos (6U)
- #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos)
- #define SPI_CR1_SPE SPI_CR1_SPE_Msk
- #define SPI_CR1_LSBFIRST_Pos (7U)
- #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos)
- #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk
- #define SPI_CR1_SSI_Pos (8U)
- #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos)
- #define SPI_CR1_SSI SPI_CR1_SSI_Msk
- #define SPI_CR1_SSM_Pos (9U)
- #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos)
- #define SPI_CR1_SSM SPI_CR1_SSM_Msk
- #define SPI_CR1_RXONLY_Pos (10U)
- #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos)
- #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk
- #define SPI_CR1_DFF_Pos (11U)
- #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos)
- #define SPI_CR1_DFF SPI_CR1_DFF_Msk
- #define SPI_CR1_CRCNEXT_Pos (12U)
- #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos)
- #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk
- #define SPI_CR1_CRCEN_Pos (13U)
- #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos)
- #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk
- #define SPI_CR1_BIDIOE_Pos (14U)
- #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos)
- #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk
- #define SPI_CR1_BIDIMODE_Pos (15U)
- #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos)
- #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk
- #define SPI_CR2_RXDMAEN_Pos (0U)
- #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos)
- #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk
- #define SPI_CR2_TXDMAEN_Pos (1U)
- #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos)
- #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk
- #define SPI_CR2_SSOE_Pos (2U)
- #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos)
- #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk
- #define SPI_CR2_ERRIE_Pos (5U)
- #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos)
- #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk
- #define SPI_CR2_RXNEIE_Pos (6U)
- #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos)
- #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk
- #define SPI_CR2_TXEIE_Pos (7U)
- #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos)
- #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk
- #define SPI_SR_RXNE_Pos (0U)
- #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos)
- #define SPI_SR_RXNE SPI_SR_RXNE_Msk
- #define SPI_SR_TXE_Pos (1U)
- #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos)
- #define SPI_SR_TXE SPI_SR_TXE_Msk
- #define SPI_SR_CHSIDE_Pos (2U)
- #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos)
- #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk
- #define SPI_SR_UDR_Pos (3U)
- #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos)
- #define SPI_SR_UDR SPI_SR_UDR_Msk
- #define SPI_SR_CRCERR_Pos (4U)
- #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos)
- #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk
- #define SPI_SR_MODF_Pos (5U)
- #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos)
- #define SPI_SR_MODF SPI_SR_MODF_Msk
- #define SPI_SR_OVR_Pos (6U)
- #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos)
- #define SPI_SR_OVR SPI_SR_OVR_Msk
- #define SPI_SR_BSY_Pos (7U)
- #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos)
- #define SPI_SR_BSY SPI_SR_BSY_Msk
- #define SPI_DR_DR_Pos (0U)
- #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos)
- #define SPI_DR_DR SPI_DR_DR_Msk
- #define SPI_CRCPR_CRCPOLY_Pos (0U)
- #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos)
- #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk
- #define SPI_RXCRCR_RXCRC_Pos (0U)
- #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos)
- #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk
- #define SPI_TXCRCR_TXCRC_Pos (0U)
- #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos)
- #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk
- #define I2C_CR1_PE_Pos (0U)
- #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos)
- #define I2C_CR1_PE I2C_CR1_PE_Msk
- #define I2C_CR1_SMBUS_Pos (1U)
- #define I2C_CR1_SMBUS_Msk (0x1UL << I2C_CR1_SMBUS_Pos)
- #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk
- #define I2C_CR1_SMBTYPE_Pos (3U)
- #define I2C_CR1_SMBTYPE_Msk (0x1UL << I2C_CR1_SMBTYPE_Pos)
- #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk
- #define I2C_CR1_ENARP_Pos (4U)
- #define I2C_CR1_ENARP_Msk (0x1UL << I2C_CR1_ENARP_Pos)
- #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk
- #define I2C_CR1_ENPEC_Pos (5U)
- #define I2C_CR1_ENPEC_Msk (0x1UL << I2C_CR1_ENPEC_Pos)
- #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk
- #define I2C_CR1_ENGC_Pos (6U)
- #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos)
- #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk
- #define I2C_CR1_NOSTRETCH_Pos (7U)
- #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos)
- #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk
- #define I2C_CR1_START_Pos (8U)
- #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos)
- #define I2C_CR1_START I2C_CR1_START_Msk
- #define I2C_CR1_STOP_Pos (9U)
- #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos)
- #define I2C_CR1_STOP I2C_CR1_STOP_Msk
- #define I2C_CR1_ACK_Pos (10U)
- #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos)
- #define I2C_CR1_ACK I2C_CR1_ACK_Msk
- #define I2C_CR1_POS_Pos (11U)
- #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos)
- #define I2C_CR1_POS I2C_CR1_POS_Msk
- #define I2C_CR1_PEC_Pos (12U)
- #define I2C_CR1_PEC_Msk (0x1UL << I2C_CR1_PEC_Pos)
- #define I2C_CR1_PEC I2C_CR1_PEC_Msk
- #define I2C_CR1_ALERT_Pos (13U)
- #define I2C_CR1_ALERT_Msk (0x1UL << I2C_CR1_ALERT_Pos)
- #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk
- #define I2C_CR1_SWRST_Pos (15U)
- #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos)
- #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk
- #define I2C_CR2_FREQ_Pos (0U)
- #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk
- #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_ITERREN_Pos (8U)
- #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos)
- #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk
- #define I2C_CR2_ITEVTEN_Pos (9U)
- #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos)
- #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk
- #define I2C_CR2_ITBUFEN_Pos (10U)
- #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos)
- #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk
- #define I2C_CR2_DMAEN_Pos (11U)
- #define I2C_CR2_DMAEN_Msk (0x1UL << I2C_CR2_DMAEN_Pos)
- #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk
- #define I2C_CR2_LAST_Pos (12U)
- #define I2C_CR2_LAST_Msk (0x1UL << I2C_CR2_LAST_Pos)
- #define I2C_CR2_LAST I2C_CR2_LAST_Msk
- #define I2C_OAR1_ADD1_7 0x000000FEU
- #define I2C_OAR1_ADD8_9 0x00000300U
- #define I2C_OAR1_ADD0_Pos (0U)
- #define I2C_OAR1_ADD0_Msk (0x1UL << I2C_OAR1_ADD0_Pos)
- #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk
- #define I2C_OAR1_ADD1_Pos (1U)
- #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos)
- #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk
- #define I2C_OAR1_ADD2_Pos (2U)
- #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos)
- #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk
- #define I2C_OAR1_ADD3_Pos (3U)
- #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos)
- #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk
- #define I2C_OAR1_ADD4_Pos (4U)
- #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos)
- #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk
- #define I2C_OAR1_ADD5_Pos (5U)
- #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos)
- #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk
- #define I2C_OAR1_ADD6_Pos (6U)
- #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos)
- #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk
- #define I2C_OAR1_ADD7_Pos (7U)
- #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos)
- #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk
- #define I2C_OAR1_ADD8_Pos (8U)
- #define I2C_OAR1_ADD8_Msk (0x1UL << I2C_OAR1_ADD8_Pos)
- #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk
- #define I2C_OAR1_ADD9_Pos (9U)
- #define I2C_OAR1_ADD9_Msk (0x1UL << I2C_OAR1_ADD9_Pos)
- #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk
- #define I2C_OAR1_ADDMODE_Pos (15U)
- #define I2C_OAR1_ADDMODE_Msk (0x1UL << I2C_OAR1_ADDMODE_Pos)
- #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk
- #define I2C_OAR2_ENDUAL_Pos (0U)
- #define I2C_OAR2_ENDUAL_Msk (0x1UL << I2C_OAR2_ENDUAL_Pos)
- #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk
- #define I2C_OAR2_ADD2_Pos (1U)
- #define I2C_OAR2_ADD2_Msk (0x7FUL << I2C_OAR2_ADD2_Pos)
- #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk
- #define I2C_DR_DR_Pos (0U)
- #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos)
- #define I2C_DR_DR I2C_DR_DR_Msk
- #define I2C_SR1_SB_Pos (0U)
- #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos)
- #define I2C_SR1_SB I2C_SR1_SB_Msk
- #define I2C_SR1_ADDR_Pos (1U)
- #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos)
- #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk
- #define I2C_SR1_BTF_Pos (2U)
- #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos)
- #define I2C_SR1_BTF I2C_SR1_BTF_Msk
- #define I2C_SR1_ADD10_Pos (3U)
- #define I2C_SR1_ADD10_Msk (0x1UL << I2C_SR1_ADD10_Pos)
- #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk
- #define I2C_SR1_STOPF_Pos (4U)
- #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos)
- #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk
- #define I2C_SR1_RXNE_Pos (6U)
- #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos)
- #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk
- #define I2C_SR1_TXE_Pos (7U)
- #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos)
- #define I2C_SR1_TXE I2C_SR1_TXE_Msk
- #define I2C_SR1_BERR_Pos (8U)
- #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos)
- #define I2C_SR1_BERR I2C_SR1_BERR_Msk
- #define I2C_SR1_ARLO_Pos (9U)
- #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos)
- #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk
- #define I2C_SR1_AF_Pos (10U)
- #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos)
- #define I2C_SR1_AF I2C_SR1_AF_Msk
- #define I2C_SR1_OVR_Pos (11U)
- #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos)
- #define I2C_SR1_OVR I2C_SR1_OVR_Msk
- #define I2C_SR1_PECERR_Pos (12U)
- #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos)
- #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk
- #define I2C_SR1_TIMEOUT_Pos (14U)
- #define I2C_SR1_TIMEOUT_Msk (0x1UL << I2C_SR1_TIMEOUT_Pos)
- #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk
- #define I2C_SR1_SMBALERT_Pos (15U)
- #define I2C_SR1_SMBALERT_Msk (0x1UL << I2C_SR1_SMBALERT_Pos)
- #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk
- #define I2C_SR2_MSL_Pos (0U)
- #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos)
- #define I2C_SR2_MSL I2C_SR2_MSL_Msk
- #define I2C_SR2_BUSY_Pos (1U)
- #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos)
- #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk
- #define I2C_SR2_TRA_Pos (2U)
- #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos)
- #define I2C_SR2_TRA I2C_SR2_TRA_Msk
- #define I2C_SR2_GENCALL_Pos (4U)
- #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos)
- #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk
- #define I2C_SR2_SMBDEFAULT_Pos (5U)
- #define I2C_SR2_SMBDEFAULT_Msk (0x1UL << I2C_SR2_SMBDEFAULT_Pos)
- #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk
- #define I2C_SR2_SMBHOST_Pos (6U)
- #define I2C_SR2_SMBHOST_Msk (0x1UL << I2C_SR2_SMBHOST_Pos)
- #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk
- #define I2C_SR2_DUALF_Pos (7U)
- #define I2C_SR2_DUALF_Msk (0x1UL << I2C_SR2_DUALF_Pos)
- #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk
- #define I2C_SR2_PEC_Pos (8U)
- #define I2C_SR2_PEC_Msk (0xFFUL << I2C_SR2_PEC_Pos)
- #define I2C_SR2_PEC I2C_SR2_PEC_Msk
- #define I2C_CCR_CCR_Pos (0U)
- #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos)
- #define I2C_CCR_CCR I2C_CCR_CCR_Msk
- #define I2C_CCR_DUTY_Pos (14U)
- #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos)
- #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk
- #define I2C_CCR_FS_Pos (15U)
- #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos)
- #define I2C_CCR_FS I2C_CCR_FS_Msk
- #define I2C_TRISE_TRISE_Pos (0U)
- #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos)
- #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk
- #define USART_SR_PE_Pos (0U)
- #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos)
- #define USART_SR_PE USART_SR_PE_Msk
- #define USART_SR_FE_Pos (1U)
- #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos)
- #define USART_SR_FE USART_SR_FE_Msk
- #define USART_SR_NE_Pos (2U)
- #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos)
- #define USART_SR_NE USART_SR_NE_Msk
- #define USART_SR_ORE_Pos (3U)
- #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos)
- #define USART_SR_ORE USART_SR_ORE_Msk
- #define USART_SR_IDLE_Pos (4U)
- #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos)
- #define USART_SR_IDLE USART_SR_IDLE_Msk
- #define USART_SR_RXNE_Pos (5U)
- #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos)
- #define USART_SR_RXNE USART_SR_RXNE_Msk
- #define USART_SR_TC_Pos (6U)
- #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos)
- #define USART_SR_TC USART_SR_TC_Msk
- #define USART_SR_TXE_Pos (7U)
- #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos)
- #define USART_SR_TXE USART_SR_TXE_Msk
- #define USART_SR_LBD_Pos (8U)
- #define USART_SR_LBD_Msk (0x1UL << USART_SR_LBD_Pos)
- #define USART_SR_LBD USART_SR_LBD_Msk
- #define USART_SR_CTS_Pos (9U)
- #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos)
- #define USART_SR_CTS USART_SR_CTS_Msk
- #define USART_DR_DR_Pos (0U)
- #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos)
- #define USART_DR_DR USART_DR_DR_Msk
- #define USART_BRR_DIV_Fraction_Pos (0U)
- #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos)
- #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk
- #define USART_BRR_DIV_Mantissa_Pos (4U)
- #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos)
- #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk
- #define USART_CR1_SBK_Pos (0U)
- #define USART_CR1_SBK_Msk (0x1UL << USART_CR1_SBK_Pos)
- #define USART_CR1_SBK USART_CR1_SBK_Msk
- #define USART_CR1_RWU_Pos (1U)
- #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos)
- #define USART_CR1_RWU USART_CR1_RWU_Msk
- #define USART_CR1_RE_Pos (2U)
- #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos)
- #define USART_CR1_RE USART_CR1_RE_Msk
- #define USART_CR1_TE_Pos (3U)
- #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos)
- #define USART_CR1_TE USART_CR1_TE_Msk
- #define USART_CR1_IDLEIE_Pos (4U)
- #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos)
- #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk
- #define USART_CR1_RXNEIE_Pos (5U)
- #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos)
- #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk
- #define USART_CR1_TCIE_Pos (6U)
- #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos)
- #define USART_CR1_TCIE USART_CR1_TCIE_Msk
- #define USART_CR1_TXEIE_Pos (7U)
- #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos)
- #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk
- #define USART_CR1_PEIE_Pos (8U)
- #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos)
- #define USART_CR1_PEIE USART_CR1_PEIE_Msk
- #define USART_CR1_PS_Pos (9U)
- #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos)
- #define USART_CR1_PS USART_CR1_PS_Msk
- #define USART_CR1_PCE_Pos (10U)
- #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos)
- #define USART_CR1_PCE USART_CR1_PCE_Msk
- #define USART_CR1_WAKE_Pos (11U)
- #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos)
- #define USART_CR1_WAKE USART_CR1_WAKE_Msk
- #define USART_CR1_M_Pos (12U)
- #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos)
- #define USART_CR1_M USART_CR1_M_Msk
- #define USART_CR1_UE_Pos (13U)
- #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos)
- #define USART_CR1_UE USART_CR1_UE_Msk
- #define USART_CR1_OVER8_Pos (15U)
- #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos)
- #define USART_CR1_OVER8 USART_CR1_OVER8_Msk
- #define USART_CR2_ADD_Pos (0U)
- #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos)
- #define USART_CR2_ADD USART_CR2_ADD_Msk
- #define USART_CR2_LBDL_Pos (5U)
- #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos)
- #define USART_CR2_LBDL USART_CR2_LBDL_Msk
- #define USART_CR2_LBDIE_Pos (6U)
- #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos)
- #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk
- #define USART_CR2_LBCL_Pos (8U)
- #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos)
- #define USART_CR2_LBCL USART_CR2_LBCL_Msk
- #define USART_CR2_CPHA_Pos (9U)
- #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos)
- #define USART_CR2_CPHA USART_CR2_CPHA_Msk
- #define USART_CR2_CPOL_Pos (10U)
- #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos)
- #define USART_CR2_CPOL USART_CR2_CPOL_Msk
- #define USART_CR2_CLKEN_Pos (11U)
- #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos)
- #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk
- #define USART_CR2_STOP_Pos (12U)
- #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos)
- #define USART_CR2_STOP USART_CR2_STOP_Msk
- #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos)
- #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos)
- #define USART_CR2_LINEN_Pos (14U)
- #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos)
- #define USART_CR2_LINEN USART_CR2_LINEN_Msk
- #define USART_CR3_EIE_Pos (0U)
- #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos)
- #define USART_CR3_EIE USART_CR3_EIE_Msk
- #define USART_CR3_IREN_Pos (1U)
- #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos)
- #define USART_CR3_IREN USART_CR3_IREN_Msk
- #define USART_CR3_IRLP_Pos (2U)
- #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos)
- #define USART_CR3_IRLP USART_CR3_IRLP_Msk
- #define USART_CR3_HDSEL_Pos (3U)
- #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos)
- #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk
- #define USART_CR3_NACK_Pos (4U)
- #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos)
- #define USART_CR3_NACK USART_CR3_NACK_Msk
- #define USART_CR3_SCEN_Pos (5U)
- #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos)
- #define USART_CR3_SCEN USART_CR3_SCEN_Msk
- #define USART_CR3_DMAR_Pos (6U)
- #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos)
- #define USART_CR3_DMAR USART_CR3_DMAR_Msk
- #define USART_CR3_DMAT_Pos (7U)
- #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos)
- #define USART_CR3_DMAT USART_CR3_DMAT_Msk
- #define USART_CR3_RTSE_Pos (8U)
- #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos)
- #define USART_CR3_RTSE USART_CR3_RTSE_Msk
- #define USART_CR3_CTSE_Pos (9U)
- #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos)
- #define USART_CR3_CTSE USART_CR3_CTSE_Msk
- #define USART_CR3_CTSIE_Pos (10U)
- #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos)
- #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk
- #define USART_CR3_ONEBIT_Pos (11U)
- #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos)
- #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk
- #define USART_GTPR_PSC_Pos (0U)
- #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC USART_GTPR_PSC_Msk
- #define USART_GTPR_PSC_0 (0x01UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_1 (0x02UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_2 (0x04UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_3 (0x08UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_4 (0x10UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_5 (0x20UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_6 (0x40UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_7 (0x80UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_GT_Pos (8U)
- #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos)
- #define USART_GTPR_GT USART_GTPR_GT_Msk
- #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
- #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos)
- #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
- #define DBGMCU_IDCODE_REV_ID_Pos (16U)
- #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
- #define DBGMCU_IDCODE_REV_ID_0 (0x0001UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_1 (0x0002UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_2 (0x0004UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_3 (0x0008UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_4 (0x0010UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_5 (0x0020UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_6 (0x0040UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_7 (0x0080UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_8 (0x0100UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_9 (0x0200UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_10 (0x0400UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_11 (0x0800UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_12 (0x1000UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_13 (0x2000UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_14 (0x4000UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_15 (0x8000UL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
- #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos)
- #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
- #define DBGMCU_CR_DBG_STOP_Pos (1U)
- #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos)
- #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
- #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
- #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos)
- #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
- #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
- #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos)
- #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
- #define DBGMCU_CR_TRACE_MODE_Pos (6U)
- #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos)
- #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
- #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos)
- #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos)
- #define DBGMCU_CR_DBG_IWDG_STOP_Pos (8U)
- #define DBGMCU_CR_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_IWDG_STOP_Pos)
- #define DBGMCU_CR_DBG_IWDG_STOP DBGMCU_CR_DBG_IWDG_STOP_Msk
- #define DBGMCU_CR_DBG_WWDG_STOP_Pos (9U)
- #define DBGMCU_CR_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_WWDG_STOP_Pos)
- #define DBGMCU_CR_DBG_WWDG_STOP DBGMCU_CR_DBG_WWDG_STOP_Msk
- #define DBGMCU_CR_DBG_TIM1_STOP_Pos (10U)
- #define DBGMCU_CR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM1_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM1_STOP DBGMCU_CR_DBG_TIM1_STOP_Msk
- #define DBGMCU_CR_DBG_TIM2_STOP_Pos (11U)
- #define DBGMCU_CR_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM2_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM2_STOP DBGMCU_CR_DBG_TIM2_STOP_Msk
- #define DBGMCU_CR_DBG_TIM3_STOP_Pos (12U)
- #define DBGMCU_CR_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM3_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM3_STOP DBGMCU_CR_DBG_TIM3_STOP_Msk
- #define DBGMCU_CR_DBG_TIM4_STOP_Pos (13U)
- #define DBGMCU_CR_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM4_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM4_STOP DBGMCU_CR_DBG_TIM4_STOP_Msk
- #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos (15U)
- #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos)
- #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk
- #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos (16U)
- #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos)
- #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk
- #define DBGMCU_CR_DBG_TIM5_STOP_Pos (18U)
- #define DBGMCU_CR_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM5_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM5_STOP DBGMCU_CR_DBG_TIM5_STOP_Msk
- #define DBGMCU_CR_DBG_TIM6_STOP_Pos (19U)
- #define DBGMCU_CR_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM6_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM6_STOP DBGMCU_CR_DBG_TIM6_STOP_Msk
- #define DBGMCU_CR_DBG_TIM7_STOP_Pos (20U)
- #define DBGMCU_CR_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM7_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM7_STOP DBGMCU_CR_DBG_TIM7_STOP_Msk
- #define DBGMCU_CR_DBG_TIM15_STOP_Pos (22U)
- #define DBGMCU_CR_DBG_TIM15_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM15_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM15_STOP DBGMCU_CR_DBG_TIM15_STOP_Msk
- #define DBGMCU_CR_DBG_TIM16_STOP_Pos (23U)
- #define DBGMCU_CR_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM16_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM16_STOP DBGMCU_CR_DBG_TIM16_STOP_Msk
- #define DBGMCU_CR_DBG_TIM17_STOP_Pos (24U)
- #define DBGMCU_CR_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM17_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM17_STOP DBGMCU_CR_DBG_TIM17_STOP_Msk
- #define DBGMCU_CR_DBG_TIM12_STOP_Pos (25U)
- #define DBGMCU_CR_DBG_TIM12_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM12_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM12_STOP DBGMCU_CR_DBG_TIM12_STOP_Msk
- #define DBGMCU_CR_DBG_TIM13_STOP_Pos (26U)
- #define DBGMCU_CR_DBG_TIM13_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM13_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM13_STOP DBGMCU_CR_DBG_TIM13_STOP_Msk
- #define DBGMCU_CR_DBG_TIM14_STOP_Pos (27U)
- #define DBGMCU_CR_DBG_TIM14_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM14_STOP_Pos)
- #define DBGMCU_CR_DBG_TIM14_STOP DBGMCU_CR_DBG_TIM14_STOP_Msk
- #define FLASH_ACR_HLFCYA_Pos (3U)
- #define FLASH_ACR_HLFCYA_Msk (0x1UL << FLASH_ACR_HLFCYA_Pos)
- #define FLASH_ACR_HLFCYA FLASH_ACR_HLFCYA_Msk
- #define FLASH_KEYR_FKEYR_Pos (0U)
- #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFUL << FLASH_KEYR_FKEYR_Pos)
- #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk
- #define RDP_KEY_Pos (0U)
- #define RDP_KEY_Msk (0xA5UL << RDP_KEY_Pos)
- #define RDP_KEY RDP_KEY_Msk
- #define FLASH_KEY1_Pos (0U)
- #define FLASH_KEY1_Msk (0x45670123UL << FLASH_KEY1_Pos)
- #define FLASH_KEY1 FLASH_KEY1_Msk
- #define FLASH_KEY2_Pos (0U)
- #define FLASH_KEY2_Msk (0xCDEF89ABUL << FLASH_KEY2_Pos)
- #define FLASH_KEY2 FLASH_KEY2_Msk
- #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
- #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos)
- #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk
- #define FLASH_OPTKEY1 FLASH_KEY1
- #define FLASH_OPTKEY2 FLASH_KEY2
- #define FLASH_SR_BSY_Pos (0U)
- #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos)
- #define FLASH_SR_BSY FLASH_SR_BSY_Msk
- #define FLASH_SR_PGERR_Pos (2U)
- #define FLASH_SR_PGERR_Msk (0x1UL << FLASH_SR_PGERR_Pos)
- #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk
- #define FLASH_SR_WRPRTERR_Pos (4U)
- #define FLASH_SR_WRPRTERR_Msk (0x1UL << FLASH_SR_WRPRTERR_Pos)
- #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk
- #define FLASH_SR_EOP_Pos (5U)
- #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos)
- #define FLASH_SR_EOP FLASH_SR_EOP_Msk
- #define FLASH_CR_PG_Pos (0U)
- #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos)
- #define FLASH_CR_PG FLASH_CR_PG_Msk
- #define FLASH_CR_PER_Pos (1U)
- #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos)
- #define FLASH_CR_PER FLASH_CR_PER_Msk
- #define FLASH_CR_MER_Pos (2U)
- #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos)
- #define FLASH_CR_MER FLASH_CR_MER_Msk
- #define FLASH_CR_OPTPG_Pos (4U)
- #define FLASH_CR_OPTPG_Msk (0x1UL << FLASH_CR_OPTPG_Pos)
- #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk
- #define FLASH_CR_OPTER_Pos (5U)
- #define FLASH_CR_OPTER_Msk (0x1UL << FLASH_CR_OPTER_Pos)
- #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk
- #define FLASH_CR_STRT_Pos (6U)
- #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos)
- #define FLASH_CR_STRT FLASH_CR_STRT_Msk
- #define FLASH_CR_LOCK_Pos (7U)
- #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos)
- #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
- #define FLASH_CR_OPTWRE_Pos (9U)
- #define FLASH_CR_OPTWRE_Msk (0x1UL << FLASH_CR_OPTWRE_Pos)
- #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk
- #define FLASH_CR_ERRIE_Pos (10U)
- #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos)
- #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
- #define FLASH_CR_EOPIE_Pos (12U)
- #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos)
- #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
- #define FLASH_AR_FAR_Pos (0U)
- #define FLASH_AR_FAR_Msk (0xFFFFFFFFUL << FLASH_AR_FAR_Pos)
- #define FLASH_AR_FAR FLASH_AR_FAR_Msk
- #define FLASH_OBR_OPTERR_Pos (0U)
- #define FLASH_OBR_OPTERR_Msk (0x1UL << FLASH_OBR_OPTERR_Pos)
- #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk
- #define FLASH_OBR_RDPRT_Pos (1U)
- #define FLASH_OBR_RDPRT_Msk (0x1UL << FLASH_OBR_RDPRT_Pos)
- #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk
- #define FLASH_OBR_IWDG_SW_Pos (2U)
- #define FLASH_OBR_IWDG_SW_Msk (0x1UL << FLASH_OBR_IWDG_SW_Pos)
- #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk
- #define FLASH_OBR_nRST_STOP_Pos (3U)
- #define FLASH_OBR_nRST_STOP_Msk (0x1UL << FLASH_OBR_nRST_STOP_Pos)
- #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk
- #define FLASH_OBR_nRST_STDBY_Pos (4U)
- #define FLASH_OBR_nRST_STDBY_Msk (0x1UL << FLASH_OBR_nRST_STDBY_Pos)
- #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk
- #define FLASH_OBR_USER_Pos (2U)
- #define FLASH_OBR_USER_Msk (0x7UL << FLASH_OBR_USER_Pos)
- #define FLASH_OBR_USER FLASH_OBR_USER_Msk
- #define FLASH_OBR_DATA0_Pos (10U)
- #define FLASH_OBR_DATA0_Msk (0xFFUL << FLASH_OBR_DATA0_Pos)
- #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk
- #define FLASH_OBR_DATA1_Pos (18U)
- #define FLASH_OBR_DATA1_Msk (0xFFUL << FLASH_OBR_DATA1_Pos)
- #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk
- #define FLASH_WRPR_WRP_Pos (0U)
- #define FLASH_WRPR_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR_WRP_Pos)
- #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk
- #define FLASH_RDP_RDP_Pos (0U)
- #define FLASH_RDP_RDP_Msk (0xFFUL << FLASH_RDP_RDP_Pos)
- #define FLASH_RDP_RDP FLASH_RDP_RDP_Msk
- #define FLASH_RDP_nRDP_Pos (8U)
- #define FLASH_RDP_nRDP_Msk (0xFFUL << FLASH_RDP_nRDP_Pos)
- #define FLASH_RDP_nRDP FLASH_RDP_nRDP_Msk
- #define FLASH_USER_USER_Pos (16U)
- #define FLASH_USER_USER_Msk (0xFFUL << FLASH_USER_USER_Pos)
- #define FLASH_USER_USER FLASH_USER_USER_Msk
- #define FLASH_USER_nUSER_Pos (24U)
- #define FLASH_USER_nUSER_Msk (0xFFUL << FLASH_USER_nUSER_Pos)
- #define FLASH_USER_nUSER FLASH_USER_nUSER_Msk
- #define FLASH_DATA0_DATA0_Pos (0U)
- #define FLASH_DATA0_DATA0_Msk (0xFFUL << FLASH_DATA0_DATA0_Pos)
- #define FLASH_DATA0_DATA0 FLASH_DATA0_DATA0_Msk
- #define FLASH_DATA0_nDATA0_Pos (8U)
- #define FLASH_DATA0_nDATA0_Msk (0xFFUL << FLASH_DATA0_nDATA0_Pos)
- #define FLASH_DATA0_nDATA0 FLASH_DATA0_nDATA0_Msk
- #define FLASH_DATA1_DATA1_Pos (16U)
- #define FLASH_DATA1_DATA1_Msk (0xFFUL << FLASH_DATA1_DATA1_Pos)
- #define FLASH_DATA1_DATA1 FLASH_DATA1_DATA1_Msk
- #define FLASH_DATA1_nDATA1_Pos (24U)
- #define FLASH_DATA1_nDATA1_Msk (0xFFUL << FLASH_DATA1_nDATA1_Pos)
- #define FLASH_DATA1_nDATA1 FLASH_DATA1_nDATA1_Msk
- #define FLASH_WRP0_WRP0_Pos (0U)
- #define FLASH_WRP0_WRP0_Msk (0xFFUL << FLASH_WRP0_WRP0_Pos)
- #define FLASH_WRP0_WRP0 FLASH_WRP0_WRP0_Msk
- #define FLASH_WRP0_nWRP0_Pos (8U)
- #define FLASH_WRP0_nWRP0_Msk (0xFFUL << FLASH_WRP0_nWRP0_Pos)
- #define FLASH_WRP0_nWRP0 FLASH_WRP0_nWRP0_Msk
- #define FLASH_WRP1_WRP1_Pos (16U)
- #define FLASH_WRP1_WRP1_Msk (0xFFUL << FLASH_WRP1_WRP1_Pos)
- #define FLASH_WRP1_WRP1 FLASH_WRP1_WRP1_Msk
- #define FLASH_WRP1_nWRP1_Pos (24U)
- #define FLASH_WRP1_nWRP1_Msk (0xFFUL << FLASH_WRP1_nWRP1_Pos)
- #define FLASH_WRP1_nWRP1 FLASH_WRP1_nWRP1_Msk
- #define FLASH_WRP2_WRP2_Pos (0U)
- #define FLASH_WRP2_WRP2_Msk (0xFFUL << FLASH_WRP2_WRP2_Pos)
- #define FLASH_WRP2_WRP2 FLASH_WRP2_WRP2_Msk
- #define FLASH_WRP2_nWRP2_Pos (8U)
- #define FLASH_WRP2_nWRP2_Msk (0xFFUL << FLASH_WRP2_nWRP2_Pos)
- #define FLASH_WRP2_nWRP2 FLASH_WRP2_nWRP2_Msk
- #define FLASH_WRP3_WRP3_Pos (16U)
- #define FLASH_WRP3_WRP3_Msk (0xFFUL << FLASH_WRP3_WRP3_Pos)
- #define FLASH_WRP3_WRP3 FLASH_WRP3_WRP3_Msk
- #define FLASH_WRP3_nWRP3_Pos (24U)
- #define FLASH_WRP3_nWRP3_Msk (0xFFUL << FLASH_WRP3_nWRP3_Pos)
- #define FLASH_WRP3_nWRP3 FLASH_WRP3_nWRP3_Msk
-
- #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1))
- #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
- #define IS_ADC_DMA_CAPABILITY_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
- #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC)
- #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
- #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
- #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
- ((INSTANCE) == DMA1_Channel2) || \
- ((INSTANCE) == DMA1_Channel3) || \
- ((INSTANCE) == DMA1_Channel4) || \
- ((INSTANCE) == DMA1_Channel5) || \
- ((INSTANCE) == DMA1_Channel6) || \
- ((INSTANCE) == DMA1_Channel7) || \
- ((INSTANCE) == DMA2_Channel1) || \
- ((INSTANCE) == DMA2_Channel2) || \
- ((INSTANCE) == DMA2_Channel3) || \
- ((INSTANCE) == DMA2_Channel4) || \
- ((INSTANCE) == DMA2_Channel5))
-
- #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
- ((INSTANCE) == GPIOB) || \
- ((INSTANCE) == GPIOC) || \
- ((INSTANCE) == GPIOD) || \
- ((INSTANCE) == GPIOE) || \
- ((INSTANCE) == GPIOF) || \
- ((INSTANCE) == GPIOG))
- #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
- #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
- #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
- ((INSTANCE) == I2C2))
- #define IS_SMBUS_ALL_INSTANCE IS_I2C_ALL_INSTANCE
- #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
- #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
- ((INSTANCE) == SPI2) || \
- ((INSTANCE) == SPI3))
- #define IS_TIM_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM6) || \
- ((INSTANCE) == TIM7) || \
- ((INSTANCE) == TIM12) || \
- ((INSTANCE) == TIM13) || \
- ((INSTANCE) == TIM14) || \
- ((INSTANCE) == TIM15) || \
- ((INSTANCE) == TIM16) || \
- ((INSTANCE) == TIM17))
- #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- #define IS_TIM_CC1_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM12) || \
- ((INSTANCE) == TIM13) || \
- ((INSTANCE) == TIM14) || \
- ((INSTANCE) == TIM15) || \
- ((INSTANCE) == TIM16) || \
- ((INSTANCE) == TIM17))
- #define IS_TIM_CC2_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM12) || \
- ((INSTANCE) == TIM15))
- #define IS_TIM_CC3_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CC4_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM12) || \
- ((INSTANCE) == TIM15))
- #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM12) || \
- ((INSTANCE) == TIM15))
- #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_XOR_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_MASTER_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM6) || \
- ((INSTANCE) == TIM7) || \
- ((INSTANCE) == TIM12) || \
- ((INSTANCE) == TIM15))
- #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM12) || \
- ((INSTANCE) == TIM15))
- #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM15) || \
- ((INSTANCE) == TIM16) || \
- ((INSTANCE) == TIM17))
- #define IS_TIM_BREAK_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM15) || \
- ((INSTANCE) == TIM16) || \
- ((INSTANCE) == TIM17))
- #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
- ((((INSTANCE) == TIM1) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM2) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM3) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM4) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM5) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM12) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2))) \
- || \
- (((INSTANCE) == TIM13) && \
- (((CHANNEL) == TIM_CHANNEL_1))) \
- || \
- (((INSTANCE) == TIM14) && \
- (((CHANNEL) == TIM_CHANNEL_1))) \
- || \
- (((INSTANCE) == TIM15) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2))) \
- || \
- (((INSTANCE) == TIM16) && \
- (((CHANNEL) == TIM_CHANNEL_1))) \
- || \
- (((INSTANCE) == TIM17) && \
- (((CHANNEL) == TIM_CHANNEL_1))))
- #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
- ((((INSTANCE) == TIM1) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3))) \
- || \
- (((INSTANCE) == TIM15) && \
- ((CHANNEL) == TIM_CHANNEL_1)) \
- || \
- (((INSTANCE) == TIM16) && \
- ((CHANNEL) == TIM_CHANNEL_1)) \
- || \
- (((INSTANCE) == TIM17) && \
- ((CHANNEL) == TIM_CHANNEL_1)))
- #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM15) || \
- ((INSTANCE) == TIM16) || \
- ((INSTANCE) == TIM17))
- #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM12) || \
- ((INSTANCE) == TIM13) || \
- ((INSTANCE) == TIM14) || \
- ((INSTANCE) == TIM15) || \
- ((INSTANCE) == TIM16) || \
- ((INSTANCE) == TIM17))
- #define IS_TIM_DMA_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM6) || \
- ((INSTANCE) == TIM7) || \
- ((INSTANCE) == TIM15) || \
- ((INSTANCE) == TIM16) || \
- ((INSTANCE) == TIM17))
-
- #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM15) || \
- ((INSTANCE) == TIM16) || \
- ((INSTANCE) == TIM17))
-
- #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE)\
- (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM15) || \
- ((INSTANCE) == TIM16) || \
- ((INSTANCE) == TIM17))
- #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM4) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) 0U
-
- #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3))
- #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4) || \
- ((INSTANCE) == UART5))
- #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4) || \
- ((INSTANCE) == UART5))
- #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4) || \
- ((INSTANCE) == UART5))
-
- #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3))
- #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3))
- #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4) || \
- ((INSTANCE) == UART5))
- #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4) || \
- ((INSTANCE) == UART5))
- #define IS_UART_DMA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART3) || \
- ((INSTANCE) == UART4) || \
- ((INSTANCE) == UART5))
- #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
- #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
- #define RCC_HSE_MIN 4000000U
- #define RCC_HSE_MAX 26000000U
- #define RCC_MAX_FREQUENCY 24000000U
-
-
- #define ADC1_2_IRQn ADC1_IRQn
- #define OTG_FS_WKUP_IRQn CEC_IRQn
- #define USBWakeUp_IRQn CEC_IRQn
- #define TIM8_BRK_TIM12_IRQn TIM12_IRQn
- #define TIM8_BRK_IRQn TIM12_IRQn
- #define TIM8_UP_IRQn TIM13_IRQn
- #define TIM8_UP_TIM13_IRQn TIM13_IRQn
- #define TIM8_TRG_COM_TIM14_IRQn TIM14_IRQn
- #define TIM8_TRG_COM_IRQn TIM14_IRQn
- #define TIM1_BRK_IRQn TIM1_BRK_TIM15_IRQn
- #define TIM1_BRK_TIM9_IRQn TIM1_BRK_TIM15_IRQn
- #define TIM9_IRQn TIM1_BRK_TIM15_IRQn
- #define TIM1_TRG_COM_IRQn TIM1_TRG_COM_TIM17_IRQn
- #define TIM1_TRG_COM_TIM11_IRQn TIM1_TRG_COM_TIM17_IRQn
- #define TIM11_IRQn TIM1_TRG_COM_TIM17_IRQn
- #define TIM1_UP_TIM10_IRQn TIM1_UP_TIM16_IRQn
- #define TIM10_IRQn TIM1_UP_TIM16_IRQn
- #define TIM1_UP_IRQn TIM1_UP_TIM16_IRQn
- #define TIM6_IRQn TIM6_DAC_IRQn
- #define ADC1_2_IRQHandler ADC1_IRQHandler
- #define OTG_FS_WKUP_IRQHandler CEC_IRQHandler
- #define USBWakeUp_IRQHandler CEC_IRQHandler
- #define TIM8_BRK_TIM12_IRQHandler TIM12_IRQHandler
- #define TIM8_BRK_IRQHandler TIM12_IRQHandler
- #define TIM8_UP_IRQHandler TIM13_IRQHandler
- #define TIM8_UP_TIM13_IRQHandler TIM13_IRQHandler
- #define TIM8_TRG_COM_TIM14_IRQHandler TIM14_IRQHandler
- #define TIM8_TRG_COM_IRQHandler TIM14_IRQHandler
- #define TIM1_BRK_IRQHandler TIM1_BRK_TIM15_IRQHandler
- #define TIM1_BRK_TIM9_IRQHandler TIM1_BRK_TIM15_IRQHandler
- #define TIM9_IRQHandler TIM1_BRK_TIM15_IRQHandler
- #define TIM1_TRG_COM_IRQHandler TIM1_TRG_COM_TIM17_IRQHandler
- #define TIM1_TRG_COM_TIM11_IRQHandler TIM1_TRG_COM_TIM17_IRQHandler
- #define TIM11_IRQHandler TIM1_TRG_COM_TIM17_IRQHandler
- #define TIM1_UP_TIM10_IRQHandler TIM1_UP_TIM16_IRQHandler
- #define TIM10_IRQHandler TIM1_UP_TIM16_IRQHandler
- #define TIM1_UP_IRQHandler TIM1_UP_TIM16_IRQHandler
- #define TIM6_IRQHandler TIM6_DAC_IRQHandler
- #ifdef __cplusplus
- }
- #endif
-
- #endif
-
-
|