stm32f103xg.h 953 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951
  1. /**
  2. ******************************************************************************
  3. * @file stm32f103xg.h
  4. * @author MCD Application Team
  5. * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File.
  6. * This file contains all the peripheral register's definitions, bits
  7. * definitions and memory mapping for STM32F1xx devices.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * Copyright (c) 2017-2021 STMicroelectronics.
  18. * All rights reserved.
  19. *
  20. * This software is licensed under terms that can be found in the LICENSE file
  21. * in the root directory of this software component.
  22. * If no LICENSE file comes with this software, it is provided AS-IS.
  23. *
  24. ******************************************************************************
  25. */
  26. /** @addtogroup CMSIS
  27. * @{
  28. */
  29. /** @addtogroup stm32f103xg
  30. * @{
  31. */
  32. #ifndef __STM32F103xG_H
  33. #define __STM32F103xG_H
  34. #ifdef __cplusplus
  35. extern "C" {
  36. #endif
  37. /** @addtogroup Configuration_section_for_CMSIS
  38. * @{
  39. */
  40. /**
  41. * @brief Configuration of the Cortex-M3 Processor and Core Peripherals
  42. */
  43. #define __CM3_REV 0x0200U /*!< Core Revision r2p0 */
  44. #define __MPU_PRESENT 1U /*!< STM32 XL-density devices provide an MPU */
  45. #define __NVIC_PRIO_BITS 4U /*!< STM32 uses 4 Bits for the Priority Levels */
  46. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  47. /**
  48. * @}
  49. */
  50. /** @addtogroup Peripheral_interrupt_number_definition
  51. * @{
  52. */
  53. /**
  54. * @brief STM32F10x Interrupt Number Definition, according to the selected device
  55. * in @ref Library_configuration_section
  56. */
  57. /*!< Interrupt Number Definition */
  58. typedef enum
  59. {
  60. /****** Cortex-M3 Processor Exceptions Numbers ***************************************************/
  61. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  62. HardFault_IRQn = -13, /*!< 3 Cortex-M3 Hard Fault Interrupt */
  63. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */
  64. BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */
  65. UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */
  66. SVCall_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */
  67. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */
  68. PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */
  69. SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */
  70. /****** STM32 specific Interrupt Numbers *********************************************************/
  71. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  72. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  73. TAMPER_IRQn = 2, /*!< Tamper Interrupt */
  74. RTC_IRQn = 3, /*!< RTC global Interrupt */
  75. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  76. RCC_IRQn = 5, /*!< RCC global Interrupt */
  77. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  78. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  79. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  80. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  81. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  82. DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
  83. DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
  84. DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
  85. DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
  86. DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
  87. DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
  88. DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
  89. ADC1_2_IRQn = 18, /*!< ADC1 and ADC2 global Interrupt */
  90. USB_HP_CAN1_TX_IRQn = 19, /*!< USB Device High Priority or CAN1 TX Interrupts */
  91. USB_LP_CAN1_RX0_IRQn = 20, /*!< USB Device Low Priority or CAN1 RX0 Interrupts */
  92. CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
  93. CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
  94. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  95. TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break Interrupt and TIM9 global Interrupt */
  96. TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global Interrupt */
  97. TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  98. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  99. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  100. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  101. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  102. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  103. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  104. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  105. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  106. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  107. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  108. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  109. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  110. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  111. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  112. RTC_Alarm_IRQn = 41, /*!< RTC Alarm through EXTI Line Interrupt */
  113. USBWakeUp_IRQn = 42, /*!< USB Device WakeUp from suspend through EXTI Line Interrupt */
  114. TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global Interrupt */
  115. TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global Interrupt */
  116. TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
  117. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
  118. ADC3_IRQn = 47, /*!< ADC3 global Interrupt */
  119. FSMC_IRQn = 48, /*!< FSMC global Interrupt */
  120. SDIO_IRQn = 49, /*!< SDIO global Interrupt */
  121. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  122. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  123. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  124. UART5_IRQn = 53, /*!< UART5 global Interrupt */
  125. TIM6_IRQn = 54, /*!< TIM6 global Interrupt */
  126. TIM7_IRQn = 55, /*!< TIM7 global Interrupt */
  127. DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */
  128. DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */
  129. DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */
  130. DMA2_Channel4_5_IRQn = 59, /*!< DMA2 Channel 4 and Channel 5 global Interrupt */
  131. } IRQn_Type;
  132. /**
  133. * @}
  134. */
  135. #include "core_cm3.h"
  136. #include "system_stm32f1xx.h"
  137. #include <stdint.h>
  138. /** @addtogroup Peripheral_registers_structures
  139. * @{
  140. */
  141. /**
  142. * @brief Analog to Digital Converter
  143. */
  144. typedef struct
  145. {
  146. __IO uint32_t SR;
  147. __IO uint32_t CR1;
  148. __IO uint32_t CR2;
  149. __IO uint32_t SMPR1;
  150. __IO uint32_t SMPR2;
  151. __IO uint32_t JOFR1;
  152. __IO uint32_t JOFR2;
  153. __IO uint32_t JOFR3;
  154. __IO uint32_t JOFR4;
  155. __IO uint32_t HTR;
  156. __IO uint32_t LTR;
  157. __IO uint32_t SQR1;
  158. __IO uint32_t SQR2;
  159. __IO uint32_t SQR3;
  160. __IO uint32_t JSQR;
  161. __IO uint32_t JDR1;
  162. __IO uint32_t JDR2;
  163. __IO uint32_t JDR3;
  164. __IO uint32_t JDR4;
  165. __IO uint32_t DR;
  166. } ADC_TypeDef;
  167. typedef struct
  168. {
  169. __IO uint32_t SR; /*!< ADC status register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address */
  170. __IO uint32_t CR1; /*!< ADC control register 1, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x04 */
  171. __IO uint32_t CR2; /*!< ADC control register 2, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x08 */
  172. uint32_t RESERVED[16];
  173. __IO uint32_t DR; /*!< ADC data register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x4C */
  174. } ADC_Common_TypeDef;
  175. /**
  176. * @brief Backup Registers
  177. */
  178. typedef struct
  179. {
  180. uint32_t RESERVED0;
  181. __IO uint32_t DR1;
  182. __IO uint32_t DR2;
  183. __IO uint32_t DR3;
  184. __IO uint32_t DR4;
  185. __IO uint32_t DR5;
  186. __IO uint32_t DR6;
  187. __IO uint32_t DR7;
  188. __IO uint32_t DR8;
  189. __IO uint32_t DR9;
  190. __IO uint32_t DR10;
  191. __IO uint32_t RTCCR;
  192. __IO uint32_t CR;
  193. __IO uint32_t CSR;
  194. uint32_t RESERVED13[2];
  195. __IO uint32_t DR11;
  196. __IO uint32_t DR12;
  197. __IO uint32_t DR13;
  198. __IO uint32_t DR14;
  199. __IO uint32_t DR15;
  200. __IO uint32_t DR16;
  201. __IO uint32_t DR17;
  202. __IO uint32_t DR18;
  203. __IO uint32_t DR19;
  204. __IO uint32_t DR20;
  205. __IO uint32_t DR21;
  206. __IO uint32_t DR22;
  207. __IO uint32_t DR23;
  208. __IO uint32_t DR24;
  209. __IO uint32_t DR25;
  210. __IO uint32_t DR26;
  211. __IO uint32_t DR27;
  212. __IO uint32_t DR28;
  213. __IO uint32_t DR29;
  214. __IO uint32_t DR30;
  215. __IO uint32_t DR31;
  216. __IO uint32_t DR32;
  217. __IO uint32_t DR33;
  218. __IO uint32_t DR34;
  219. __IO uint32_t DR35;
  220. __IO uint32_t DR36;
  221. __IO uint32_t DR37;
  222. __IO uint32_t DR38;
  223. __IO uint32_t DR39;
  224. __IO uint32_t DR40;
  225. __IO uint32_t DR41;
  226. __IO uint32_t DR42;
  227. } BKP_TypeDef;
  228. /**
  229. * @brief Controller Area Network TxMailBox
  230. */
  231. typedef struct
  232. {
  233. __IO uint32_t TIR;
  234. __IO uint32_t TDTR;
  235. __IO uint32_t TDLR;
  236. __IO uint32_t TDHR;
  237. } CAN_TxMailBox_TypeDef;
  238. /**
  239. * @brief Controller Area Network FIFOMailBox
  240. */
  241. typedef struct
  242. {
  243. __IO uint32_t RIR;
  244. __IO uint32_t RDTR;
  245. __IO uint32_t RDLR;
  246. __IO uint32_t RDHR;
  247. } CAN_FIFOMailBox_TypeDef;
  248. /**
  249. * @brief Controller Area Network FilterRegister
  250. */
  251. typedef struct
  252. {
  253. __IO uint32_t FR1;
  254. __IO uint32_t FR2;
  255. } CAN_FilterRegister_TypeDef;
  256. /**
  257. * @brief Controller Area Network
  258. */
  259. typedef struct
  260. {
  261. __IO uint32_t MCR;
  262. __IO uint32_t MSR;
  263. __IO uint32_t TSR;
  264. __IO uint32_t RF0R;
  265. __IO uint32_t RF1R;
  266. __IO uint32_t IER;
  267. __IO uint32_t ESR;
  268. __IO uint32_t BTR;
  269. uint32_t RESERVED0[88];
  270. CAN_TxMailBox_TypeDef sTxMailBox[3];
  271. CAN_FIFOMailBox_TypeDef sFIFOMailBox[2];
  272. uint32_t RESERVED1[12];
  273. __IO uint32_t FMR;
  274. __IO uint32_t FM1R;
  275. uint32_t RESERVED2;
  276. __IO uint32_t FS1R;
  277. uint32_t RESERVED3;
  278. __IO uint32_t FFA1R;
  279. uint32_t RESERVED4;
  280. __IO uint32_t FA1R;
  281. uint32_t RESERVED5[8];
  282. CAN_FilterRegister_TypeDef sFilterRegister[14];
  283. } CAN_TypeDef;
  284. /**
  285. * @brief CRC calculation unit
  286. */
  287. typedef struct
  288. {
  289. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  290. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  291. uint8_t RESERVED0; /*!< Reserved, Address offset: 0x05 */
  292. uint16_t RESERVED1; /*!< Reserved, Address offset: 0x06 */
  293. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  294. } CRC_TypeDef;
  295. /**
  296. * @brief Digital to Analog Converter
  297. */
  298. typedef struct
  299. {
  300. __IO uint32_t CR;
  301. __IO uint32_t SWTRIGR;
  302. __IO uint32_t DHR12R1;
  303. __IO uint32_t DHR12L1;
  304. __IO uint32_t DHR8R1;
  305. __IO uint32_t DHR12R2;
  306. __IO uint32_t DHR12L2;
  307. __IO uint32_t DHR8R2;
  308. __IO uint32_t DHR12RD;
  309. __IO uint32_t DHR12LD;
  310. __IO uint32_t DHR8RD;
  311. __IO uint32_t DOR1;
  312. __IO uint32_t DOR2;
  313. } DAC_TypeDef;
  314. /**
  315. * @brief Debug MCU
  316. */
  317. typedef struct
  318. {
  319. __IO uint32_t IDCODE;
  320. __IO uint32_t CR;
  321. }DBGMCU_TypeDef;
  322. /**
  323. * @brief DMA Controller
  324. */
  325. typedef struct
  326. {
  327. __IO uint32_t CCR;
  328. __IO uint32_t CNDTR;
  329. __IO uint32_t CPAR;
  330. __IO uint32_t CMAR;
  331. } DMA_Channel_TypeDef;
  332. typedef struct
  333. {
  334. __IO uint32_t ISR;
  335. __IO uint32_t IFCR;
  336. } DMA_TypeDef;
  337. /**
  338. * @brief External Interrupt/Event Controller
  339. */
  340. typedef struct
  341. {
  342. __IO uint32_t IMR;
  343. __IO uint32_t EMR;
  344. __IO uint32_t RTSR;
  345. __IO uint32_t FTSR;
  346. __IO uint32_t SWIER;
  347. __IO uint32_t PR;
  348. } EXTI_TypeDef;
  349. /**
  350. * @brief FLASH Registers
  351. */
  352. typedef struct
  353. {
  354. __IO uint32_t ACR;
  355. __IO uint32_t KEYR;
  356. __IO uint32_t OPTKEYR;
  357. __IO uint32_t SR;
  358. __IO uint32_t CR;
  359. __IO uint32_t AR;
  360. __IO uint32_t RESERVED;
  361. __IO uint32_t OBR;
  362. __IO uint32_t WRPR;
  363. uint32_t RESERVED1[8];
  364. __IO uint32_t KEYR2;
  365. uint32_t RESERVED2;
  366. __IO uint32_t SR2;
  367. __IO uint32_t CR2;
  368. __IO uint32_t AR2;
  369. } FLASH_TypeDef;
  370. /**
  371. * @brief Option Bytes Registers
  372. */
  373. typedef struct
  374. {
  375. __IO uint16_t RDP;
  376. __IO uint16_t USER;
  377. __IO uint16_t Data0;
  378. __IO uint16_t Data1;
  379. __IO uint16_t WRP0;
  380. __IO uint16_t WRP1;
  381. __IO uint16_t WRP2;
  382. __IO uint16_t WRP3;
  383. } OB_TypeDef;
  384. /**
  385. * @brief Flexible Static Memory Controller
  386. */
  387. typedef struct
  388. {
  389. __IO uint32_t BTCR[8];
  390. } FSMC_Bank1_TypeDef;
  391. /**
  392. * @brief Flexible Static Memory Controller Bank1E
  393. */
  394. typedef struct
  395. {
  396. __IO uint32_t BWTR[7];
  397. } FSMC_Bank1E_TypeDef;
  398. /**
  399. * @brief Flexible Static Memory Controller Bank2
  400. */
  401. typedef struct
  402. {
  403. __IO uint32_t PCR2; /*!< NAND Flash control register 2, Address offset: 0x60 */
  404. __IO uint32_t SR2; /*!< NAND Flash FIFO status and interrupt register 2, Address offset: 0x64 */
  405. __IO uint32_t PMEM2; /*!< NAND Flash Common memory space timing register 2, Address offset: 0x68 */
  406. __IO uint32_t PATT2; /*!< NAND Flash Attribute memory space timing register 2, Address offset: 0x6C */
  407. uint32_t RESERVED0; /*!< Reserved, 0x70 */
  408. __IO uint32_t ECCR2; /*!< NAND Flash ECC result registers 2, Address offset: 0x74 */
  409. uint32_t RESERVED1; /*!< Reserved, 0x78 */
  410. uint32_t RESERVED2; /*!< Reserved, 0x7C */
  411. __IO uint32_t PCR3; /*!< NAND Flash control register 3, Address offset: 0x80 */
  412. __IO uint32_t SR3; /*!< NAND Flash FIFO status and interrupt register 3, Address offset: 0x84 */
  413. __IO uint32_t PMEM3; /*!< NAND Flash Common memory space timing register 3, Address offset: 0x88 */
  414. __IO uint32_t PATT3; /*!< NAND Flash Attribute memory space timing register 3, Address offset: 0x8C */
  415. uint32_t RESERVED3; /*!< Reserved, 0x90 */
  416. __IO uint32_t ECCR3; /*!< NAND Flash ECC result registers 3, Address offset: 0x94 */
  417. } FSMC_Bank2_3_TypeDef;
  418. /**
  419. * @brief Flexible Static Memory Controller Bank4
  420. */
  421. typedef struct
  422. {
  423. __IO uint32_t PCR4;
  424. __IO uint32_t SR4;
  425. __IO uint32_t PMEM4;
  426. __IO uint32_t PATT4;
  427. __IO uint32_t PIO4;
  428. } FSMC_Bank4_TypeDef;
  429. /**
  430. * @brief General Purpose I/O
  431. */
  432. typedef struct
  433. {
  434. __IO uint32_t CRL;
  435. __IO uint32_t CRH;
  436. __IO uint32_t IDR;
  437. __IO uint32_t ODR;
  438. __IO uint32_t BSRR;
  439. __IO uint32_t BRR;
  440. __IO uint32_t LCKR;
  441. } GPIO_TypeDef;
  442. /**
  443. * @brief Alternate Function I/O
  444. */
  445. typedef struct
  446. {
  447. __IO uint32_t EVCR;
  448. __IO uint32_t MAPR;
  449. __IO uint32_t EXTICR[4];
  450. uint32_t RESERVED0;
  451. __IO uint32_t MAPR2;
  452. } AFIO_TypeDef;
  453. /**
  454. * @brief Inter Integrated Circuit Interface
  455. */
  456. typedef struct
  457. {
  458. __IO uint32_t CR1;
  459. __IO uint32_t CR2;
  460. __IO uint32_t OAR1;
  461. __IO uint32_t OAR2;
  462. __IO uint32_t DR;
  463. __IO uint32_t SR1;
  464. __IO uint32_t SR2;
  465. __IO uint32_t CCR;
  466. __IO uint32_t TRISE;
  467. } I2C_TypeDef;
  468. /**
  469. * @brief Independent WATCHDOG
  470. */
  471. typedef struct
  472. {
  473. __IO uint32_t KR; /*!< Key register, Address offset: 0x00 */
  474. __IO uint32_t PR; /*!< Prescaler register, Address offset: 0x04 */
  475. __IO uint32_t RLR; /*!< Reload register, Address offset: 0x08 */
  476. __IO uint32_t SR; /*!< Status register, Address offset: 0x0C */
  477. } IWDG_TypeDef;
  478. /**
  479. * @brief Power Control
  480. */
  481. typedef struct
  482. {
  483. __IO uint32_t CR;
  484. __IO uint32_t CSR;
  485. } PWR_TypeDef;
  486. /**
  487. * @brief Reset and Clock Control
  488. */
  489. typedef struct
  490. {
  491. __IO uint32_t CR;
  492. __IO uint32_t CFGR;
  493. __IO uint32_t CIR;
  494. __IO uint32_t APB2RSTR;
  495. __IO uint32_t APB1RSTR;
  496. __IO uint32_t AHBENR;
  497. __IO uint32_t APB2ENR;
  498. __IO uint32_t APB1ENR;
  499. __IO uint32_t BDCR;
  500. __IO uint32_t CSR;
  501. } RCC_TypeDef;
  502. /**
  503. * @brief Real-Time Clock
  504. */
  505. typedef struct
  506. {
  507. __IO uint32_t CRH;
  508. __IO uint32_t CRL;
  509. __IO uint32_t PRLH;
  510. __IO uint32_t PRLL;
  511. __IO uint32_t DIVH;
  512. __IO uint32_t DIVL;
  513. __IO uint32_t CNTH;
  514. __IO uint32_t CNTL;
  515. __IO uint32_t ALRH;
  516. __IO uint32_t ALRL;
  517. } RTC_TypeDef;
  518. /**
  519. * @brief SD host Interface
  520. */
  521. typedef struct
  522. {
  523. __IO uint32_t POWER;
  524. __IO uint32_t CLKCR;
  525. __IO uint32_t ARG;
  526. __IO uint32_t CMD;
  527. __I uint32_t RESPCMD;
  528. __I uint32_t RESP1;
  529. __I uint32_t RESP2;
  530. __I uint32_t RESP3;
  531. __I uint32_t RESP4;
  532. __IO uint32_t DTIMER;
  533. __IO uint32_t DLEN;
  534. __IO uint32_t DCTRL;
  535. __I uint32_t DCOUNT;
  536. __I uint32_t STA;
  537. __IO uint32_t ICR;
  538. __IO uint32_t MASK;
  539. uint32_t RESERVED0[2];
  540. __I uint32_t FIFOCNT;
  541. uint32_t RESERVED1[13];
  542. __IO uint32_t FIFO;
  543. } SDIO_TypeDef;
  544. /**
  545. * @brief Serial Peripheral Interface
  546. */
  547. typedef struct
  548. {
  549. __IO uint32_t CR1;
  550. __IO uint32_t CR2;
  551. __IO uint32_t SR;
  552. __IO uint32_t DR;
  553. __IO uint32_t CRCPR;
  554. __IO uint32_t RXCRCR;
  555. __IO uint32_t TXCRCR;
  556. __IO uint32_t I2SCFGR;
  557. __IO uint32_t I2SPR;
  558. } SPI_TypeDef;
  559. /**
  560. * @brief TIM Timers
  561. */
  562. typedef struct
  563. {
  564. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  565. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  566. __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
  567. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  568. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  569. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  570. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  571. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  572. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  573. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  574. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  575. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  576. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  577. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  578. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  579. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  580. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  581. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  582. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  583. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
  584. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  585. }TIM_TypeDef;
  586. /**
  587. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  588. */
  589. typedef struct
  590. {
  591. __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
  592. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  593. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  594. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  595. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  596. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  597. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
  598. } USART_TypeDef;
  599. /**
  600. * @brief Universal Serial Bus Full Speed Device
  601. */
  602. typedef struct
  603. {
  604. __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
  605. __IO uint16_t RESERVED0; /*!< Reserved */
  606. __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
  607. __IO uint16_t RESERVED1; /*!< Reserved */
  608. __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
  609. __IO uint16_t RESERVED2; /*!< Reserved */
  610. __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
  611. __IO uint16_t RESERVED3; /*!< Reserved */
  612. __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
  613. __IO uint16_t RESERVED4; /*!< Reserved */
  614. __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
  615. __IO uint16_t RESERVED5; /*!< Reserved */
  616. __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
  617. __IO uint16_t RESERVED6; /*!< Reserved */
  618. __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
  619. __IO uint16_t RESERVED7[17]; /*!< Reserved */
  620. __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
  621. __IO uint16_t RESERVED8; /*!< Reserved */
  622. __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
  623. __IO uint16_t RESERVED9; /*!< Reserved */
  624. __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
  625. __IO uint16_t RESERVEDA; /*!< Reserved */
  626. __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
  627. __IO uint16_t RESERVEDB; /*!< Reserved */
  628. __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
  629. __IO uint16_t RESERVEDC; /*!< Reserved */
  630. } USB_TypeDef;
  631. /**
  632. * @brief Window WATCHDOG
  633. */
  634. typedef struct
  635. {
  636. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  637. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  638. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  639. } WWDG_TypeDef;
  640. /**
  641. * @}
  642. */
  643. /** @addtogroup Peripheral_memory_map
  644. * @{
  645. */
  646. #define FLASH_BASE 0x08000000UL /*!< FLASH base address in the alias region */
  647. #define FLASH_BANK1_END 0x0807FFFFUL /*!< FLASH END address of bank1 */
  648. #define FLASH_BANK2_END 0x080FFFFFUL /*!< FLASH END address of bank2 */
  649. #define SRAM_BASE 0x20000000UL /*!< SRAM base address in the alias region */
  650. #define PERIPH_BASE 0x40000000UL /*!< Peripheral base address in the alias region */
  651. #define SRAM_BB_BASE 0x22000000UL /*!< SRAM base address in the bit-band region */
  652. #define PERIPH_BB_BASE 0x42000000UL /*!< Peripheral base address in the bit-band region */
  653. #define FSMC_BASE 0x60000000UL /*!< FSMC base address */
  654. #define FSMC_R_BASE 0xA0000000UL /*!< FSMC registers base address */
  655. /*!< Peripheral memory map */
  656. #define APB1PERIPH_BASE PERIPH_BASE
  657. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
  658. #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL)
  659. #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL)
  660. #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400UL)
  661. #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800UL)
  662. #define TIM5_BASE (APB1PERIPH_BASE + 0x00000C00UL)
  663. #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000UL)
  664. #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400UL)
  665. #define TIM12_BASE (APB1PERIPH_BASE + 0x00001800UL)
  666. #define TIM13_BASE (APB1PERIPH_BASE + 0x00001C00UL)
  667. #define TIM14_BASE (APB1PERIPH_BASE + 0x00002000UL)
  668. #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL)
  669. #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL)
  670. #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL)
  671. #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800UL)
  672. #define SPI3_BASE (APB1PERIPH_BASE + 0x00003C00UL)
  673. #define USART2_BASE (APB1PERIPH_BASE + 0x00004400UL)
  674. #define USART3_BASE (APB1PERIPH_BASE + 0x00004800UL)
  675. #define UART4_BASE (APB1PERIPH_BASE + 0x00004C00UL)
  676. #define UART5_BASE (APB1PERIPH_BASE + 0x00005000UL)
  677. #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL)
  678. #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800UL)
  679. #define CAN1_BASE (APB1PERIPH_BASE + 0x00006400UL)
  680. #define BKP_BASE (APB1PERIPH_BASE + 0x00006C00UL)
  681. #define PWR_BASE (APB1PERIPH_BASE + 0x00007000UL)
  682. #define DAC_BASE (APB1PERIPH_BASE + 0x00007400UL)
  683. #define AFIO_BASE (APB2PERIPH_BASE + 0x00000000UL)
  684. #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400UL)
  685. #define GPIOA_BASE (APB2PERIPH_BASE + 0x00000800UL)
  686. #define GPIOB_BASE (APB2PERIPH_BASE + 0x00000C00UL)
  687. #define GPIOC_BASE (APB2PERIPH_BASE + 0x00001000UL)
  688. #define GPIOD_BASE (APB2PERIPH_BASE + 0x00001400UL)
  689. #define GPIOE_BASE (APB2PERIPH_BASE + 0x00001800UL)
  690. #define GPIOF_BASE (APB2PERIPH_BASE + 0x00001C00UL)
  691. #define GPIOG_BASE (APB2PERIPH_BASE + 0x00002000UL)
  692. #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400UL)
  693. #define ADC2_BASE (APB2PERIPH_BASE + 0x00002800UL)
  694. #define TIM1_BASE (APB2PERIPH_BASE + 0x00002C00UL)
  695. #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL)
  696. #define TIM8_BASE (APB2PERIPH_BASE + 0x00003400UL)
  697. #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL)
  698. #define ADC3_BASE (APB2PERIPH_BASE + 0x00003C00UL)
  699. #define TIM9_BASE (APB2PERIPH_BASE + 0x00004C00UL)
  700. #define TIM10_BASE (APB2PERIPH_BASE + 0x00005000UL)
  701. #define TIM11_BASE (APB2PERIPH_BASE + 0x00005400UL)
  702. #define SDIO_BASE (PERIPH_BASE + 0x00018000UL)
  703. #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000UL)
  704. #define DMA1_Channel1_BASE (AHBPERIPH_BASE + 0x00000008UL)
  705. #define DMA1_Channel2_BASE (AHBPERIPH_BASE + 0x0000001CUL)
  706. #define DMA1_Channel3_BASE (AHBPERIPH_BASE + 0x00000030UL)
  707. #define DMA1_Channel4_BASE (AHBPERIPH_BASE + 0x00000044UL)
  708. #define DMA1_Channel5_BASE (AHBPERIPH_BASE + 0x00000058UL)
  709. #define DMA1_Channel6_BASE (AHBPERIPH_BASE + 0x0000006CUL)
  710. #define DMA1_Channel7_BASE (AHBPERIPH_BASE + 0x00000080UL)
  711. #define DMA2_BASE (AHBPERIPH_BASE + 0x00000400UL)
  712. #define DMA2_Channel1_BASE (AHBPERIPH_BASE + 0x00000408UL)
  713. #define DMA2_Channel2_BASE (AHBPERIPH_BASE + 0x0000041CUL)
  714. #define DMA2_Channel3_BASE (AHBPERIPH_BASE + 0x00000430UL)
  715. #define DMA2_Channel4_BASE (AHBPERIPH_BASE + 0x00000444UL)
  716. #define DMA2_Channel5_BASE (AHBPERIPH_BASE + 0x00000458UL)
  717. #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL)
  718. #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL)
  719. #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL) /*!< Flash registers base address */
  720. #define FLASHSIZE_BASE 0x1FFFF7E0UL /*!< FLASH Size register base address */
  721. #define UID_BASE 0x1FFFF7E8UL /*!< Unique device ID register base address */
  722. #define OB_BASE 0x1FFFF800UL /*!< Flash Option Bytes base address */
  723. #define FSMC_BANK1 (FSMC_BASE) /*!< FSMC Bank1 base address */
  724. #define FSMC_BANK1_1 (FSMC_BANK1) /*!< FSMC Bank1_1 base address */
  725. #define FSMC_BANK1_2 (FSMC_BANK1 + 0x04000000UL) /*!< FSMC Bank1_2 base address */
  726. #define FSMC_BANK1_3 (FSMC_BANK1 + 0x08000000UL) /*!< FSMC Bank1_3 base address */
  727. #define FSMC_BANK1_4 (FSMC_BANK1 + 0x0C000000UL) /*!< FSMC Bank1_4 base address */
  728. #define FSMC_BANK2 (FSMC_BASE + 0x10000000UL) /*!< FSMC Bank2 base address */
  729. #define FSMC_BANK3 (FSMC_BASE + 0x20000000UL) /*!< FSMC Bank3 base address */
  730. #define FSMC_BANK4 (FSMC_BASE + 0x30000000UL) /*!< FSMC Bank4 base address */
  731. #define FSMC_BANK1_R_BASE (FSMC_R_BASE + 0x00000000UL) /*!< FSMC Bank1 registers base address */
  732. #define FSMC_BANK1E_R_BASE (FSMC_R_BASE + 0x00000104UL) /*!< FSMC Bank1E registers base address */
  733. #define FSMC_BANK2_3_R_BASE (FSMC_R_BASE + 0x00000060UL) /*!< FSMC Bank2/Bank3 registers base address */
  734. #define FSMC_BANK4_R_BASE (FSMC_R_BASE + 0x000000A0UL) /*!< FSMC Bank4 registers base address */
  735. #define DBGMCU_BASE 0xE0042000UL /*!< Debug MCU registers base address */
  736. /* USB device FS */
  737. #define USB_BASE (APB1PERIPH_BASE + 0x00005C00UL) /*!< USB_IP Peripheral Registers base address */
  738. #define USB_PMAADDR (APB1PERIPH_BASE + 0x00006000UL) /*!< USB_IP Packet Memory Area base address */
  739. /**
  740. * @}
  741. */
  742. /** @addtogroup Peripheral_declaration
  743. * @{
  744. */
  745. #define TIM2 ((TIM_TypeDef *)TIM2_BASE)
  746. #define TIM3 ((TIM_TypeDef *)TIM3_BASE)
  747. #define TIM4 ((TIM_TypeDef *)TIM4_BASE)
  748. #define TIM5 ((TIM_TypeDef *)TIM5_BASE)
  749. #define TIM6 ((TIM_TypeDef *)TIM6_BASE)
  750. #define TIM7 ((TIM_TypeDef *)TIM7_BASE)
  751. #define TIM12 ((TIM_TypeDef *)TIM12_BASE)
  752. #define TIM13 ((TIM_TypeDef *)TIM13_BASE)
  753. #define TIM14 ((TIM_TypeDef *)TIM14_BASE)
  754. #define RTC ((RTC_TypeDef *)RTC_BASE)
  755. #define WWDG ((WWDG_TypeDef *)WWDG_BASE)
  756. #define IWDG ((IWDG_TypeDef *)IWDG_BASE)
  757. #define SPI2 ((SPI_TypeDef *)SPI2_BASE)
  758. #define SPI3 ((SPI_TypeDef *)SPI3_BASE)
  759. #define USART2 ((USART_TypeDef *)USART2_BASE)
  760. #define USART3 ((USART_TypeDef *)USART3_BASE)
  761. #define UART4 ((USART_TypeDef *)UART4_BASE)
  762. #define UART5 ((USART_TypeDef *)UART5_BASE)
  763. #define I2C1 ((I2C_TypeDef *)I2C1_BASE)
  764. #define I2C2 ((I2C_TypeDef *)I2C2_BASE)
  765. #define USB ((USB_TypeDef *)USB_BASE)
  766. #define CAN1 ((CAN_TypeDef *)CAN1_BASE)
  767. #define BKP ((BKP_TypeDef *)BKP_BASE)
  768. #define PWR ((PWR_TypeDef *)PWR_BASE)
  769. #define DAC1 ((DAC_TypeDef *)DAC_BASE)
  770. #define DAC ((DAC_TypeDef *)DAC_BASE) /* Kept for legacy purpose */
  771. #define AFIO ((AFIO_TypeDef *)AFIO_BASE)
  772. #define EXTI ((EXTI_TypeDef *)EXTI_BASE)
  773. #define GPIOA ((GPIO_TypeDef *)GPIOA_BASE)
  774. #define GPIOB ((GPIO_TypeDef *)GPIOB_BASE)
  775. #define GPIOC ((GPIO_TypeDef *)GPIOC_BASE)
  776. #define GPIOD ((GPIO_TypeDef *)GPIOD_BASE)
  777. #define GPIOE ((GPIO_TypeDef *)GPIOE_BASE)
  778. #define GPIOF ((GPIO_TypeDef *)GPIOF_BASE)
  779. #define GPIOG ((GPIO_TypeDef *)GPIOG_BASE)
  780. #define ADC1 ((ADC_TypeDef *)ADC1_BASE)
  781. #define ADC2 ((ADC_TypeDef *)ADC2_BASE)
  782. #define ADC3 ((ADC_TypeDef *)ADC3_BASE)
  783. #define ADC12_COMMON ((ADC_Common_TypeDef *)ADC1_BASE)
  784. #define TIM1 ((TIM_TypeDef *)TIM1_BASE)
  785. #define SPI1 ((SPI_TypeDef *)SPI1_BASE)
  786. #define TIM8 ((TIM_TypeDef *)TIM8_BASE)
  787. #define USART1 ((USART_TypeDef *)USART1_BASE)
  788. #define TIM9 ((TIM_TypeDef *)TIM9_BASE)
  789. #define TIM10 ((TIM_TypeDef *)TIM10_BASE)
  790. #define TIM11 ((TIM_TypeDef *)TIM11_BASE)
  791. #define SDIO ((SDIO_TypeDef *)SDIO_BASE)
  792. #define DMA1 ((DMA_TypeDef *)DMA1_BASE)
  793. #define DMA2 ((DMA_TypeDef *)DMA2_BASE)
  794. #define DMA1_Channel1 ((DMA_Channel_TypeDef *)DMA1_Channel1_BASE)
  795. #define DMA1_Channel2 ((DMA_Channel_TypeDef *)DMA1_Channel2_BASE)
  796. #define DMA1_Channel3 ((DMA_Channel_TypeDef *)DMA1_Channel3_BASE)
  797. #define DMA1_Channel4 ((DMA_Channel_TypeDef *)DMA1_Channel4_BASE)
  798. #define DMA1_Channel5 ((DMA_Channel_TypeDef *)DMA1_Channel5_BASE)
  799. #define DMA1_Channel6 ((DMA_Channel_TypeDef *)DMA1_Channel6_BASE)
  800. #define DMA1_Channel7 ((DMA_Channel_TypeDef *)DMA1_Channel7_BASE)
  801. #define DMA2_Channel1 ((DMA_Channel_TypeDef *)DMA2_Channel1_BASE)
  802. #define DMA2_Channel2 ((DMA_Channel_TypeDef *)DMA2_Channel2_BASE)
  803. #define DMA2_Channel3 ((DMA_Channel_TypeDef *)DMA2_Channel3_BASE)
  804. #define DMA2_Channel4 ((DMA_Channel_TypeDef *)DMA2_Channel4_BASE)
  805. #define DMA2_Channel5 ((DMA_Channel_TypeDef *)DMA2_Channel5_BASE)
  806. #define RCC ((RCC_TypeDef *)RCC_BASE)
  807. #define CRC ((CRC_TypeDef *)CRC_BASE)
  808. #define FLASH ((FLASH_TypeDef *)FLASH_R_BASE)
  809. #define OB ((OB_TypeDef *)OB_BASE)
  810. #define FSMC_Bank1 ((FSMC_Bank1_TypeDef *)FSMC_BANK1_R_BASE)
  811. #define FSMC_Bank1E ((FSMC_Bank1E_TypeDef *)FSMC_BANK1E_R_BASE)
  812. #define FSMC_Bank2_3 ((FSMC_Bank2_3_TypeDef *)FSMC_BANK2_3_R_BASE)
  813. #define FSMC_Bank4 ((FSMC_Bank4_TypeDef *)FSMC_BANK4_R_BASE)
  814. #define DBGMCU ((DBGMCU_TypeDef *)DBGMCU_BASE)
  815. /**
  816. * @}
  817. */
  818. /** @addtogroup Exported_constants
  819. * @{
  820. */
  821. /** @addtogroup Hardware_Constant_Definition
  822. * @{
  823. */
  824. #define LSI_STARTUP_TIME 85U /*!< LSI Maximum startup time in us */
  825. /**
  826. * @}
  827. */
  828. /** @addtogroup Peripheral_Registers_Bits_Definition
  829. * @{
  830. */
  831. /******************************************************************************/
  832. /* Peripheral Registers_Bits_Definition */
  833. /******************************************************************************/
  834. /******************************************************************************/
  835. /* */
  836. /* CRC calculation unit (CRC) */
  837. /* */
  838. /******************************************************************************/
  839. /******************* Bit definition for CRC_DR register *********************/
  840. #define CRC_DR_DR_Pos (0U)
  841. #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  842. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  843. /******************* Bit definition for CRC_IDR register ********************/
  844. #define CRC_IDR_IDR_Pos (0U)
  845. #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
  846. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
  847. /******************** Bit definition for CRC_CR register ********************/
  848. #define CRC_CR_RESET_Pos (0U)
  849. #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  850. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */
  851. /******************************************************************************/
  852. /* */
  853. /* Power Control */
  854. /* */
  855. /******************************************************************************/
  856. /******************** Bit definition for PWR_CR register ********************/
  857. #define PWR_CR_LPDS_Pos (0U)
  858. #define PWR_CR_LPDS_Msk (0x1UL << PWR_CR_LPDS_Pos) /*!< 0x00000001 */
  859. #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-Power Deepsleep */
  860. #define PWR_CR_PDDS_Pos (1U)
  861. #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
  862. #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
  863. #define PWR_CR_CWUF_Pos (2U)
  864. #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
  865. #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
  866. #define PWR_CR_CSBF_Pos (3U)
  867. #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
  868. #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
  869. #define PWR_CR_PVDE_Pos (4U)
  870. #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
  871. #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
  872. #define PWR_CR_PLS_Pos (5U)
  873. #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
  874. #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
  875. #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos) /*!< 0x00000020 */
  876. #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos) /*!< 0x00000040 */
  877. #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos) /*!< 0x00000080 */
  878. /*!< PVD level configuration */
  879. #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 2.2V */
  880. #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 2.3V */
  881. #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2.4V */
  882. #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 2.5V */
  883. #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 2.6V */
  884. #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 2.7V */
  885. #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 2.8V */
  886. #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 2.9V */
  887. /* Legacy defines */
  888. #define PWR_CR_PLS_2V2 PWR_CR_PLS_LEV0
  889. #define PWR_CR_PLS_2V3 PWR_CR_PLS_LEV1
  890. #define PWR_CR_PLS_2V4 PWR_CR_PLS_LEV2
  891. #define PWR_CR_PLS_2V5 PWR_CR_PLS_LEV3
  892. #define PWR_CR_PLS_2V6 PWR_CR_PLS_LEV4
  893. #define PWR_CR_PLS_2V7 PWR_CR_PLS_LEV5
  894. #define PWR_CR_PLS_2V8 PWR_CR_PLS_LEV6
  895. #define PWR_CR_PLS_2V9 PWR_CR_PLS_LEV7
  896. #define PWR_CR_DBP_Pos (8U)
  897. #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos) /*!< 0x00000100 */
  898. #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
  899. /******************* Bit definition for PWR_CSR register ********************/
  900. #define PWR_CSR_WUF_Pos (0U)
  901. #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
  902. #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
  903. #define PWR_CSR_SBF_Pos (1U)
  904. #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
  905. #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
  906. #define PWR_CSR_PVDO_Pos (2U)
  907. #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
  908. #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
  909. #define PWR_CSR_EWUP_Pos (8U)
  910. #define PWR_CSR_EWUP_Msk (0x1UL << PWR_CSR_EWUP_Pos) /*!< 0x00000100 */
  911. #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk /*!< Enable WKUP pin */
  912. /******************************************************************************/
  913. /* */
  914. /* Backup registers */
  915. /* */
  916. /******************************************************************************/
  917. /******************* Bit definition for BKP_DR1 register ********************/
  918. #define BKP_DR1_D_Pos (0U)
  919. #define BKP_DR1_D_Msk (0xFFFFUL << BKP_DR1_D_Pos) /*!< 0x0000FFFF */
  920. #define BKP_DR1_D BKP_DR1_D_Msk /*!< Backup data */
  921. /******************* Bit definition for BKP_DR2 register ********************/
  922. #define BKP_DR2_D_Pos (0U)
  923. #define BKP_DR2_D_Msk (0xFFFFUL << BKP_DR2_D_Pos) /*!< 0x0000FFFF */
  924. #define BKP_DR2_D BKP_DR2_D_Msk /*!< Backup data */
  925. /******************* Bit definition for BKP_DR3 register ********************/
  926. #define BKP_DR3_D_Pos (0U)
  927. #define BKP_DR3_D_Msk (0xFFFFUL << BKP_DR3_D_Pos) /*!< 0x0000FFFF */
  928. #define BKP_DR3_D BKP_DR3_D_Msk /*!< Backup data */
  929. /******************* Bit definition for BKP_DR4 register ********************/
  930. #define BKP_DR4_D_Pos (0U)
  931. #define BKP_DR4_D_Msk (0xFFFFUL << BKP_DR4_D_Pos) /*!< 0x0000FFFF */
  932. #define BKP_DR4_D BKP_DR4_D_Msk /*!< Backup data */
  933. /******************* Bit definition for BKP_DR5 register ********************/
  934. #define BKP_DR5_D_Pos (0U)
  935. #define BKP_DR5_D_Msk (0xFFFFUL << BKP_DR5_D_Pos) /*!< 0x0000FFFF */
  936. #define BKP_DR5_D BKP_DR5_D_Msk /*!< Backup data */
  937. /******************* Bit definition for BKP_DR6 register ********************/
  938. #define BKP_DR6_D_Pos (0U)
  939. #define BKP_DR6_D_Msk (0xFFFFUL << BKP_DR6_D_Pos) /*!< 0x0000FFFF */
  940. #define BKP_DR6_D BKP_DR6_D_Msk /*!< Backup data */
  941. /******************* Bit definition for BKP_DR7 register ********************/
  942. #define BKP_DR7_D_Pos (0U)
  943. #define BKP_DR7_D_Msk (0xFFFFUL << BKP_DR7_D_Pos) /*!< 0x0000FFFF */
  944. #define BKP_DR7_D BKP_DR7_D_Msk /*!< Backup data */
  945. /******************* Bit definition for BKP_DR8 register ********************/
  946. #define BKP_DR8_D_Pos (0U)
  947. #define BKP_DR8_D_Msk (0xFFFFUL << BKP_DR8_D_Pos) /*!< 0x0000FFFF */
  948. #define BKP_DR8_D BKP_DR8_D_Msk /*!< Backup data */
  949. /******************* Bit definition for BKP_DR9 register ********************/
  950. #define BKP_DR9_D_Pos (0U)
  951. #define BKP_DR9_D_Msk (0xFFFFUL << BKP_DR9_D_Pos) /*!< 0x0000FFFF */
  952. #define BKP_DR9_D BKP_DR9_D_Msk /*!< Backup data */
  953. /******************* Bit definition for BKP_DR10 register *******************/
  954. #define BKP_DR10_D_Pos (0U)
  955. #define BKP_DR10_D_Msk (0xFFFFUL << BKP_DR10_D_Pos) /*!< 0x0000FFFF */
  956. #define BKP_DR10_D BKP_DR10_D_Msk /*!< Backup data */
  957. /******************* Bit definition for BKP_DR11 register *******************/
  958. #define BKP_DR11_D_Pos (0U)
  959. #define BKP_DR11_D_Msk (0xFFFFUL << BKP_DR11_D_Pos) /*!< 0x0000FFFF */
  960. #define BKP_DR11_D BKP_DR11_D_Msk /*!< Backup data */
  961. /******************* Bit definition for BKP_DR12 register *******************/
  962. #define BKP_DR12_D_Pos (0U)
  963. #define BKP_DR12_D_Msk (0xFFFFUL << BKP_DR12_D_Pos) /*!< 0x0000FFFF */
  964. #define BKP_DR12_D BKP_DR12_D_Msk /*!< Backup data */
  965. /******************* Bit definition for BKP_DR13 register *******************/
  966. #define BKP_DR13_D_Pos (0U)
  967. #define BKP_DR13_D_Msk (0xFFFFUL << BKP_DR13_D_Pos) /*!< 0x0000FFFF */
  968. #define BKP_DR13_D BKP_DR13_D_Msk /*!< Backup data */
  969. /******************* Bit definition for BKP_DR14 register *******************/
  970. #define BKP_DR14_D_Pos (0U)
  971. #define BKP_DR14_D_Msk (0xFFFFUL << BKP_DR14_D_Pos) /*!< 0x0000FFFF */
  972. #define BKP_DR14_D BKP_DR14_D_Msk /*!< Backup data */
  973. /******************* Bit definition for BKP_DR15 register *******************/
  974. #define BKP_DR15_D_Pos (0U)
  975. #define BKP_DR15_D_Msk (0xFFFFUL << BKP_DR15_D_Pos) /*!< 0x0000FFFF */
  976. #define BKP_DR15_D BKP_DR15_D_Msk /*!< Backup data */
  977. /******************* Bit definition for BKP_DR16 register *******************/
  978. #define BKP_DR16_D_Pos (0U)
  979. #define BKP_DR16_D_Msk (0xFFFFUL << BKP_DR16_D_Pos) /*!< 0x0000FFFF */
  980. #define BKP_DR16_D BKP_DR16_D_Msk /*!< Backup data */
  981. /******************* Bit definition for BKP_DR17 register *******************/
  982. #define BKP_DR17_D_Pos (0U)
  983. #define BKP_DR17_D_Msk (0xFFFFUL << BKP_DR17_D_Pos) /*!< 0x0000FFFF */
  984. #define BKP_DR17_D BKP_DR17_D_Msk /*!< Backup data */
  985. /****************** Bit definition for BKP_DR18 register ********************/
  986. #define BKP_DR18_D_Pos (0U)
  987. #define BKP_DR18_D_Msk (0xFFFFUL << BKP_DR18_D_Pos) /*!< 0x0000FFFF */
  988. #define BKP_DR18_D BKP_DR18_D_Msk /*!< Backup data */
  989. /******************* Bit definition for BKP_DR19 register *******************/
  990. #define BKP_DR19_D_Pos (0U)
  991. #define BKP_DR19_D_Msk (0xFFFFUL << BKP_DR19_D_Pos) /*!< 0x0000FFFF */
  992. #define BKP_DR19_D BKP_DR19_D_Msk /*!< Backup data */
  993. /******************* Bit definition for BKP_DR20 register *******************/
  994. #define BKP_DR20_D_Pos (0U)
  995. #define BKP_DR20_D_Msk (0xFFFFUL << BKP_DR20_D_Pos) /*!< 0x0000FFFF */
  996. #define BKP_DR20_D BKP_DR20_D_Msk /*!< Backup data */
  997. /******************* Bit definition for BKP_DR21 register *******************/
  998. #define BKP_DR21_D_Pos (0U)
  999. #define BKP_DR21_D_Msk (0xFFFFUL << BKP_DR21_D_Pos) /*!< 0x0000FFFF */
  1000. #define BKP_DR21_D BKP_DR21_D_Msk /*!< Backup data */
  1001. /******************* Bit definition for BKP_DR22 register *******************/
  1002. #define BKP_DR22_D_Pos (0U)
  1003. #define BKP_DR22_D_Msk (0xFFFFUL << BKP_DR22_D_Pos) /*!< 0x0000FFFF */
  1004. #define BKP_DR22_D BKP_DR22_D_Msk /*!< Backup data */
  1005. /******************* Bit definition for BKP_DR23 register *******************/
  1006. #define BKP_DR23_D_Pos (0U)
  1007. #define BKP_DR23_D_Msk (0xFFFFUL << BKP_DR23_D_Pos) /*!< 0x0000FFFF */
  1008. #define BKP_DR23_D BKP_DR23_D_Msk /*!< Backup data */
  1009. /******************* Bit definition for BKP_DR24 register *******************/
  1010. #define BKP_DR24_D_Pos (0U)
  1011. #define BKP_DR24_D_Msk (0xFFFFUL << BKP_DR24_D_Pos) /*!< 0x0000FFFF */
  1012. #define BKP_DR24_D BKP_DR24_D_Msk /*!< Backup data */
  1013. /******************* Bit definition for BKP_DR25 register *******************/
  1014. #define BKP_DR25_D_Pos (0U)
  1015. #define BKP_DR25_D_Msk (0xFFFFUL << BKP_DR25_D_Pos) /*!< 0x0000FFFF */
  1016. #define BKP_DR25_D BKP_DR25_D_Msk /*!< Backup data */
  1017. /******************* Bit definition for BKP_DR26 register *******************/
  1018. #define BKP_DR26_D_Pos (0U)
  1019. #define BKP_DR26_D_Msk (0xFFFFUL << BKP_DR26_D_Pos) /*!< 0x0000FFFF */
  1020. #define BKP_DR26_D BKP_DR26_D_Msk /*!< Backup data */
  1021. /******************* Bit definition for BKP_DR27 register *******************/
  1022. #define BKP_DR27_D_Pos (0U)
  1023. #define BKP_DR27_D_Msk (0xFFFFUL << BKP_DR27_D_Pos) /*!< 0x0000FFFF */
  1024. #define BKP_DR27_D BKP_DR27_D_Msk /*!< Backup data */
  1025. /******************* Bit definition for BKP_DR28 register *******************/
  1026. #define BKP_DR28_D_Pos (0U)
  1027. #define BKP_DR28_D_Msk (0xFFFFUL << BKP_DR28_D_Pos) /*!< 0x0000FFFF */
  1028. #define BKP_DR28_D BKP_DR28_D_Msk /*!< Backup data */
  1029. /******************* Bit definition for BKP_DR29 register *******************/
  1030. #define BKP_DR29_D_Pos (0U)
  1031. #define BKP_DR29_D_Msk (0xFFFFUL << BKP_DR29_D_Pos) /*!< 0x0000FFFF */
  1032. #define BKP_DR29_D BKP_DR29_D_Msk /*!< Backup data */
  1033. /******************* Bit definition for BKP_DR30 register *******************/
  1034. #define BKP_DR30_D_Pos (0U)
  1035. #define BKP_DR30_D_Msk (0xFFFFUL << BKP_DR30_D_Pos) /*!< 0x0000FFFF */
  1036. #define BKP_DR30_D BKP_DR30_D_Msk /*!< Backup data */
  1037. /******************* Bit definition for BKP_DR31 register *******************/
  1038. #define BKP_DR31_D_Pos (0U)
  1039. #define BKP_DR31_D_Msk (0xFFFFUL << BKP_DR31_D_Pos) /*!< 0x0000FFFF */
  1040. #define BKP_DR31_D BKP_DR31_D_Msk /*!< Backup data */
  1041. /******************* Bit definition for BKP_DR32 register *******************/
  1042. #define BKP_DR32_D_Pos (0U)
  1043. #define BKP_DR32_D_Msk (0xFFFFUL << BKP_DR32_D_Pos) /*!< 0x0000FFFF */
  1044. #define BKP_DR32_D BKP_DR32_D_Msk /*!< Backup data */
  1045. /******************* Bit definition for BKP_DR33 register *******************/
  1046. #define BKP_DR33_D_Pos (0U)
  1047. #define BKP_DR33_D_Msk (0xFFFFUL << BKP_DR33_D_Pos) /*!< 0x0000FFFF */
  1048. #define BKP_DR33_D BKP_DR33_D_Msk /*!< Backup data */
  1049. /******************* Bit definition for BKP_DR34 register *******************/
  1050. #define BKP_DR34_D_Pos (0U)
  1051. #define BKP_DR34_D_Msk (0xFFFFUL << BKP_DR34_D_Pos) /*!< 0x0000FFFF */
  1052. #define BKP_DR34_D BKP_DR34_D_Msk /*!< Backup data */
  1053. /******************* Bit definition for BKP_DR35 register *******************/
  1054. #define BKP_DR35_D_Pos (0U)
  1055. #define BKP_DR35_D_Msk (0xFFFFUL << BKP_DR35_D_Pos) /*!< 0x0000FFFF */
  1056. #define BKP_DR35_D BKP_DR35_D_Msk /*!< Backup data */
  1057. /******************* Bit definition for BKP_DR36 register *******************/
  1058. #define BKP_DR36_D_Pos (0U)
  1059. #define BKP_DR36_D_Msk (0xFFFFUL << BKP_DR36_D_Pos) /*!< 0x0000FFFF */
  1060. #define BKP_DR36_D BKP_DR36_D_Msk /*!< Backup data */
  1061. /******************* Bit definition for BKP_DR37 register *******************/
  1062. #define BKP_DR37_D_Pos (0U)
  1063. #define BKP_DR37_D_Msk (0xFFFFUL << BKP_DR37_D_Pos) /*!< 0x0000FFFF */
  1064. #define BKP_DR37_D BKP_DR37_D_Msk /*!< Backup data */
  1065. /******************* Bit definition for BKP_DR38 register *******************/
  1066. #define BKP_DR38_D_Pos (0U)
  1067. #define BKP_DR38_D_Msk (0xFFFFUL << BKP_DR38_D_Pos) /*!< 0x0000FFFF */
  1068. #define BKP_DR38_D BKP_DR38_D_Msk /*!< Backup data */
  1069. /******************* Bit definition for BKP_DR39 register *******************/
  1070. #define BKP_DR39_D_Pos (0U)
  1071. #define BKP_DR39_D_Msk (0xFFFFUL << BKP_DR39_D_Pos) /*!< 0x0000FFFF */
  1072. #define BKP_DR39_D BKP_DR39_D_Msk /*!< Backup data */
  1073. /******************* Bit definition for BKP_DR40 register *******************/
  1074. #define BKP_DR40_D_Pos (0U)
  1075. #define BKP_DR40_D_Msk (0xFFFFUL << BKP_DR40_D_Pos) /*!< 0x0000FFFF */
  1076. #define BKP_DR40_D BKP_DR40_D_Msk /*!< Backup data */
  1077. /******************* Bit definition for BKP_DR41 register *******************/
  1078. #define BKP_DR41_D_Pos (0U)
  1079. #define BKP_DR41_D_Msk (0xFFFFUL << BKP_DR41_D_Pos) /*!< 0x0000FFFF */
  1080. #define BKP_DR41_D BKP_DR41_D_Msk /*!< Backup data */
  1081. /******************* Bit definition for BKP_DR42 register *******************/
  1082. #define BKP_DR42_D_Pos (0U)
  1083. #define BKP_DR42_D_Msk (0xFFFFUL << BKP_DR42_D_Pos) /*!< 0x0000FFFF */
  1084. #define BKP_DR42_D BKP_DR42_D_Msk /*!< Backup data */
  1085. #define RTC_BKP_NUMBER 42
  1086. /****************** Bit definition for BKP_RTCCR register *******************/
  1087. #define BKP_RTCCR_CAL_Pos (0U)
  1088. #define BKP_RTCCR_CAL_Msk (0x7FUL << BKP_RTCCR_CAL_Pos) /*!< 0x0000007F */
  1089. #define BKP_RTCCR_CAL BKP_RTCCR_CAL_Msk /*!< Calibration value */
  1090. #define BKP_RTCCR_CCO_Pos (7U)
  1091. #define BKP_RTCCR_CCO_Msk (0x1UL << BKP_RTCCR_CCO_Pos) /*!< 0x00000080 */
  1092. #define BKP_RTCCR_CCO BKP_RTCCR_CCO_Msk /*!< Calibration Clock Output */
  1093. #define BKP_RTCCR_ASOE_Pos (8U)
  1094. #define BKP_RTCCR_ASOE_Msk (0x1UL << BKP_RTCCR_ASOE_Pos) /*!< 0x00000100 */
  1095. #define BKP_RTCCR_ASOE BKP_RTCCR_ASOE_Msk /*!< Alarm or Second Output Enable */
  1096. #define BKP_RTCCR_ASOS_Pos (9U)
  1097. #define BKP_RTCCR_ASOS_Msk (0x1UL << BKP_RTCCR_ASOS_Pos) /*!< 0x00000200 */
  1098. #define BKP_RTCCR_ASOS BKP_RTCCR_ASOS_Msk /*!< Alarm or Second Output Selection */
  1099. /******************** Bit definition for BKP_CR register ********************/
  1100. #define BKP_CR_TPE_Pos (0U)
  1101. #define BKP_CR_TPE_Msk (0x1UL << BKP_CR_TPE_Pos) /*!< 0x00000001 */
  1102. #define BKP_CR_TPE BKP_CR_TPE_Msk /*!< TAMPER pin enable */
  1103. #define BKP_CR_TPAL_Pos (1U)
  1104. #define BKP_CR_TPAL_Msk (0x1UL << BKP_CR_TPAL_Pos) /*!< 0x00000002 */
  1105. #define BKP_CR_TPAL BKP_CR_TPAL_Msk /*!< TAMPER pin active level */
  1106. /******************* Bit definition for BKP_CSR register ********************/
  1107. #define BKP_CSR_CTE_Pos (0U)
  1108. #define BKP_CSR_CTE_Msk (0x1UL << BKP_CSR_CTE_Pos) /*!< 0x00000001 */
  1109. #define BKP_CSR_CTE BKP_CSR_CTE_Msk /*!< Clear Tamper event */
  1110. #define BKP_CSR_CTI_Pos (1U)
  1111. #define BKP_CSR_CTI_Msk (0x1UL << BKP_CSR_CTI_Pos) /*!< 0x00000002 */
  1112. #define BKP_CSR_CTI BKP_CSR_CTI_Msk /*!< Clear Tamper Interrupt */
  1113. #define BKP_CSR_TPIE_Pos (2U)
  1114. #define BKP_CSR_TPIE_Msk (0x1UL << BKP_CSR_TPIE_Pos) /*!< 0x00000004 */
  1115. #define BKP_CSR_TPIE BKP_CSR_TPIE_Msk /*!< TAMPER Pin interrupt enable */
  1116. #define BKP_CSR_TEF_Pos (8U)
  1117. #define BKP_CSR_TEF_Msk (0x1UL << BKP_CSR_TEF_Pos) /*!< 0x00000100 */
  1118. #define BKP_CSR_TEF BKP_CSR_TEF_Msk /*!< Tamper Event Flag */
  1119. #define BKP_CSR_TIF_Pos (9U)
  1120. #define BKP_CSR_TIF_Msk (0x1UL << BKP_CSR_TIF_Pos) /*!< 0x00000200 */
  1121. #define BKP_CSR_TIF BKP_CSR_TIF_Msk /*!< Tamper Interrupt Flag */
  1122. /******************************************************************************/
  1123. /* */
  1124. /* Reset and Clock Control */
  1125. /* */
  1126. /******************************************************************************/
  1127. /******************** Bit definition for RCC_CR register ********************/
  1128. #define RCC_CR_HSION_Pos (0U)
  1129. #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  1130. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  1131. #define RCC_CR_HSIRDY_Pos (1U)
  1132. #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */
  1133. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  1134. #define RCC_CR_HSITRIM_Pos (3U)
  1135. #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */
  1136. #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */
  1137. #define RCC_CR_HSICAL_Pos (8U)
  1138. #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */
  1139. #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */
  1140. #define RCC_CR_HSEON_Pos (16U)
  1141. #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  1142. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
  1143. #define RCC_CR_HSERDY_Pos (17U)
  1144. #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  1145. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */
  1146. #define RCC_CR_HSEBYP_Pos (18U)
  1147. #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  1148. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
  1149. #define RCC_CR_CSSON_Pos (19U)
  1150. #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  1151. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */
  1152. #define RCC_CR_PLLON_Pos (24U)
  1153. #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  1154. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */
  1155. #define RCC_CR_PLLRDY_Pos (25U)
  1156. #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  1157. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */
  1158. /******************* Bit definition for RCC_CFGR register *******************/
  1159. /*!< SW configuration */
  1160. #define RCC_CFGR_SW_Pos (0U)
  1161. #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  1162. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  1163. #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  1164. #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  1165. #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */
  1166. #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */
  1167. #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */
  1168. /*!< SWS configuration */
  1169. #define RCC_CFGR_SWS_Pos (2U)
  1170. #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  1171. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  1172. #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  1173. #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  1174. #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */
  1175. #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */
  1176. #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */
  1177. /*!< HPRE configuration */
  1178. #define RCC_CFGR_HPRE_Pos (4U)
  1179. #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  1180. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  1181. #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  1182. #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  1183. #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  1184. #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  1185. #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */
  1186. #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */
  1187. #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */
  1188. #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */
  1189. #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */
  1190. #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */
  1191. #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */
  1192. #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */
  1193. #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */
  1194. /*!< PPRE1 configuration */
  1195. #define RCC_CFGR_PPRE1_Pos (8U)
  1196. #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
  1197. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
  1198. #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
  1199. #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
  1200. #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  1201. #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */
  1202. #define RCC_CFGR_PPRE1_DIV2 0x00000400U /*!< HCLK divided by 2 */
  1203. #define RCC_CFGR_PPRE1_DIV4 0x00000500U /*!< HCLK divided by 4 */
  1204. #define RCC_CFGR_PPRE1_DIV8 0x00000600U /*!< HCLK divided by 8 */
  1205. #define RCC_CFGR_PPRE1_DIV16 0x00000700U /*!< HCLK divided by 16 */
  1206. /*!< PPRE2 configuration */
  1207. #define RCC_CFGR_PPRE2_Pos (11U)
  1208. #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
  1209. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  1210. #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
  1211. #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
  1212. #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  1213. #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */
  1214. #define RCC_CFGR_PPRE2_DIV2 0x00002000U /*!< HCLK divided by 2 */
  1215. #define RCC_CFGR_PPRE2_DIV4 0x00002800U /*!< HCLK divided by 4 */
  1216. #define RCC_CFGR_PPRE2_DIV8 0x00003000U /*!< HCLK divided by 8 */
  1217. #define RCC_CFGR_PPRE2_DIV16 0x00003800U /*!< HCLK divided by 16 */
  1218. /*!< ADCPPRE configuration */
  1219. #define RCC_CFGR_ADCPRE_Pos (14U)
  1220. #define RCC_CFGR_ADCPRE_Msk (0x3UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x0000C000 */
  1221. #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE[1:0] bits (ADC prescaler) */
  1222. #define RCC_CFGR_ADCPRE_0 (0x1UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */
  1223. #define RCC_CFGR_ADCPRE_1 (0x2UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00008000 */
  1224. #define RCC_CFGR_ADCPRE_DIV2 0x00000000U /*!< PCLK2 divided by 2 */
  1225. #define RCC_CFGR_ADCPRE_DIV4 0x00004000U /*!< PCLK2 divided by 4 */
  1226. #define RCC_CFGR_ADCPRE_DIV6 0x00008000U /*!< PCLK2 divided by 6 */
  1227. #define RCC_CFGR_ADCPRE_DIV8 0x0000C000U /*!< PCLK2 divided by 8 */
  1228. #define RCC_CFGR_PLLSRC_Pos (16U)
  1229. #define RCC_CFGR_PLLSRC_Msk (0x1UL << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */
  1230. #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */
  1231. #define RCC_CFGR_PLLXTPRE_Pos (17U)
  1232. #define RCC_CFGR_PLLXTPRE_Msk (0x1UL << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */
  1233. #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */
  1234. /*!< PLLMUL configuration */
  1235. #define RCC_CFGR_PLLMULL_Pos (18U)
  1236. #define RCC_CFGR_PLLMULL_Msk (0xFUL << RCC_CFGR_PLLMULL_Pos) /*!< 0x003C0000 */
  1237. #define RCC_CFGR_PLLMULL RCC_CFGR_PLLMULL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
  1238. #define RCC_CFGR_PLLMULL_0 (0x1UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00040000 */
  1239. #define RCC_CFGR_PLLMULL_1 (0x2UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00080000 */
  1240. #define RCC_CFGR_PLLMULL_2 (0x4UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00100000 */
  1241. #define RCC_CFGR_PLLMULL_3 (0x8UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00200000 */
  1242. #define RCC_CFGR_PLLXTPRE_HSE 0x00000000U /*!< HSE clock not divided for PLL entry */
  1243. #define RCC_CFGR_PLLXTPRE_HSE_DIV2 0x00020000U /*!< HSE clock divided by 2 for PLL entry */
  1244. #define RCC_CFGR_PLLMULL2 0x00000000U /*!< PLL input clock*2 */
  1245. #define RCC_CFGR_PLLMULL3_Pos (18U)
  1246. #define RCC_CFGR_PLLMULL3_Msk (0x1UL << RCC_CFGR_PLLMULL3_Pos) /*!< 0x00040000 */
  1247. #define RCC_CFGR_PLLMULL3 RCC_CFGR_PLLMULL3_Msk /*!< PLL input clock*3 */
  1248. #define RCC_CFGR_PLLMULL4_Pos (19U)
  1249. #define RCC_CFGR_PLLMULL4_Msk (0x1UL << RCC_CFGR_PLLMULL4_Pos) /*!< 0x00080000 */
  1250. #define RCC_CFGR_PLLMULL4 RCC_CFGR_PLLMULL4_Msk /*!< PLL input clock*4 */
  1251. #define RCC_CFGR_PLLMULL5_Pos (18U)
  1252. #define RCC_CFGR_PLLMULL5_Msk (0x3UL << RCC_CFGR_PLLMULL5_Pos) /*!< 0x000C0000 */
  1253. #define RCC_CFGR_PLLMULL5 RCC_CFGR_PLLMULL5_Msk /*!< PLL input clock*5 */
  1254. #define RCC_CFGR_PLLMULL6_Pos (20U)
  1255. #define RCC_CFGR_PLLMULL6_Msk (0x1UL << RCC_CFGR_PLLMULL6_Pos) /*!< 0x00100000 */
  1256. #define RCC_CFGR_PLLMULL6 RCC_CFGR_PLLMULL6_Msk /*!< PLL input clock*6 */
  1257. #define RCC_CFGR_PLLMULL7_Pos (18U)
  1258. #define RCC_CFGR_PLLMULL7_Msk (0x5UL << RCC_CFGR_PLLMULL7_Pos) /*!< 0x00140000 */
  1259. #define RCC_CFGR_PLLMULL7 RCC_CFGR_PLLMULL7_Msk /*!< PLL input clock*7 */
  1260. #define RCC_CFGR_PLLMULL8_Pos (19U)
  1261. #define RCC_CFGR_PLLMULL8_Msk (0x3UL << RCC_CFGR_PLLMULL8_Pos) /*!< 0x00180000 */
  1262. #define RCC_CFGR_PLLMULL8 RCC_CFGR_PLLMULL8_Msk /*!< PLL input clock*8 */
  1263. #define RCC_CFGR_PLLMULL9_Pos (18U)
  1264. #define RCC_CFGR_PLLMULL9_Msk (0x7UL << RCC_CFGR_PLLMULL9_Pos) /*!< 0x001C0000 */
  1265. #define RCC_CFGR_PLLMULL9 RCC_CFGR_PLLMULL9_Msk /*!< PLL input clock*9 */
  1266. #define RCC_CFGR_PLLMULL10_Pos (21U)
  1267. #define RCC_CFGR_PLLMULL10_Msk (0x1UL << RCC_CFGR_PLLMULL10_Pos) /*!< 0x00200000 */
  1268. #define RCC_CFGR_PLLMULL10 RCC_CFGR_PLLMULL10_Msk /*!< PLL input clock10 */
  1269. #define RCC_CFGR_PLLMULL11_Pos (18U)
  1270. #define RCC_CFGR_PLLMULL11_Msk (0x9UL << RCC_CFGR_PLLMULL11_Pos) /*!< 0x00240000 */
  1271. #define RCC_CFGR_PLLMULL11 RCC_CFGR_PLLMULL11_Msk /*!< PLL input clock*11 */
  1272. #define RCC_CFGR_PLLMULL12_Pos (19U)
  1273. #define RCC_CFGR_PLLMULL12_Msk (0x5UL << RCC_CFGR_PLLMULL12_Pos) /*!< 0x00280000 */
  1274. #define RCC_CFGR_PLLMULL12 RCC_CFGR_PLLMULL12_Msk /*!< PLL input clock*12 */
  1275. #define RCC_CFGR_PLLMULL13_Pos (18U)
  1276. #define RCC_CFGR_PLLMULL13_Msk (0xBUL << RCC_CFGR_PLLMULL13_Pos) /*!< 0x002C0000 */
  1277. #define RCC_CFGR_PLLMULL13 RCC_CFGR_PLLMULL13_Msk /*!< PLL input clock*13 */
  1278. #define RCC_CFGR_PLLMULL14_Pos (20U)
  1279. #define RCC_CFGR_PLLMULL14_Msk (0x3UL << RCC_CFGR_PLLMULL14_Pos) /*!< 0x00300000 */
  1280. #define RCC_CFGR_PLLMULL14 RCC_CFGR_PLLMULL14_Msk /*!< PLL input clock*14 */
  1281. #define RCC_CFGR_PLLMULL15_Pos (18U)
  1282. #define RCC_CFGR_PLLMULL15_Msk (0xDUL << RCC_CFGR_PLLMULL15_Pos) /*!< 0x00340000 */
  1283. #define RCC_CFGR_PLLMULL15 RCC_CFGR_PLLMULL15_Msk /*!< PLL input clock*15 */
  1284. #define RCC_CFGR_PLLMULL16_Pos (19U)
  1285. #define RCC_CFGR_PLLMULL16_Msk (0x7UL << RCC_CFGR_PLLMULL16_Pos) /*!< 0x00380000 */
  1286. #define RCC_CFGR_PLLMULL16 RCC_CFGR_PLLMULL16_Msk /*!< PLL input clock*16 */
  1287. #define RCC_CFGR_USBPRE_Pos (22U)
  1288. #define RCC_CFGR_USBPRE_Msk (0x1UL << RCC_CFGR_USBPRE_Pos) /*!< 0x00400000 */
  1289. #define RCC_CFGR_USBPRE RCC_CFGR_USBPRE_Msk /*!< USB Device prescaler */
  1290. /*!< MCO configuration */
  1291. #define RCC_CFGR_MCO_Pos (24U)
  1292. #define RCC_CFGR_MCO_Msk (0x7UL << RCC_CFGR_MCO_Pos) /*!< 0x07000000 */
  1293. #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[2:0] bits (Microcontroller Clock Output) */
  1294. #define RCC_CFGR_MCO_0 (0x1UL << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */
  1295. #define RCC_CFGR_MCO_1 (0x2UL << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */
  1296. #define RCC_CFGR_MCO_2 (0x4UL << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */
  1297. #define RCC_CFGR_MCO_NOCLOCK 0x00000000U /*!< No clock */
  1298. #define RCC_CFGR_MCO_SYSCLK 0x04000000U /*!< System clock selected as MCO source */
  1299. #define RCC_CFGR_MCO_HSI 0x05000000U /*!< HSI clock selected as MCO source */
  1300. #define RCC_CFGR_MCO_HSE 0x06000000U /*!< HSE clock selected as MCO source */
  1301. #define RCC_CFGR_MCO_PLLCLK_DIV2 0x07000000U /*!< PLL clock divided by 2 selected as MCO source */
  1302. /* Reference defines */
  1303. #define RCC_CFGR_MCOSEL RCC_CFGR_MCO
  1304. #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0
  1305. #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1
  1306. #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2
  1307. #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK
  1308. #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK
  1309. #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI
  1310. #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE
  1311. #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLLCLK_DIV2
  1312. /*!<****************** Bit definition for RCC_CIR register ********************/
  1313. #define RCC_CIR_LSIRDYF_Pos (0U)
  1314. #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */
  1315. #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */
  1316. #define RCC_CIR_LSERDYF_Pos (1U)
  1317. #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */
  1318. #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */
  1319. #define RCC_CIR_HSIRDYF_Pos (2U)
  1320. #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */
  1321. #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */
  1322. #define RCC_CIR_HSERDYF_Pos (3U)
  1323. #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */
  1324. #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */
  1325. #define RCC_CIR_PLLRDYF_Pos (4U)
  1326. #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */
  1327. #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */
  1328. #define RCC_CIR_CSSF_Pos (7U)
  1329. #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */
  1330. #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */
  1331. #define RCC_CIR_LSIRDYIE_Pos (8U)
  1332. #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */
  1333. #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
  1334. #define RCC_CIR_LSERDYIE_Pos (9U)
  1335. #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */
  1336. #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
  1337. #define RCC_CIR_HSIRDYIE_Pos (10U)
  1338. #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */
  1339. #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */
  1340. #define RCC_CIR_HSERDYIE_Pos (11U)
  1341. #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */
  1342. #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
  1343. #define RCC_CIR_PLLRDYIE_Pos (12U)
  1344. #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */
  1345. #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */
  1346. #define RCC_CIR_LSIRDYC_Pos (16U)
  1347. #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */
  1348. #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
  1349. #define RCC_CIR_LSERDYC_Pos (17U)
  1350. #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */
  1351. #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
  1352. #define RCC_CIR_HSIRDYC_Pos (18U)
  1353. #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */
  1354. #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */
  1355. #define RCC_CIR_HSERDYC_Pos (19U)
  1356. #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */
  1357. #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
  1358. #define RCC_CIR_PLLRDYC_Pos (20U)
  1359. #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */
  1360. #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */
  1361. #define RCC_CIR_CSSC_Pos (23U)
  1362. #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */
  1363. #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */
  1364. /***************** Bit definition for RCC_APB2RSTR register *****************/
  1365. #define RCC_APB2RSTR_AFIORST_Pos (0U)
  1366. #define RCC_APB2RSTR_AFIORST_Msk (0x1UL << RCC_APB2RSTR_AFIORST_Pos) /*!< 0x00000001 */
  1367. #define RCC_APB2RSTR_AFIORST RCC_APB2RSTR_AFIORST_Msk /*!< Alternate Function I/O reset */
  1368. #define RCC_APB2RSTR_IOPARST_Pos (2U)
  1369. #define RCC_APB2RSTR_IOPARST_Msk (0x1UL << RCC_APB2RSTR_IOPARST_Pos) /*!< 0x00000004 */
  1370. #define RCC_APB2RSTR_IOPARST RCC_APB2RSTR_IOPARST_Msk /*!< I/O port A reset */
  1371. #define RCC_APB2RSTR_IOPBRST_Pos (3U)
  1372. #define RCC_APB2RSTR_IOPBRST_Msk (0x1UL << RCC_APB2RSTR_IOPBRST_Pos) /*!< 0x00000008 */
  1373. #define RCC_APB2RSTR_IOPBRST RCC_APB2RSTR_IOPBRST_Msk /*!< I/O port B reset */
  1374. #define RCC_APB2RSTR_IOPCRST_Pos (4U)
  1375. #define RCC_APB2RSTR_IOPCRST_Msk (0x1UL << RCC_APB2RSTR_IOPCRST_Pos) /*!< 0x00000010 */
  1376. #define RCC_APB2RSTR_IOPCRST RCC_APB2RSTR_IOPCRST_Msk /*!< I/O port C reset */
  1377. #define RCC_APB2RSTR_IOPDRST_Pos (5U)
  1378. #define RCC_APB2RSTR_IOPDRST_Msk (0x1UL << RCC_APB2RSTR_IOPDRST_Pos) /*!< 0x00000020 */
  1379. #define RCC_APB2RSTR_IOPDRST RCC_APB2RSTR_IOPDRST_Msk /*!< I/O port D reset */
  1380. #define RCC_APB2RSTR_ADC1RST_Pos (9U)
  1381. #define RCC_APB2RSTR_ADC1RST_Msk (0x1UL << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */
  1382. #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC 1 interface reset */
  1383. #define RCC_APB2RSTR_ADC2RST_Pos (10U)
  1384. #define RCC_APB2RSTR_ADC2RST_Msk (0x1UL << RCC_APB2RSTR_ADC2RST_Pos) /*!< 0x00000400 */
  1385. #define RCC_APB2RSTR_ADC2RST RCC_APB2RSTR_ADC2RST_Msk /*!< ADC 2 interface reset */
  1386. #define RCC_APB2RSTR_TIM1RST_Pos (11U)
  1387. #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
  1388. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 Timer reset */
  1389. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  1390. #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  1391. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI 1 reset */
  1392. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  1393. #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
  1394. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */
  1395. #define RCC_APB2RSTR_IOPERST_Pos (6U)
  1396. #define RCC_APB2RSTR_IOPERST_Msk (0x1UL << RCC_APB2RSTR_IOPERST_Pos) /*!< 0x00000040 */
  1397. #define RCC_APB2RSTR_IOPERST RCC_APB2RSTR_IOPERST_Msk /*!< I/O port E reset */
  1398. #define RCC_APB2RSTR_IOPFRST_Pos (7U)
  1399. #define RCC_APB2RSTR_IOPFRST_Msk (0x1UL << RCC_APB2RSTR_IOPFRST_Pos) /*!< 0x00000080 */
  1400. #define RCC_APB2RSTR_IOPFRST RCC_APB2RSTR_IOPFRST_Msk /*!< I/O port F reset */
  1401. #define RCC_APB2RSTR_IOPGRST_Pos (8U)
  1402. #define RCC_APB2RSTR_IOPGRST_Msk (0x1UL << RCC_APB2RSTR_IOPGRST_Pos) /*!< 0x00000100 */
  1403. #define RCC_APB2RSTR_IOPGRST RCC_APB2RSTR_IOPGRST_Msk /*!< I/O port G reset */
  1404. #define RCC_APB2RSTR_TIM8RST_Pos (13U)
  1405. #define RCC_APB2RSTR_TIM8RST_Msk (0x1UL << RCC_APB2RSTR_TIM8RST_Pos) /*!< 0x00002000 */
  1406. #define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk /*!< TIM8 Timer reset */
  1407. #define RCC_APB2RSTR_ADC3RST_Pos (15U)
  1408. #define RCC_APB2RSTR_ADC3RST_Msk (0x1UL << RCC_APB2RSTR_ADC3RST_Pos) /*!< 0x00008000 */
  1409. #define RCC_APB2RSTR_ADC3RST RCC_APB2RSTR_ADC3RST_Msk /*!< ADC3 interface reset */
  1410. #define RCC_APB2RSTR_TIM9RST_Pos (19U)
  1411. #define RCC_APB2RSTR_TIM9RST_Msk (0x1UL << RCC_APB2RSTR_TIM9RST_Pos) /*!< 0x00080000 */
  1412. #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk /*!< TIM9 Timer reset */
  1413. #define RCC_APB2RSTR_TIM10RST_Pos (20U)
  1414. #define RCC_APB2RSTR_TIM10RST_Msk (0x1UL << RCC_APB2RSTR_TIM10RST_Pos) /*!< 0x00100000 */
  1415. #define RCC_APB2RSTR_TIM10RST RCC_APB2RSTR_TIM10RST_Msk /*!< TIM10 Timer reset */
  1416. #define RCC_APB2RSTR_TIM11RST_Pos (21U)
  1417. #define RCC_APB2RSTR_TIM11RST_Msk (0x1UL << RCC_APB2RSTR_TIM11RST_Pos) /*!< 0x00200000 */
  1418. #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk /*!< TIM11 Timer reset */
  1419. /***************** Bit definition for RCC_APB1RSTR register *****************/
  1420. #define RCC_APB1RSTR_TIM2RST_Pos (0U)
  1421. #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
  1422. #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */
  1423. #define RCC_APB1RSTR_TIM3RST_Pos (1U)
  1424. #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
  1425. #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */
  1426. #define RCC_APB1RSTR_WWDGRST_Pos (11U)
  1427. #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
  1428. #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */
  1429. #define RCC_APB1RSTR_USART2RST_Pos (17U)
  1430. #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
  1431. #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */
  1432. #define RCC_APB1RSTR_I2C1RST_Pos (21U)
  1433. #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
  1434. #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */
  1435. #define RCC_APB1RSTR_CAN1RST_Pos (25U)
  1436. #define RCC_APB1RSTR_CAN1RST_Msk (0x1UL << RCC_APB1RSTR_CAN1RST_Pos) /*!< 0x02000000 */
  1437. #define RCC_APB1RSTR_CAN1RST RCC_APB1RSTR_CAN1RST_Msk /*!< CAN1 reset */
  1438. #define RCC_APB1RSTR_BKPRST_Pos (27U)
  1439. #define RCC_APB1RSTR_BKPRST_Msk (0x1UL << RCC_APB1RSTR_BKPRST_Pos) /*!< 0x08000000 */
  1440. #define RCC_APB1RSTR_BKPRST RCC_APB1RSTR_BKPRST_Msk /*!< Backup interface reset */
  1441. #define RCC_APB1RSTR_PWRRST_Pos (28U)
  1442. #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
  1443. #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */
  1444. #define RCC_APB1RSTR_TIM4RST_Pos (2U)
  1445. #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */
  1446. #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk /*!< Timer 4 reset */
  1447. #define RCC_APB1RSTR_SPI2RST_Pos (14U)
  1448. #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
  1449. #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI 2 reset */
  1450. #define RCC_APB1RSTR_USART3RST_Pos (18U)
  1451. #define RCC_APB1RSTR_USART3RST_Msk (0x1UL << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */
  1452. #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */
  1453. #define RCC_APB1RSTR_I2C2RST_Pos (22U)
  1454. #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
  1455. #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */
  1456. #define RCC_APB1RSTR_USBRST_Pos (23U)
  1457. #define RCC_APB1RSTR_USBRST_Msk (0x1UL << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */
  1458. #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB Device reset */
  1459. #define RCC_APB1RSTR_TIM5RST_Pos (3U)
  1460. #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */
  1461. #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk /*!< Timer 5 reset */
  1462. #define RCC_APB1RSTR_TIM6RST_Pos (4U)
  1463. #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
  1464. #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */
  1465. #define RCC_APB1RSTR_TIM7RST_Pos (5U)
  1466. #define RCC_APB1RSTR_TIM7RST_Msk (0x1UL << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */
  1467. #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */
  1468. #define RCC_APB1RSTR_SPI3RST_Pos (15U)
  1469. #define RCC_APB1RSTR_SPI3RST_Msk (0x1UL << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */
  1470. #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk /*!< SPI 3 reset */
  1471. #define RCC_APB1RSTR_UART4RST_Pos (19U)
  1472. #define RCC_APB1RSTR_UART4RST_Msk (0x1UL << RCC_APB1RSTR_UART4RST_Pos) /*!< 0x00080000 */
  1473. #define RCC_APB1RSTR_UART4RST RCC_APB1RSTR_UART4RST_Msk /*!< UART 4 reset */
  1474. #define RCC_APB1RSTR_UART5RST_Pos (20U)
  1475. #define RCC_APB1RSTR_UART5RST_Msk (0x1UL << RCC_APB1RSTR_UART5RST_Pos) /*!< 0x00100000 */
  1476. #define RCC_APB1RSTR_UART5RST RCC_APB1RSTR_UART5RST_Msk /*!< UART 5 reset */
  1477. #define RCC_APB1RSTR_TIM12RST_Pos (6U)
  1478. #define RCC_APB1RSTR_TIM12RST_Msk (0x1UL << RCC_APB1RSTR_TIM12RST_Pos) /*!< 0x00000040 */
  1479. #define RCC_APB1RSTR_TIM12RST RCC_APB1RSTR_TIM12RST_Msk /*!< TIM12 Timer reset */
  1480. #define RCC_APB1RSTR_TIM13RST_Pos (7U)
  1481. #define RCC_APB1RSTR_TIM13RST_Msk (0x1UL << RCC_APB1RSTR_TIM13RST_Pos) /*!< 0x00000080 */
  1482. #define RCC_APB1RSTR_TIM13RST RCC_APB1RSTR_TIM13RST_Msk /*!< TIM13 Timer reset */
  1483. #define RCC_APB1RSTR_TIM14RST_Pos (8U)
  1484. #define RCC_APB1RSTR_TIM14RST_Msk (0x1UL << RCC_APB1RSTR_TIM14RST_Pos) /*!< 0x00000100 */
  1485. #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk /*!< TIM14 Timer reset */
  1486. #define RCC_APB1RSTR_DACRST_Pos (29U)
  1487. #define RCC_APB1RSTR_DACRST_Msk (0x1UL << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */
  1488. #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC interface reset */
  1489. /****************** Bit definition for RCC_AHBENR register ******************/
  1490. #define RCC_AHBENR_DMA1EN_Pos (0U)
  1491. #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */
  1492. #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */
  1493. #define RCC_AHBENR_SRAMEN_Pos (2U)
  1494. #define RCC_AHBENR_SRAMEN_Msk (0x1UL << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */
  1495. #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */
  1496. #define RCC_AHBENR_FLITFEN_Pos (4U)
  1497. #define RCC_AHBENR_FLITFEN_Msk (0x1UL << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */
  1498. #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */
  1499. #define RCC_AHBENR_CRCEN_Pos (6U)
  1500. #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */
  1501. #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */
  1502. #define RCC_AHBENR_DMA2EN_Pos (1U)
  1503. #define RCC_AHBENR_DMA2EN_Msk (0x1UL << RCC_AHBENR_DMA2EN_Pos) /*!< 0x00000002 */
  1504. #define RCC_AHBENR_DMA2EN RCC_AHBENR_DMA2EN_Msk /*!< DMA2 clock enable */
  1505. #define RCC_AHBENR_FSMCEN_Pos (8U)
  1506. #define RCC_AHBENR_FSMCEN_Msk (0x1UL << RCC_AHBENR_FSMCEN_Pos) /*!< 0x00000100 */
  1507. #define RCC_AHBENR_FSMCEN RCC_AHBENR_FSMCEN_Msk /*!< FSMC clock enable */
  1508. #define RCC_AHBENR_SDIOEN_Pos (10U)
  1509. #define RCC_AHBENR_SDIOEN_Msk (0x1UL << RCC_AHBENR_SDIOEN_Pos) /*!< 0x00000400 */
  1510. #define RCC_AHBENR_SDIOEN RCC_AHBENR_SDIOEN_Msk /*!< SDIO clock enable */
  1511. /****************** Bit definition for RCC_APB2ENR register *****************/
  1512. #define RCC_APB2ENR_AFIOEN_Pos (0U)
  1513. #define RCC_APB2ENR_AFIOEN_Msk (0x1UL << RCC_APB2ENR_AFIOEN_Pos) /*!< 0x00000001 */
  1514. #define RCC_APB2ENR_AFIOEN RCC_APB2ENR_AFIOEN_Msk /*!< Alternate Function I/O clock enable */
  1515. #define RCC_APB2ENR_IOPAEN_Pos (2U)
  1516. #define RCC_APB2ENR_IOPAEN_Msk (0x1UL << RCC_APB2ENR_IOPAEN_Pos) /*!< 0x00000004 */
  1517. #define RCC_APB2ENR_IOPAEN RCC_APB2ENR_IOPAEN_Msk /*!< I/O port A clock enable */
  1518. #define RCC_APB2ENR_IOPBEN_Pos (3U)
  1519. #define RCC_APB2ENR_IOPBEN_Msk (0x1UL << RCC_APB2ENR_IOPBEN_Pos) /*!< 0x00000008 */
  1520. #define RCC_APB2ENR_IOPBEN RCC_APB2ENR_IOPBEN_Msk /*!< I/O port B clock enable */
  1521. #define RCC_APB2ENR_IOPCEN_Pos (4U)
  1522. #define RCC_APB2ENR_IOPCEN_Msk (0x1UL << RCC_APB2ENR_IOPCEN_Pos) /*!< 0x00000010 */
  1523. #define RCC_APB2ENR_IOPCEN RCC_APB2ENR_IOPCEN_Msk /*!< I/O port C clock enable */
  1524. #define RCC_APB2ENR_IOPDEN_Pos (5U)
  1525. #define RCC_APB2ENR_IOPDEN_Msk (0x1UL << RCC_APB2ENR_IOPDEN_Pos) /*!< 0x00000020 */
  1526. #define RCC_APB2ENR_IOPDEN RCC_APB2ENR_IOPDEN_Msk /*!< I/O port D clock enable */
  1527. #define RCC_APB2ENR_ADC1EN_Pos (9U)
  1528. #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */
  1529. #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC 1 interface clock enable */
  1530. #define RCC_APB2ENR_ADC2EN_Pos (10U)
  1531. #define RCC_APB2ENR_ADC2EN_Msk (0x1UL << RCC_APB2ENR_ADC2EN_Pos) /*!< 0x00000400 */
  1532. #define RCC_APB2ENR_ADC2EN RCC_APB2ENR_ADC2EN_Msk /*!< ADC 2 interface clock enable */
  1533. #define RCC_APB2ENR_TIM1EN_Pos (11U)
  1534. #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
  1535. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 Timer clock enable */
  1536. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  1537. #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  1538. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI 1 clock enable */
  1539. #define RCC_APB2ENR_USART1EN_Pos (14U)
  1540. #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  1541. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */
  1542. #define RCC_APB2ENR_IOPEEN_Pos (6U)
  1543. #define RCC_APB2ENR_IOPEEN_Msk (0x1UL << RCC_APB2ENR_IOPEEN_Pos) /*!< 0x00000040 */
  1544. #define RCC_APB2ENR_IOPEEN RCC_APB2ENR_IOPEEN_Msk /*!< I/O port E clock enable */
  1545. #define RCC_APB2ENR_IOPFEN_Pos (7U)
  1546. #define RCC_APB2ENR_IOPFEN_Msk (0x1UL << RCC_APB2ENR_IOPFEN_Pos) /*!< 0x00000080 */
  1547. #define RCC_APB2ENR_IOPFEN RCC_APB2ENR_IOPFEN_Msk /*!< I/O port F clock enable */
  1548. #define RCC_APB2ENR_IOPGEN_Pos (8U)
  1549. #define RCC_APB2ENR_IOPGEN_Msk (0x1UL << RCC_APB2ENR_IOPGEN_Pos) /*!< 0x00000100 */
  1550. #define RCC_APB2ENR_IOPGEN RCC_APB2ENR_IOPGEN_Msk /*!< I/O port G clock enable */
  1551. #define RCC_APB2ENR_TIM8EN_Pos (13U)
  1552. #define RCC_APB2ENR_TIM8EN_Msk (0x1UL << RCC_APB2ENR_TIM8EN_Pos) /*!< 0x00002000 */
  1553. #define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk /*!< TIM8 Timer clock enable */
  1554. #define RCC_APB2ENR_ADC3EN_Pos (15U)
  1555. #define RCC_APB2ENR_ADC3EN_Msk (0x1UL << RCC_APB2ENR_ADC3EN_Pos) /*!< 0x00008000 */
  1556. #define RCC_APB2ENR_ADC3EN RCC_APB2ENR_ADC3EN_Msk /*!< DMA1 clock enable */
  1557. #define RCC_APB2ENR_TIM9EN_Pos (19U)
  1558. #define RCC_APB2ENR_TIM9EN_Msk (0x1UL << RCC_APB2ENR_TIM9EN_Pos) /*!< 0x00080000 */
  1559. #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk /*!< TIM9 Timer clock enable */
  1560. #define RCC_APB2ENR_TIM10EN_Pos (20U)
  1561. #define RCC_APB2ENR_TIM10EN_Msk (0x1UL << RCC_APB2ENR_TIM10EN_Pos) /*!< 0x00100000 */
  1562. #define RCC_APB2ENR_TIM10EN RCC_APB2ENR_TIM10EN_Msk /*!< TIM10 Timer clock enable */
  1563. #define RCC_APB2ENR_TIM11EN_Pos (21U)
  1564. #define RCC_APB2ENR_TIM11EN_Msk (0x1UL << RCC_APB2ENR_TIM11EN_Pos) /*!< 0x00200000 */
  1565. #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk /*!< TIM11 Timer clock enable */
  1566. /***************** Bit definition for RCC_APB1ENR register ******************/
  1567. #define RCC_APB1ENR_TIM2EN_Pos (0U)
  1568. #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
  1569. #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/
  1570. #define RCC_APB1ENR_TIM3EN_Pos (1U)
  1571. #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
  1572. #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */
  1573. #define RCC_APB1ENR_WWDGEN_Pos (11U)
  1574. #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
  1575. #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */
  1576. #define RCC_APB1ENR_USART2EN_Pos (17U)
  1577. #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
  1578. #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */
  1579. #define RCC_APB1ENR_I2C1EN_Pos (21U)
  1580. #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
  1581. #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */
  1582. #define RCC_APB1ENR_CAN1EN_Pos (25U)
  1583. #define RCC_APB1ENR_CAN1EN_Msk (0x1UL << RCC_APB1ENR_CAN1EN_Pos) /*!< 0x02000000 */
  1584. #define RCC_APB1ENR_CAN1EN RCC_APB1ENR_CAN1EN_Msk /*!< CAN1 clock enable */
  1585. #define RCC_APB1ENR_BKPEN_Pos (27U)
  1586. #define RCC_APB1ENR_BKPEN_Msk (0x1UL << RCC_APB1ENR_BKPEN_Pos) /*!< 0x08000000 */
  1587. #define RCC_APB1ENR_BKPEN RCC_APB1ENR_BKPEN_Msk /*!< Backup interface clock enable */
  1588. #define RCC_APB1ENR_PWREN_Pos (28U)
  1589. #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
  1590. #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */
  1591. #define RCC_APB1ENR_TIM4EN_Pos (2U)
  1592. #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */
  1593. #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk /*!< Timer 4 clock enable */
  1594. #define RCC_APB1ENR_SPI2EN_Pos (14U)
  1595. #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
  1596. #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI 2 clock enable */
  1597. #define RCC_APB1ENR_USART3EN_Pos (18U)
  1598. #define RCC_APB1ENR_USART3EN_Msk (0x1UL << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */
  1599. #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART 3 clock enable */
  1600. #define RCC_APB1ENR_I2C2EN_Pos (22U)
  1601. #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
  1602. #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C 2 clock enable */
  1603. #define RCC_APB1ENR_USBEN_Pos (23U)
  1604. #define RCC_APB1ENR_USBEN_Msk (0x1UL << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */
  1605. #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB Device clock enable */
  1606. #define RCC_APB1ENR_TIM5EN_Pos (3U)
  1607. #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */
  1608. #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk /*!< Timer 5 clock enable */
  1609. #define RCC_APB1ENR_TIM6EN_Pos (4U)
  1610. #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
  1611. #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */
  1612. #define RCC_APB1ENR_TIM7EN_Pos (5U)
  1613. #define RCC_APB1ENR_TIM7EN_Msk (0x1UL << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */
  1614. #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */
  1615. #define RCC_APB1ENR_SPI3EN_Pos (15U)
  1616. #define RCC_APB1ENR_SPI3EN_Msk (0x1UL << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */
  1617. #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk /*!< SPI 3 clock enable */
  1618. #define RCC_APB1ENR_UART4EN_Pos (19U)
  1619. #define RCC_APB1ENR_UART4EN_Msk (0x1UL << RCC_APB1ENR_UART4EN_Pos) /*!< 0x00080000 */
  1620. #define RCC_APB1ENR_UART4EN RCC_APB1ENR_UART4EN_Msk /*!< UART 4 clock enable */
  1621. #define RCC_APB1ENR_UART5EN_Pos (20U)
  1622. #define RCC_APB1ENR_UART5EN_Msk (0x1UL << RCC_APB1ENR_UART5EN_Pos) /*!< 0x00100000 */
  1623. #define RCC_APB1ENR_UART5EN RCC_APB1ENR_UART5EN_Msk /*!< UART 5 clock enable */
  1624. #define RCC_APB1ENR_TIM12EN_Pos (6U)
  1625. #define RCC_APB1ENR_TIM12EN_Msk (0x1UL << RCC_APB1ENR_TIM12EN_Pos) /*!< 0x00000040 */
  1626. #define RCC_APB1ENR_TIM12EN RCC_APB1ENR_TIM12EN_Msk /*!< TIM12 Timer clock enable */
  1627. #define RCC_APB1ENR_TIM13EN_Pos (7U)
  1628. #define RCC_APB1ENR_TIM13EN_Msk (0x1UL << RCC_APB1ENR_TIM13EN_Pos) /*!< 0x00000080 */
  1629. #define RCC_APB1ENR_TIM13EN RCC_APB1ENR_TIM13EN_Msk /*!< TIM13 Timer clock enable */
  1630. #define RCC_APB1ENR_TIM14EN_Pos (8U)
  1631. #define RCC_APB1ENR_TIM14EN_Msk (0x1UL << RCC_APB1ENR_TIM14EN_Pos) /*!< 0x00000100 */
  1632. #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk /*!< TIM14 Timer clock enable */
  1633. #define RCC_APB1ENR_DACEN_Pos (29U)
  1634. #define RCC_APB1ENR_DACEN_Msk (0x1UL << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */
  1635. #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC interface clock enable */
  1636. /******************* Bit definition for RCC_BDCR register *******************/
  1637. #define RCC_BDCR_LSEON_Pos (0U)
  1638. #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  1639. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */
  1640. #define RCC_BDCR_LSERDY_Pos (1U)
  1641. #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  1642. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */
  1643. #define RCC_BDCR_LSEBYP_Pos (2U)
  1644. #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  1645. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */
  1646. #define RCC_BDCR_RTCSEL_Pos (8U)
  1647. #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  1648. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */
  1649. #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  1650. #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  1651. /*!< RTC configuration */
  1652. #define RCC_BDCR_RTCSEL_NOCLOCK 0x00000000U /*!< No clock */
  1653. #define RCC_BDCR_RTCSEL_LSE 0x00000100U /*!< LSE oscillator clock used as RTC clock */
  1654. #define RCC_BDCR_RTCSEL_LSI 0x00000200U /*!< LSI oscillator clock used as RTC clock */
  1655. #define RCC_BDCR_RTCSEL_HSE 0x00000300U /*!< HSE oscillator clock divided by 128 used as RTC clock */
  1656. #define RCC_BDCR_RTCEN_Pos (15U)
  1657. #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  1658. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */
  1659. #define RCC_BDCR_BDRST_Pos (16U)
  1660. #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  1661. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */
  1662. /******************* Bit definition for RCC_CSR register ********************/
  1663. #define RCC_CSR_LSION_Pos (0U)
  1664. #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  1665. #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */
  1666. #define RCC_CSR_LSIRDY_Pos (1U)
  1667. #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  1668. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */
  1669. #define RCC_CSR_RMVF_Pos (24U)
  1670. #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */
  1671. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */
  1672. #define RCC_CSR_PINRSTF_Pos (26U)
  1673. #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  1674. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */
  1675. #define RCC_CSR_PORRSTF_Pos (27U)
  1676. #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
  1677. #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */
  1678. #define RCC_CSR_SFTRSTF_Pos (28U)
  1679. #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  1680. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */
  1681. #define RCC_CSR_IWDGRSTF_Pos (29U)
  1682. #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  1683. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */
  1684. #define RCC_CSR_WWDGRSTF_Pos (30U)
  1685. #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  1686. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */
  1687. #define RCC_CSR_LPWRRSTF_Pos (31U)
  1688. #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  1689. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */
  1690. /******************************************************************************/
  1691. /* */
  1692. /* General Purpose and Alternate Function I/O */
  1693. /* */
  1694. /******************************************************************************/
  1695. /******************* Bit definition for GPIO_CRL register *******************/
  1696. #define GPIO_CRL_MODE_Pos (0U)
  1697. #define GPIO_CRL_MODE_Msk (0x33333333UL << GPIO_CRL_MODE_Pos) /*!< 0x33333333 */
  1698. #define GPIO_CRL_MODE GPIO_CRL_MODE_Msk /*!< Port x mode bits */
  1699. #define GPIO_CRL_MODE0_Pos (0U)
  1700. #define GPIO_CRL_MODE0_Msk (0x3UL << GPIO_CRL_MODE0_Pos) /*!< 0x00000003 */
  1701. #define GPIO_CRL_MODE0 GPIO_CRL_MODE0_Msk /*!< MODE0[1:0] bits (Port x mode bits, pin 0) */
  1702. #define GPIO_CRL_MODE0_0 (0x1UL << GPIO_CRL_MODE0_Pos) /*!< 0x00000001 */
  1703. #define GPIO_CRL_MODE0_1 (0x2UL << GPIO_CRL_MODE0_Pos) /*!< 0x00000002 */
  1704. #define GPIO_CRL_MODE1_Pos (4U)
  1705. #define GPIO_CRL_MODE1_Msk (0x3UL << GPIO_CRL_MODE1_Pos) /*!< 0x00000030 */
  1706. #define GPIO_CRL_MODE1 GPIO_CRL_MODE1_Msk /*!< MODE1[1:0] bits (Port x mode bits, pin 1) */
  1707. #define GPIO_CRL_MODE1_0 (0x1UL << GPIO_CRL_MODE1_Pos) /*!< 0x00000010 */
  1708. #define GPIO_CRL_MODE1_1 (0x2UL << GPIO_CRL_MODE1_Pos) /*!< 0x00000020 */
  1709. #define GPIO_CRL_MODE2_Pos (8U)
  1710. #define GPIO_CRL_MODE2_Msk (0x3UL << GPIO_CRL_MODE2_Pos) /*!< 0x00000300 */
  1711. #define GPIO_CRL_MODE2 GPIO_CRL_MODE2_Msk /*!< MODE2[1:0] bits (Port x mode bits, pin 2) */
  1712. #define GPIO_CRL_MODE2_0 (0x1UL << GPIO_CRL_MODE2_Pos) /*!< 0x00000100 */
  1713. #define GPIO_CRL_MODE2_1 (0x2UL << GPIO_CRL_MODE2_Pos) /*!< 0x00000200 */
  1714. #define GPIO_CRL_MODE3_Pos (12U)
  1715. #define GPIO_CRL_MODE3_Msk (0x3UL << GPIO_CRL_MODE3_Pos) /*!< 0x00003000 */
  1716. #define GPIO_CRL_MODE3 GPIO_CRL_MODE3_Msk /*!< MODE3[1:0] bits (Port x mode bits, pin 3) */
  1717. #define GPIO_CRL_MODE3_0 (0x1UL << GPIO_CRL_MODE3_Pos) /*!< 0x00001000 */
  1718. #define GPIO_CRL_MODE3_1 (0x2UL << GPIO_CRL_MODE3_Pos) /*!< 0x00002000 */
  1719. #define GPIO_CRL_MODE4_Pos (16U)
  1720. #define GPIO_CRL_MODE4_Msk (0x3UL << GPIO_CRL_MODE4_Pos) /*!< 0x00030000 */
  1721. #define GPIO_CRL_MODE4 GPIO_CRL_MODE4_Msk /*!< MODE4[1:0] bits (Port x mode bits, pin 4) */
  1722. #define GPIO_CRL_MODE4_0 (0x1UL << GPIO_CRL_MODE4_Pos) /*!< 0x00010000 */
  1723. #define GPIO_CRL_MODE4_1 (0x2UL << GPIO_CRL_MODE4_Pos) /*!< 0x00020000 */
  1724. #define GPIO_CRL_MODE5_Pos (20U)
  1725. #define GPIO_CRL_MODE5_Msk (0x3UL << GPIO_CRL_MODE5_Pos) /*!< 0x00300000 */
  1726. #define GPIO_CRL_MODE5 GPIO_CRL_MODE5_Msk /*!< MODE5[1:0] bits (Port x mode bits, pin 5) */
  1727. #define GPIO_CRL_MODE5_0 (0x1UL << GPIO_CRL_MODE5_Pos) /*!< 0x00100000 */
  1728. #define GPIO_CRL_MODE5_1 (0x2UL << GPIO_CRL_MODE5_Pos) /*!< 0x00200000 */
  1729. #define GPIO_CRL_MODE6_Pos (24U)
  1730. #define GPIO_CRL_MODE6_Msk (0x3UL << GPIO_CRL_MODE6_Pos) /*!< 0x03000000 */
  1731. #define GPIO_CRL_MODE6 GPIO_CRL_MODE6_Msk /*!< MODE6[1:0] bits (Port x mode bits, pin 6) */
  1732. #define GPIO_CRL_MODE6_0 (0x1UL << GPIO_CRL_MODE6_Pos) /*!< 0x01000000 */
  1733. #define GPIO_CRL_MODE6_1 (0x2UL << GPIO_CRL_MODE6_Pos) /*!< 0x02000000 */
  1734. #define GPIO_CRL_MODE7_Pos (28U)
  1735. #define GPIO_CRL_MODE7_Msk (0x3UL << GPIO_CRL_MODE7_Pos) /*!< 0x30000000 */
  1736. #define GPIO_CRL_MODE7 GPIO_CRL_MODE7_Msk /*!< MODE7[1:0] bits (Port x mode bits, pin 7) */
  1737. #define GPIO_CRL_MODE7_0 (0x1UL << GPIO_CRL_MODE7_Pos) /*!< 0x10000000 */
  1738. #define GPIO_CRL_MODE7_1 (0x2UL << GPIO_CRL_MODE7_Pos) /*!< 0x20000000 */
  1739. #define GPIO_CRL_CNF_Pos (2U)
  1740. #define GPIO_CRL_CNF_Msk (0x33333333UL << GPIO_CRL_CNF_Pos) /*!< 0xCCCCCCCC */
  1741. #define GPIO_CRL_CNF GPIO_CRL_CNF_Msk /*!< Port x configuration bits */
  1742. #define GPIO_CRL_CNF0_Pos (2U)
  1743. #define GPIO_CRL_CNF0_Msk (0x3UL << GPIO_CRL_CNF0_Pos) /*!< 0x0000000C */
  1744. #define GPIO_CRL_CNF0 GPIO_CRL_CNF0_Msk /*!< CNF0[1:0] bits (Port x configuration bits, pin 0) */
  1745. #define GPIO_CRL_CNF0_0 (0x1UL << GPIO_CRL_CNF0_Pos) /*!< 0x00000004 */
  1746. #define GPIO_CRL_CNF0_1 (0x2UL << GPIO_CRL_CNF0_Pos) /*!< 0x00000008 */
  1747. #define GPIO_CRL_CNF1_Pos (6U)
  1748. #define GPIO_CRL_CNF1_Msk (0x3UL << GPIO_CRL_CNF1_Pos) /*!< 0x000000C0 */
  1749. #define GPIO_CRL_CNF1 GPIO_CRL_CNF1_Msk /*!< CNF1[1:0] bits (Port x configuration bits, pin 1) */
  1750. #define GPIO_CRL_CNF1_0 (0x1UL << GPIO_CRL_CNF1_Pos) /*!< 0x00000040 */
  1751. #define GPIO_CRL_CNF1_1 (0x2UL << GPIO_CRL_CNF1_Pos) /*!< 0x00000080 */
  1752. #define GPIO_CRL_CNF2_Pos (10U)
  1753. #define GPIO_CRL_CNF2_Msk (0x3UL << GPIO_CRL_CNF2_Pos) /*!< 0x00000C00 */
  1754. #define GPIO_CRL_CNF2 GPIO_CRL_CNF2_Msk /*!< CNF2[1:0] bits (Port x configuration bits, pin 2) */
  1755. #define GPIO_CRL_CNF2_0 (0x1UL << GPIO_CRL_CNF2_Pos) /*!< 0x00000400 */
  1756. #define GPIO_CRL_CNF2_1 (0x2UL << GPIO_CRL_CNF2_Pos) /*!< 0x00000800 */
  1757. #define GPIO_CRL_CNF3_Pos (14U)
  1758. #define GPIO_CRL_CNF3_Msk (0x3UL << GPIO_CRL_CNF3_Pos) /*!< 0x0000C000 */
  1759. #define GPIO_CRL_CNF3 GPIO_CRL_CNF3_Msk /*!< CNF3[1:0] bits (Port x configuration bits, pin 3) */
  1760. #define GPIO_CRL_CNF3_0 (0x1UL << GPIO_CRL_CNF3_Pos) /*!< 0x00004000 */
  1761. #define GPIO_CRL_CNF3_1 (0x2UL << GPIO_CRL_CNF3_Pos) /*!< 0x00008000 */
  1762. #define GPIO_CRL_CNF4_Pos (18U)
  1763. #define GPIO_CRL_CNF4_Msk (0x3UL << GPIO_CRL_CNF4_Pos) /*!< 0x000C0000 */
  1764. #define GPIO_CRL_CNF4 GPIO_CRL_CNF4_Msk /*!< CNF4[1:0] bits (Port x configuration bits, pin 4) */
  1765. #define GPIO_CRL_CNF4_0 (0x1UL << GPIO_CRL_CNF4_Pos) /*!< 0x00040000 */
  1766. #define GPIO_CRL_CNF4_1 (0x2UL << GPIO_CRL_CNF4_Pos) /*!< 0x00080000 */
  1767. #define GPIO_CRL_CNF5_Pos (22U)
  1768. #define GPIO_CRL_CNF5_Msk (0x3UL << GPIO_CRL_CNF5_Pos) /*!< 0x00C00000 */
  1769. #define GPIO_CRL_CNF5 GPIO_CRL_CNF5_Msk /*!< CNF5[1:0] bits (Port x configuration bits, pin 5) */
  1770. #define GPIO_CRL_CNF5_0 (0x1UL << GPIO_CRL_CNF5_Pos) /*!< 0x00400000 */
  1771. #define GPIO_CRL_CNF5_1 (0x2UL << GPIO_CRL_CNF5_Pos) /*!< 0x00800000 */
  1772. #define GPIO_CRL_CNF6_Pos (26U)
  1773. #define GPIO_CRL_CNF6_Msk (0x3UL << GPIO_CRL_CNF6_Pos) /*!< 0x0C000000 */
  1774. #define GPIO_CRL_CNF6 GPIO_CRL_CNF6_Msk /*!< CNF6[1:0] bits (Port x configuration bits, pin 6) */
  1775. #define GPIO_CRL_CNF6_0 (0x1UL << GPIO_CRL_CNF6_Pos) /*!< 0x04000000 */
  1776. #define GPIO_CRL_CNF6_1 (0x2UL << GPIO_CRL_CNF6_Pos) /*!< 0x08000000 */
  1777. #define GPIO_CRL_CNF7_Pos (30U)
  1778. #define GPIO_CRL_CNF7_Msk (0x3UL << GPIO_CRL_CNF7_Pos) /*!< 0xC0000000 */
  1779. #define GPIO_CRL_CNF7 GPIO_CRL_CNF7_Msk /*!< CNF7[1:0] bits (Port x configuration bits, pin 7) */
  1780. #define GPIO_CRL_CNF7_0 (0x1UL << GPIO_CRL_CNF7_Pos) /*!< 0x40000000 */
  1781. #define GPIO_CRL_CNF7_1 (0x2UL << GPIO_CRL_CNF7_Pos) /*!< 0x80000000 */
  1782. /******************* Bit definition for GPIO_CRH register *******************/
  1783. #define GPIO_CRH_MODE_Pos (0U)
  1784. #define GPIO_CRH_MODE_Msk (0x33333333UL << GPIO_CRH_MODE_Pos) /*!< 0x33333333 */
  1785. #define GPIO_CRH_MODE GPIO_CRH_MODE_Msk /*!< Port x mode bits */
  1786. #define GPIO_CRH_MODE8_Pos (0U)
  1787. #define GPIO_CRH_MODE8_Msk (0x3UL << GPIO_CRH_MODE8_Pos) /*!< 0x00000003 */
  1788. #define GPIO_CRH_MODE8 GPIO_CRH_MODE8_Msk /*!< MODE8[1:0] bits (Port x mode bits, pin 8) */
  1789. #define GPIO_CRH_MODE8_0 (0x1UL << GPIO_CRH_MODE8_Pos) /*!< 0x00000001 */
  1790. #define GPIO_CRH_MODE8_1 (0x2UL << GPIO_CRH_MODE8_Pos) /*!< 0x00000002 */
  1791. #define GPIO_CRH_MODE9_Pos (4U)
  1792. #define GPIO_CRH_MODE9_Msk (0x3UL << GPIO_CRH_MODE9_Pos) /*!< 0x00000030 */
  1793. #define GPIO_CRH_MODE9 GPIO_CRH_MODE9_Msk /*!< MODE9[1:0] bits (Port x mode bits, pin 9) */
  1794. #define GPIO_CRH_MODE9_0 (0x1UL << GPIO_CRH_MODE9_Pos) /*!< 0x00000010 */
  1795. #define GPIO_CRH_MODE9_1 (0x2UL << GPIO_CRH_MODE9_Pos) /*!< 0x00000020 */
  1796. #define GPIO_CRH_MODE10_Pos (8U)
  1797. #define GPIO_CRH_MODE10_Msk (0x3UL << GPIO_CRH_MODE10_Pos) /*!< 0x00000300 */
  1798. #define GPIO_CRH_MODE10 GPIO_CRH_MODE10_Msk /*!< MODE10[1:0] bits (Port x mode bits, pin 10) */
  1799. #define GPIO_CRH_MODE10_0 (0x1UL << GPIO_CRH_MODE10_Pos) /*!< 0x00000100 */
  1800. #define GPIO_CRH_MODE10_1 (0x2UL << GPIO_CRH_MODE10_Pos) /*!< 0x00000200 */
  1801. #define GPIO_CRH_MODE11_Pos (12U)
  1802. #define GPIO_CRH_MODE11_Msk (0x3UL << GPIO_CRH_MODE11_Pos) /*!< 0x00003000 */
  1803. #define GPIO_CRH_MODE11 GPIO_CRH_MODE11_Msk /*!< MODE11[1:0] bits (Port x mode bits, pin 11) */
  1804. #define GPIO_CRH_MODE11_0 (0x1UL << GPIO_CRH_MODE11_Pos) /*!< 0x00001000 */
  1805. #define GPIO_CRH_MODE11_1 (0x2UL << GPIO_CRH_MODE11_Pos) /*!< 0x00002000 */
  1806. #define GPIO_CRH_MODE12_Pos (16U)
  1807. #define GPIO_CRH_MODE12_Msk (0x3UL << GPIO_CRH_MODE12_Pos) /*!< 0x00030000 */
  1808. #define GPIO_CRH_MODE12 GPIO_CRH_MODE12_Msk /*!< MODE12[1:0] bits (Port x mode bits, pin 12) */
  1809. #define GPIO_CRH_MODE12_0 (0x1UL << GPIO_CRH_MODE12_Pos) /*!< 0x00010000 */
  1810. #define GPIO_CRH_MODE12_1 (0x2UL << GPIO_CRH_MODE12_Pos) /*!< 0x00020000 */
  1811. #define GPIO_CRH_MODE13_Pos (20U)
  1812. #define GPIO_CRH_MODE13_Msk (0x3UL << GPIO_CRH_MODE13_Pos) /*!< 0x00300000 */
  1813. #define GPIO_CRH_MODE13 GPIO_CRH_MODE13_Msk /*!< MODE13[1:0] bits (Port x mode bits, pin 13) */
  1814. #define GPIO_CRH_MODE13_0 (0x1UL << GPIO_CRH_MODE13_Pos) /*!< 0x00100000 */
  1815. #define GPIO_CRH_MODE13_1 (0x2UL << GPIO_CRH_MODE13_Pos) /*!< 0x00200000 */
  1816. #define GPIO_CRH_MODE14_Pos (24U)
  1817. #define GPIO_CRH_MODE14_Msk (0x3UL << GPIO_CRH_MODE14_Pos) /*!< 0x03000000 */
  1818. #define GPIO_CRH_MODE14 GPIO_CRH_MODE14_Msk /*!< MODE14[1:0] bits (Port x mode bits, pin 14) */
  1819. #define GPIO_CRH_MODE14_0 (0x1UL << GPIO_CRH_MODE14_Pos) /*!< 0x01000000 */
  1820. #define GPIO_CRH_MODE14_1 (0x2UL << GPIO_CRH_MODE14_Pos) /*!< 0x02000000 */
  1821. #define GPIO_CRH_MODE15_Pos (28U)
  1822. #define GPIO_CRH_MODE15_Msk (0x3UL << GPIO_CRH_MODE15_Pos) /*!< 0x30000000 */
  1823. #define GPIO_CRH_MODE15 GPIO_CRH_MODE15_Msk /*!< MODE15[1:0] bits (Port x mode bits, pin 15) */
  1824. #define GPIO_CRH_MODE15_0 (0x1UL << GPIO_CRH_MODE15_Pos) /*!< 0x10000000 */
  1825. #define GPIO_CRH_MODE15_1 (0x2UL << GPIO_CRH_MODE15_Pos) /*!< 0x20000000 */
  1826. #define GPIO_CRH_CNF_Pos (2U)
  1827. #define GPIO_CRH_CNF_Msk (0x33333333UL << GPIO_CRH_CNF_Pos) /*!< 0xCCCCCCCC */
  1828. #define GPIO_CRH_CNF GPIO_CRH_CNF_Msk /*!< Port x configuration bits */
  1829. #define GPIO_CRH_CNF8_Pos (2U)
  1830. #define GPIO_CRH_CNF8_Msk (0x3UL << GPIO_CRH_CNF8_Pos) /*!< 0x0000000C */
  1831. #define GPIO_CRH_CNF8 GPIO_CRH_CNF8_Msk /*!< CNF8[1:0] bits (Port x configuration bits, pin 8) */
  1832. #define GPIO_CRH_CNF8_0 (0x1UL << GPIO_CRH_CNF8_Pos) /*!< 0x00000004 */
  1833. #define GPIO_CRH_CNF8_1 (0x2UL << GPIO_CRH_CNF8_Pos) /*!< 0x00000008 */
  1834. #define GPIO_CRH_CNF9_Pos (6U)
  1835. #define GPIO_CRH_CNF9_Msk (0x3UL << GPIO_CRH_CNF9_Pos) /*!< 0x000000C0 */
  1836. #define GPIO_CRH_CNF9 GPIO_CRH_CNF9_Msk /*!< CNF9[1:0] bits (Port x configuration bits, pin 9) */
  1837. #define GPIO_CRH_CNF9_0 (0x1UL << GPIO_CRH_CNF9_Pos) /*!< 0x00000040 */
  1838. #define GPIO_CRH_CNF9_1 (0x2UL << GPIO_CRH_CNF9_Pos) /*!< 0x00000080 */
  1839. #define GPIO_CRH_CNF10_Pos (10U)
  1840. #define GPIO_CRH_CNF10_Msk (0x3UL << GPIO_CRH_CNF10_Pos) /*!< 0x00000C00 */
  1841. #define GPIO_CRH_CNF10 GPIO_CRH_CNF10_Msk /*!< CNF10[1:0] bits (Port x configuration bits, pin 10) */
  1842. #define GPIO_CRH_CNF10_0 (0x1UL << GPIO_CRH_CNF10_Pos) /*!< 0x00000400 */
  1843. #define GPIO_CRH_CNF10_1 (0x2UL << GPIO_CRH_CNF10_Pos) /*!< 0x00000800 */
  1844. #define GPIO_CRH_CNF11_Pos (14U)
  1845. #define GPIO_CRH_CNF11_Msk (0x3UL << GPIO_CRH_CNF11_Pos) /*!< 0x0000C000 */
  1846. #define GPIO_CRH_CNF11 GPIO_CRH_CNF11_Msk /*!< CNF11[1:0] bits (Port x configuration bits, pin 11) */
  1847. #define GPIO_CRH_CNF11_0 (0x1UL << GPIO_CRH_CNF11_Pos) /*!< 0x00004000 */
  1848. #define GPIO_CRH_CNF11_1 (0x2UL << GPIO_CRH_CNF11_Pos) /*!< 0x00008000 */
  1849. #define GPIO_CRH_CNF12_Pos (18U)
  1850. #define GPIO_CRH_CNF12_Msk (0x3UL << GPIO_CRH_CNF12_Pos) /*!< 0x000C0000 */
  1851. #define GPIO_CRH_CNF12 GPIO_CRH_CNF12_Msk /*!< CNF12[1:0] bits (Port x configuration bits, pin 12) */
  1852. #define GPIO_CRH_CNF12_0 (0x1UL << GPIO_CRH_CNF12_Pos) /*!< 0x00040000 */
  1853. #define GPIO_CRH_CNF12_1 (0x2UL << GPIO_CRH_CNF12_Pos) /*!< 0x00080000 */
  1854. #define GPIO_CRH_CNF13_Pos (22U)
  1855. #define GPIO_CRH_CNF13_Msk (0x3UL << GPIO_CRH_CNF13_Pos) /*!< 0x00C00000 */
  1856. #define GPIO_CRH_CNF13 GPIO_CRH_CNF13_Msk /*!< CNF13[1:0] bits (Port x configuration bits, pin 13) */
  1857. #define GPIO_CRH_CNF13_0 (0x1UL << GPIO_CRH_CNF13_Pos) /*!< 0x00400000 */
  1858. #define GPIO_CRH_CNF13_1 (0x2UL << GPIO_CRH_CNF13_Pos) /*!< 0x00800000 */
  1859. #define GPIO_CRH_CNF14_Pos (26U)
  1860. #define GPIO_CRH_CNF14_Msk (0x3UL << GPIO_CRH_CNF14_Pos) /*!< 0x0C000000 */
  1861. #define GPIO_CRH_CNF14 GPIO_CRH_CNF14_Msk /*!< CNF14[1:0] bits (Port x configuration bits, pin 14) */
  1862. #define GPIO_CRH_CNF14_0 (0x1UL << GPIO_CRH_CNF14_Pos) /*!< 0x04000000 */
  1863. #define GPIO_CRH_CNF14_1 (0x2UL << GPIO_CRH_CNF14_Pos) /*!< 0x08000000 */
  1864. #define GPIO_CRH_CNF15_Pos (30U)
  1865. #define GPIO_CRH_CNF15_Msk (0x3UL << GPIO_CRH_CNF15_Pos) /*!< 0xC0000000 */
  1866. #define GPIO_CRH_CNF15 GPIO_CRH_CNF15_Msk /*!< CNF15[1:0] bits (Port x configuration bits, pin 15) */
  1867. #define GPIO_CRH_CNF15_0 (0x1UL << GPIO_CRH_CNF15_Pos) /*!< 0x40000000 */
  1868. #define GPIO_CRH_CNF15_1 (0x2UL << GPIO_CRH_CNF15_Pos) /*!< 0x80000000 */
  1869. /*!<****************** Bit definition for GPIO_IDR register *******************/
  1870. #define GPIO_IDR_IDR0_Pos (0U)
  1871. #define GPIO_IDR_IDR0_Msk (0x1UL << GPIO_IDR_IDR0_Pos) /*!< 0x00000001 */
  1872. #define GPIO_IDR_IDR0 GPIO_IDR_IDR0_Msk /*!< Port input data, bit 0 */
  1873. #define GPIO_IDR_IDR1_Pos (1U)
  1874. #define GPIO_IDR_IDR1_Msk (0x1UL << GPIO_IDR_IDR1_Pos) /*!< 0x00000002 */
  1875. #define GPIO_IDR_IDR1 GPIO_IDR_IDR1_Msk /*!< Port input data, bit 1 */
  1876. #define GPIO_IDR_IDR2_Pos (2U)
  1877. #define GPIO_IDR_IDR2_Msk (0x1UL << GPIO_IDR_IDR2_Pos) /*!< 0x00000004 */
  1878. #define GPIO_IDR_IDR2 GPIO_IDR_IDR2_Msk /*!< Port input data, bit 2 */
  1879. #define GPIO_IDR_IDR3_Pos (3U)
  1880. #define GPIO_IDR_IDR3_Msk (0x1UL << GPIO_IDR_IDR3_Pos) /*!< 0x00000008 */
  1881. #define GPIO_IDR_IDR3 GPIO_IDR_IDR3_Msk /*!< Port input data, bit 3 */
  1882. #define GPIO_IDR_IDR4_Pos (4U)
  1883. #define GPIO_IDR_IDR4_Msk (0x1UL << GPIO_IDR_IDR4_Pos) /*!< 0x00000010 */
  1884. #define GPIO_IDR_IDR4 GPIO_IDR_IDR4_Msk /*!< Port input data, bit 4 */
  1885. #define GPIO_IDR_IDR5_Pos (5U)
  1886. #define GPIO_IDR_IDR5_Msk (0x1UL << GPIO_IDR_IDR5_Pos) /*!< 0x00000020 */
  1887. #define GPIO_IDR_IDR5 GPIO_IDR_IDR5_Msk /*!< Port input data, bit 5 */
  1888. #define GPIO_IDR_IDR6_Pos (6U)
  1889. #define GPIO_IDR_IDR6_Msk (0x1UL << GPIO_IDR_IDR6_Pos) /*!< 0x00000040 */
  1890. #define GPIO_IDR_IDR6 GPIO_IDR_IDR6_Msk /*!< Port input data, bit 6 */
  1891. #define GPIO_IDR_IDR7_Pos (7U)
  1892. #define GPIO_IDR_IDR7_Msk (0x1UL << GPIO_IDR_IDR7_Pos) /*!< 0x00000080 */
  1893. #define GPIO_IDR_IDR7 GPIO_IDR_IDR7_Msk /*!< Port input data, bit 7 */
  1894. #define GPIO_IDR_IDR8_Pos (8U)
  1895. #define GPIO_IDR_IDR8_Msk (0x1UL << GPIO_IDR_IDR8_Pos) /*!< 0x00000100 */
  1896. #define GPIO_IDR_IDR8 GPIO_IDR_IDR8_Msk /*!< Port input data, bit 8 */
  1897. #define GPIO_IDR_IDR9_Pos (9U)
  1898. #define GPIO_IDR_IDR9_Msk (0x1UL << GPIO_IDR_IDR9_Pos) /*!< 0x00000200 */
  1899. #define GPIO_IDR_IDR9 GPIO_IDR_IDR9_Msk /*!< Port input data, bit 9 */
  1900. #define GPIO_IDR_IDR10_Pos (10U)
  1901. #define GPIO_IDR_IDR10_Msk (0x1UL << GPIO_IDR_IDR10_Pos) /*!< 0x00000400 */
  1902. #define GPIO_IDR_IDR10 GPIO_IDR_IDR10_Msk /*!< Port input data, bit 10 */
  1903. #define GPIO_IDR_IDR11_Pos (11U)
  1904. #define GPIO_IDR_IDR11_Msk (0x1UL << GPIO_IDR_IDR11_Pos) /*!< 0x00000800 */
  1905. #define GPIO_IDR_IDR11 GPIO_IDR_IDR11_Msk /*!< Port input data, bit 11 */
  1906. #define GPIO_IDR_IDR12_Pos (12U)
  1907. #define GPIO_IDR_IDR12_Msk (0x1UL << GPIO_IDR_IDR12_Pos) /*!< 0x00001000 */
  1908. #define GPIO_IDR_IDR12 GPIO_IDR_IDR12_Msk /*!< Port input data, bit 12 */
  1909. #define GPIO_IDR_IDR13_Pos (13U)
  1910. #define GPIO_IDR_IDR13_Msk (0x1UL << GPIO_IDR_IDR13_Pos) /*!< 0x00002000 */
  1911. #define GPIO_IDR_IDR13 GPIO_IDR_IDR13_Msk /*!< Port input data, bit 13 */
  1912. #define GPIO_IDR_IDR14_Pos (14U)
  1913. #define GPIO_IDR_IDR14_Msk (0x1UL << GPIO_IDR_IDR14_Pos) /*!< 0x00004000 */
  1914. #define GPIO_IDR_IDR14 GPIO_IDR_IDR14_Msk /*!< Port input data, bit 14 */
  1915. #define GPIO_IDR_IDR15_Pos (15U)
  1916. #define GPIO_IDR_IDR15_Msk (0x1UL << GPIO_IDR_IDR15_Pos) /*!< 0x00008000 */
  1917. #define GPIO_IDR_IDR15 GPIO_IDR_IDR15_Msk /*!< Port input data, bit 15 */
  1918. /******************* Bit definition for GPIO_ODR register *******************/
  1919. #define GPIO_ODR_ODR0_Pos (0U)
  1920. #define GPIO_ODR_ODR0_Msk (0x1UL << GPIO_ODR_ODR0_Pos) /*!< 0x00000001 */
  1921. #define GPIO_ODR_ODR0 GPIO_ODR_ODR0_Msk /*!< Port output data, bit 0 */
  1922. #define GPIO_ODR_ODR1_Pos (1U)
  1923. #define GPIO_ODR_ODR1_Msk (0x1UL << GPIO_ODR_ODR1_Pos) /*!< 0x00000002 */
  1924. #define GPIO_ODR_ODR1 GPIO_ODR_ODR1_Msk /*!< Port output data, bit 1 */
  1925. #define GPIO_ODR_ODR2_Pos (2U)
  1926. #define GPIO_ODR_ODR2_Msk (0x1UL << GPIO_ODR_ODR2_Pos) /*!< 0x00000004 */
  1927. #define GPIO_ODR_ODR2 GPIO_ODR_ODR2_Msk /*!< Port output data, bit 2 */
  1928. #define GPIO_ODR_ODR3_Pos (3U)
  1929. #define GPIO_ODR_ODR3_Msk (0x1UL << GPIO_ODR_ODR3_Pos) /*!< 0x00000008 */
  1930. #define GPIO_ODR_ODR3 GPIO_ODR_ODR3_Msk /*!< Port output data, bit 3 */
  1931. #define GPIO_ODR_ODR4_Pos (4U)
  1932. #define GPIO_ODR_ODR4_Msk (0x1UL << GPIO_ODR_ODR4_Pos) /*!< 0x00000010 */
  1933. #define GPIO_ODR_ODR4 GPIO_ODR_ODR4_Msk /*!< Port output data, bit 4 */
  1934. #define GPIO_ODR_ODR5_Pos (5U)
  1935. #define GPIO_ODR_ODR5_Msk (0x1UL << GPIO_ODR_ODR5_Pos) /*!< 0x00000020 */
  1936. #define GPIO_ODR_ODR5 GPIO_ODR_ODR5_Msk /*!< Port output data, bit 5 */
  1937. #define GPIO_ODR_ODR6_Pos (6U)
  1938. #define GPIO_ODR_ODR6_Msk (0x1UL << GPIO_ODR_ODR6_Pos) /*!< 0x00000040 */
  1939. #define GPIO_ODR_ODR6 GPIO_ODR_ODR6_Msk /*!< Port output data, bit 6 */
  1940. #define GPIO_ODR_ODR7_Pos (7U)
  1941. #define GPIO_ODR_ODR7_Msk (0x1UL << GPIO_ODR_ODR7_Pos) /*!< 0x00000080 */
  1942. #define GPIO_ODR_ODR7 GPIO_ODR_ODR7_Msk /*!< Port output data, bit 7 */
  1943. #define GPIO_ODR_ODR8_Pos (8U)
  1944. #define GPIO_ODR_ODR8_Msk (0x1UL << GPIO_ODR_ODR8_Pos) /*!< 0x00000100 */
  1945. #define GPIO_ODR_ODR8 GPIO_ODR_ODR8_Msk /*!< Port output data, bit 8 */
  1946. #define GPIO_ODR_ODR9_Pos (9U)
  1947. #define GPIO_ODR_ODR9_Msk (0x1UL << GPIO_ODR_ODR9_Pos) /*!< 0x00000200 */
  1948. #define GPIO_ODR_ODR9 GPIO_ODR_ODR9_Msk /*!< Port output data, bit 9 */
  1949. #define GPIO_ODR_ODR10_Pos (10U)
  1950. #define GPIO_ODR_ODR10_Msk (0x1UL << GPIO_ODR_ODR10_Pos) /*!< 0x00000400 */
  1951. #define GPIO_ODR_ODR10 GPIO_ODR_ODR10_Msk /*!< Port output data, bit 10 */
  1952. #define GPIO_ODR_ODR11_Pos (11U)
  1953. #define GPIO_ODR_ODR11_Msk (0x1UL << GPIO_ODR_ODR11_Pos) /*!< 0x00000800 */
  1954. #define GPIO_ODR_ODR11 GPIO_ODR_ODR11_Msk /*!< Port output data, bit 11 */
  1955. #define GPIO_ODR_ODR12_Pos (12U)
  1956. #define GPIO_ODR_ODR12_Msk (0x1UL << GPIO_ODR_ODR12_Pos) /*!< 0x00001000 */
  1957. #define GPIO_ODR_ODR12 GPIO_ODR_ODR12_Msk /*!< Port output data, bit 12 */
  1958. #define GPIO_ODR_ODR13_Pos (13U)
  1959. #define GPIO_ODR_ODR13_Msk (0x1UL << GPIO_ODR_ODR13_Pos) /*!< 0x00002000 */
  1960. #define GPIO_ODR_ODR13 GPIO_ODR_ODR13_Msk /*!< Port output data, bit 13 */
  1961. #define GPIO_ODR_ODR14_Pos (14U)
  1962. #define GPIO_ODR_ODR14_Msk (0x1UL << GPIO_ODR_ODR14_Pos) /*!< 0x00004000 */
  1963. #define GPIO_ODR_ODR14 GPIO_ODR_ODR14_Msk /*!< Port output data, bit 14 */
  1964. #define GPIO_ODR_ODR15_Pos (15U)
  1965. #define GPIO_ODR_ODR15_Msk (0x1UL << GPIO_ODR_ODR15_Pos) /*!< 0x00008000 */
  1966. #define GPIO_ODR_ODR15 GPIO_ODR_ODR15_Msk /*!< Port output data, bit 15 */
  1967. /****************** Bit definition for GPIO_BSRR register *******************/
  1968. #define GPIO_BSRR_BS0_Pos (0U)
  1969. #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  1970. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk /*!< Port x Set bit 0 */
  1971. #define GPIO_BSRR_BS1_Pos (1U)
  1972. #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  1973. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk /*!< Port x Set bit 1 */
  1974. #define GPIO_BSRR_BS2_Pos (2U)
  1975. #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  1976. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk /*!< Port x Set bit 2 */
  1977. #define GPIO_BSRR_BS3_Pos (3U)
  1978. #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  1979. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk /*!< Port x Set bit 3 */
  1980. #define GPIO_BSRR_BS4_Pos (4U)
  1981. #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  1982. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk /*!< Port x Set bit 4 */
  1983. #define GPIO_BSRR_BS5_Pos (5U)
  1984. #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  1985. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk /*!< Port x Set bit 5 */
  1986. #define GPIO_BSRR_BS6_Pos (6U)
  1987. #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  1988. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk /*!< Port x Set bit 6 */
  1989. #define GPIO_BSRR_BS7_Pos (7U)
  1990. #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  1991. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk /*!< Port x Set bit 7 */
  1992. #define GPIO_BSRR_BS8_Pos (8U)
  1993. #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  1994. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk /*!< Port x Set bit 8 */
  1995. #define GPIO_BSRR_BS9_Pos (9U)
  1996. #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  1997. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk /*!< Port x Set bit 9 */
  1998. #define GPIO_BSRR_BS10_Pos (10U)
  1999. #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  2000. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk /*!< Port x Set bit 10 */
  2001. #define GPIO_BSRR_BS11_Pos (11U)
  2002. #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  2003. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk /*!< Port x Set bit 11 */
  2004. #define GPIO_BSRR_BS12_Pos (12U)
  2005. #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  2006. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk /*!< Port x Set bit 12 */
  2007. #define GPIO_BSRR_BS13_Pos (13U)
  2008. #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  2009. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk /*!< Port x Set bit 13 */
  2010. #define GPIO_BSRR_BS14_Pos (14U)
  2011. #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  2012. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk /*!< Port x Set bit 14 */
  2013. #define GPIO_BSRR_BS15_Pos (15U)
  2014. #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  2015. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk /*!< Port x Set bit 15 */
  2016. #define GPIO_BSRR_BR0_Pos (16U)
  2017. #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  2018. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk /*!< Port x Reset bit 0 */
  2019. #define GPIO_BSRR_BR1_Pos (17U)
  2020. #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  2021. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk /*!< Port x Reset bit 1 */
  2022. #define GPIO_BSRR_BR2_Pos (18U)
  2023. #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  2024. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk /*!< Port x Reset bit 2 */
  2025. #define GPIO_BSRR_BR3_Pos (19U)
  2026. #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  2027. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk /*!< Port x Reset bit 3 */
  2028. #define GPIO_BSRR_BR4_Pos (20U)
  2029. #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  2030. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk /*!< Port x Reset bit 4 */
  2031. #define GPIO_BSRR_BR5_Pos (21U)
  2032. #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  2033. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk /*!< Port x Reset bit 5 */
  2034. #define GPIO_BSRR_BR6_Pos (22U)
  2035. #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  2036. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk /*!< Port x Reset bit 6 */
  2037. #define GPIO_BSRR_BR7_Pos (23U)
  2038. #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  2039. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk /*!< Port x Reset bit 7 */
  2040. #define GPIO_BSRR_BR8_Pos (24U)
  2041. #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  2042. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk /*!< Port x Reset bit 8 */
  2043. #define GPIO_BSRR_BR9_Pos (25U)
  2044. #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  2045. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk /*!< Port x Reset bit 9 */
  2046. #define GPIO_BSRR_BR10_Pos (26U)
  2047. #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  2048. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk /*!< Port x Reset bit 10 */
  2049. #define GPIO_BSRR_BR11_Pos (27U)
  2050. #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  2051. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk /*!< Port x Reset bit 11 */
  2052. #define GPIO_BSRR_BR12_Pos (28U)
  2053. #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  2054. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk /*!< Port x Reset bit 12 */
  2055. #define GPIO_BSRR_BR13_Pos (29U)
  2056. #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  2057. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk /*!< Port x Reset bit 13 */
  2058. #define GPIO_BSRR_BR14_Pos (30U)
  2059. #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  2060. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk /*!< Port x Reset bit 14 */
  2061. #define GPIO_BSRR_BR15_Pos (31U)
  2062. #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  2063. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk /*!< Port x Reset bit 15 */
  2064. /******************* Bit definition for GPIO_BRR register *******************/
  2065. #define GPIO_BRR_BR0_Pos (0U)
  2066. #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  2067. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk /*!< Port x Reset bit 0 */
  2068. #define GPIO_BRR_BR1_Pos (1U)
  2069. #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  2070. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk /*!< Port x Reset bit 1 */
  2071. #define GPIO_BRR_BR2_Pos (2U)
  2072. #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  2073. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk /*!< Port x Reset bit 2 */
  2074. #define GPIO_BRR_BR3_Pos (3U)
  2075. #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  2076. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk /*!< Port x Reset bit 3 */
  2077. #define GPIO_BRR_BR4_Pos (4U)
  2078. #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  2079. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk /*!< Port x Reset bit 4 */
  2080. #define GPIO_BRR_BR5_Pos (5U)
  2081. #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  2082. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk /*!< Port x Reset bit 5 */
  2083. #define GPIO_BRR_BR6_Pos (6U)
  2084. #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  2085. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk /*!< Port x Reset bit 6 */
  2086. #define GPIO_BRR_BR7_Pos (7U)
  2087. #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  2088. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk /*!< Port x Reset bit 7 */
  2089. #define GPIO_BRR_BR8_Pos (8U)
  2090. #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  2091. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk /*!< Port x Reset bit 8 */
  2092. #define GPIO_BRR_BR9_Pos (9U)
  2093. #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  2094. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk /*!< Port x Reset bit 9 */
  2095. #define GPIO_BRR_BR10_Pos (10U)
  2096. #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  2097. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk /*!< Port x Reset bit 10 */
  2098. #define GPIO_BRR_BR11_Pos (11U)
  2099. #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  2100. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk /*!< Port x Reset bit 11 */
  2101. #define GPIO_BRR_BR12_Pos (12U)
  2102. #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  2103. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk /*!< Port x Reset bit 12 */
  2104. #define GPIO_BRR_BR13_Pos (13U)
  2105. #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  2106. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk /*!< Port x Reset bit 13 */
  2107. #define GPIO_BRR_BR14_Pos (14U)
  2108. #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  2109. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk /*!< Port x Reset bit 14 */
  2110. #define GPIO_BRR_BR15_Pos (15U)
  2111. #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  2112. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk /*!< Port x Reset bit 15 */
  2113. /****************** Bit definition for GPIO_LCKR register *******************/
  2114. #define GPIO_LCKR_LCK0_Pos (0U)
  2115. #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  2116. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk /*!< Port x Lock bit 0 */
  2117. #define GPIO_LCKR_LCK1_Pos (1U)
  2118. #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  2119. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk /*!< Port x Lock bit 1 */
  2120. #define GPIO_LCKR_LCK2_Pos (2U)
  2121. #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  2122. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk /*!< Port x Lock bit 2 */
  2123. #define GPIO_LCKR_LCK3_Pos (3U)
  2124. #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  2125. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk /*!< Port x Lock bit 3 */
  2126. #define GPIO_LCKR_LCK4_Pos (4U)
  2127. #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  2128. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk /*!< Port x Lock bit 4 */
  2129. #define GPIO_LCKR_LCK5_Pos (5U)
  2130. #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  2131. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk /*!< Port x Lock bit 5 */
  2132. #define GPIO_LCKR_LCK6_Pos (6U)
  2133. #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  2134. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk /*!< Port x Lock bit 6 */
  2135. #define GPIO_LCKR_LCK7_Pos (7U)
  2136. #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  2137. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk /*!< Port x Lock bit 7 */
  2138. #define GPIO_LCKR_LCK8_Pos (8U)
  2139. #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  2140. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk /*!< Port x Lock bit 8 */
  2141. #define GPIO_LCKR_LCK9_Pos (9U)
  2142. #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  2143. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk /*!< Port x Lock bit 9 */
  2144. #define GPIO_LCKR_LCK10_Pos (10U)
  2145. #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  2146. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk /*!< Port x Lock bit 10 */
  2147. #define GPIO_LCKR_LCK11_Pos (11U)
  2148. #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  2149. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk /*!< Port x Lock bit 11 */
  2150. #define GPIO_LCKR_LCK12_Pos (12U)
  2151. #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  2152. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk /*!< Port x Lock bit 12 */
  2153. #define GPIO_LCKR_LCK13_Pos (13U)
  2154. #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  2155. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk /*!< Port x Lock bit 13 */
  2156. #define GPIO_LCKR_LCK14_Pos (14U)
  2157. #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  2158. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk /*!< Port x Lock bit 14 */
  2159. #define GPIO_LCKR_LCK15_Pos (15U)
  2160. #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  2161. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk /*!< Port x Lock bit 15 */
  2162. #define GPIO_LCKR_LCKK_Pos (16U)
  2163. #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  2164. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk /*!< Lock key */
  2165. /*----------------------------------------------------------------------------*/
  2166. /****************** Bit definition for AFIO_EVCR register *******************/
  2167. #define AFIO_EVCR_PIN_Pos (0U)
  2168. #define AFIO_EVCR_PIN_Msk (0xFUL << AFIO_EVCR_PIN_Pos) /*!< 0x0000000F */
  2169. #define AFIO_EVCR_PIN AFIO_EVCR_PIN_Msk /*!< PIN[3:0] bits (Pin selection) */
  2170. #define AFIO_EVCR_PIN_0 (0x1UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000001 */
  2171. #define AFIO_EVCR_PIN_1 (0x2UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000002 */
  2172. #define AFIO_EVCR_PIN_2 (0x4UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000004 */
  2173. #define AFIO_EVCR_PIN_3 (0x8UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000008 */
  2174. /*!< PIN configuration */
  2175. #define AFIO_EVCR_PIN_PX0 0x00000000U /*!< Pin 0 selected */
  2176. #define AFIO_EVCR_PIN_PX1_Pos (0U)
  2177. #define AFIO_EVCR_PIN_PX1_Msk (0x1UL << AFIO_EVCR_PIN_PX1_Pos) /*!< 0x00000001 */
  2178. #define AFIO_EVCR_PIN_PX1 AFIO_EVCR_PIN_PX1_Msk /*!< Pin 1 selected */
  2179. #define AFIO_EVCR_PIN_PX2_Pos (1U)
  2180. #define AFIO_EVCR_PIN_PX2_Msk (0x1UL << AFIO_EVCR_PIN_PX2_Pos) /*!< 0x00000002 */
  2181. #define AFIO_EVCR_PIN_PX2 AFIO_EVCR_PIN_PX2_Msk /*!< Pin 2 selected */
  2182. #define AFIO_EVCR_PIN_PX3_Pos (0U)
  2183. #define AFIO_EVCR_PIN_PX3_Msk (0x3UL << AFIO_EVCR_PIN_PX3_Pos) /*!< 0x00000003 */
  2184. #define AFIO_EVCR_PIN_PX3 AFIO_EVCR_PIN_PX3_Msk /*!< Pin 3 selected */
  2185. #define AFIO_EVCR_PIN_PX4_Pos (2U)
  2186. #define AFIO_EVCR_PIN_PX4_Msk (0x1UL << AFIO_EVCR_PIN_PX4_Pos) /*!< 0x00000004 */
  2187. #define AFIO_EVCR_PIN_PX4 AFIO_EVCR_PIN_PX4_Msk /*!< Pin 4 selected */
  2188. #define AFIO_EVCR_PIN_PX5_Pos (0U)
  2189. #define AFIO_EVCR_PIN_PX5_Msk (0x5UL << AFIO_EVCR_PIN_PX5_Pos) /*!< 0x00000005 */
  2190. #define AFIO_EVCR_PIN_PX5 AFIO_EVCR_PIN_PX5_Msk /*!< Pin 5 selected */
  2191. #define AFIO_EVCR_PIN_PX6_Pos (1U)
  2192. #define AFIO_EVCR_PIN_PX6_Msk (0x3UL << AFIO_EVCR_PIN_PX6_Pos) /*!< 0x00000006 */
  2193. #define AFIO_EVCR_PIN_PX6 AFIO_EVCR_PIN_PX6_Msk /*!< Pin 6 selected */
  2194. #define AFIO_EVCR_PIN_PX7_Pos (0U)
  2195. #define AFIO_EVCR_PIN_PX7_Msk (0x7UL << AFIO_EVCR_PIN_PX7_Pos) /*!< 0x00000007 */
  2196. #define AFIO_EVCR_PIN_PX7 AFIO_EVCR_PIN_PX7_Msk /*!< Pin 7 selected */
  2197. #define AFIO_EVCR_PIN_PX8_Pos (3U)
  2198. #define AFIO_EVCR_PIN_PX8_Msk (0x1UL << AFIO_EVCR_PIN_PX8_Pos) /*!< 0x00000008 */
  2199. #define AFIO_EVCR_PIN_PX8 AFIO_EVCR_PIN_PX8_Msk /*!< Pin 8 selected */
  2200. #define AFIO_EVCR_PIN_PX9_Pos (0U)
  2201. #define AFIO_EVCR_PIN_PX9_Msk (0x9UL << AFIO_EVCR_PIN_PX9_Pos) /*!< 0x00000009 */
  2202. #define AFIO_EVCR_PIN_PX9 AFIO_EVCR_PIN_PX9_Msk /*!< Pin 9 selected */
  2203. #define AFIO_EVCR_PIN_PX10_Pos (1U)
  2204. #define AFIO_EVCR_PIN_PX10_Msk (0x5UL << AFIO_EVCR_PIN_PX10_Pos) /*!< 0x0000000A */
  2205. #define AFIO_EVCR_PIN_PX10 AFIO_EVCR_PIN_PX10_Msk /*!< Pin 10 selected */
  2206. #define AFIO_EVCR_PIN_PX11_Pos (0U)
  2207. #define AFIO_EVCR_PIN_PX11_Msk (0xBUL << AFIO_EVCR_PIN_PX11_Pos) /*!< 0x0000000B */
  2208. #define AFIO_EVCR_PIN_PX11 AFIO_EVCR_PIN_PX11_Msk /*!< Pin 11 selected */
  2209. #define AFIO_EVCR_PIN_PX12_Pos (2U)
  2210. #define AFIO_EVCR_PIN_PX12_Msk (0x3UL << AFIO_EVCR_PIN_PX12_Pos) /*!< 0x0000000C */
  2211. #define AFIO_EVCR_PIN_PX12 AFIO_EVCR_PIN_PX12_Msk /*!< Pin 12 selected */
  2212. #define AFIO_EVCR_PIN_PX13_Pos (0U)
  2213. #define AFIO_EVCR_PIN_PX13_Msk (0xDUL << AFIO_EVCR_PIN_PX13_Pos) /*!< 0x0000000D */
  2214. #define AFIO_EVCR_PIN_PX13 AFIO_EVCR_PIN_PX13_Msk /*!< Pin 13 selected */
  2215. #define AFIO_EVCR_PIN_PX14_Pos (1U)
  2216. #define AFIO_EVCR_PIN_PX14_Msk (0x7UL << AFIO_EVCR_PIN_PX14_Pos) /*!< 0x0000000E */
  2217. #define AFIO_EVCR_PIN_PX14 AFIO_EVCR_PIN_PX14_Msk /*!< Pin 14 selected */
  2218. #define AFIO_EVCR_PIN_PX15_Pos (0U)
  2219. #define AFIO_EVCR_PIN_PX15_Msk (0xFUL << AFIO_EVCR_PIN_PX15_Pos) /*!< 0x0000000F */
  2220. #define AFIO_EVCR_PIN_PX15 AFIO_EVCR_PIN_PX15_Msk /*!< Pin 15 selected */
  2221. #define AFIO_EVCR_PORT_Pos (4U)
  2222. #define AFIO_EVCR_PORT_Msk (0x7UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000070 */
  2223. #define AFIO_EVCR_PORT AFIO_EVCR_PORT_Msk /*!< PORT[2:0] bits (Port selection) */
  2224. #define AFIO_EVCR_PORT_0 (0x1UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000010 */
  2225. #define AFIO_EVCR_PORT_1 (0x2UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000020 */
  2226. #define AFIO_EVCR_PORT_2 (0x4UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000040 */
  2227. /*!< PORT configuration */
  2228. #define AFIO_EVCR_PORT_PA 0x00000000 /*!< Port A selected */
  2229. #define AFIO_EVCR_PORT_PB_Pos (4U)
  2230. #define AFIO_EVCR_PORT_PB_Msk (0x1UL << AFIO_EVCR_PORT_PB_Pos) /*!< 0x00000010 */
  2231. #define AFIO_EVCR_PORT_PB AFIO_EVCR_PORT_PB_Msk /*!< Port B selected */
  2232. #define AFIO_EVCR_PORT_PC_Pos (5U)
  2233. #define AFIO_EVCR_PORT_PC_Msk (0x1UL << AFIO_EVCR_PORT_PC_Pos) /*!< 0x00000020 */
  2234. #define AFIO_EVCR_PORT_PC AFIO_EVCR_PORT_PC_Msk /*!< Port C selected */
  2235. #define AFIO_EVCR_PORT_PD_Pos (4U)
  2236. #define AFIO_EVCR_PORT_PD_Msk (0x3UL << AFIO_EVCR_PORT_PD_Pos) /*!< 0x00000030 */
  2237. #define AFIO_EVCR_PORT_PD AFIO_EVCR_PORT_PD_Msk /*!< Port D selected */
  2238. #define AFIO_EVCR_PORT_PE_Pos (6U)
  2239. #define AFIO_EVCR_PORT_PE_Msk (0x1UL << AFIO_EVCR_PORT_PE_Pos) /*!< 0x00000040 */
  2240. #define AFIO_EVCR_PORT_PE AFIO_EVCR_PORT_PE_Msk /*!< Port E selected */
  2241. #define AFIO_EVCR_EVOE_Pos (7U)
  2242. #define AFIO_EVCR_EVOE_Msk (0x1UL << AFIO_EVCR_EVOE_Pos) /*!< 0x00000080 */
  2243. #define AFIO_EVCR_EVOE AFIO_EVCR_EVOE_Msk /*!< Event Output Enable */
  2244. /****************** Bit definition for AFIO_MAPR register *******************/
  2245. #define AFIO_MAPR_SPI1_REMAP_Pos (0U)
  2246. #define AFIO_MAPR_SPI1_REMAP_Msk (0x1UL << AFIO_MAPR_SPI1_REMAP_Pos) /*!< 0x00000001 */
  2247. #define AFIO_MAPR_SPI1_REMAP AFIO_MAPR_SPI1_REMAP_Msk /*!< SPI1 remapping */
  2248. #define AFIO_MAPR_I2C1_REMAP_Pos (1U)
  2249. #define AFIO_MAPR_I2C1_REMAP_Msk (0x1UL << AFIO_MAPR_I2C1_REMAP_Pos) /*!< 0x00000002 */
  2250. #define AFIO_MAPR_I2C1_REMAP AFIO_MAPR_I2C1_REMAP_Msk /*!< I2C1 remapping */
  2251. #define AFIO_MAPR_USART1_REMAP_Pos (2U)
  2252. #define AFIO_MAPR_USART1_REMAP_Msk (0x1UL << AFIO_MAPR_USART1_REMAP_Pos) /*!< 0x00000004 */
  2253. #define AFIO_MAPR_USART1_REMAP AFIO_MAPR_USART1_REMAP_Msk /*!< USART1 remapping */
  2254. #define AFIO_MAPR_USART2_REMAP_Pos (3U)
  2255. #define AFIO_MAPR_USART2_REMAP_Msk (0x1UL << AFIO_MAPR_USART2_REMAP_Pos) /*!< 0x00000008 */
  2256. #define AFIO_MAPR_USART2_REMAP AFIO_MAPR_USART2_REMAP_Msk /*!< USART2 remapping */
  2257. #define AFIO_MAPR_USART3_REMAP_Pos (4U)
  2258. #define AFIO_MAPR_USART3_REMAP_Msk (0x3UL << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000030 */
  2259. #define AFIO_MAPR_USART3_REMAP AFIO_MAPR_USART3_REMAP_Msk /*!< USART3_REMAP[1:0] bits (USART3 remapping) */
  2260. #define AFIO_MAPR_USART3_REMAP_0 (0x1UL << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000010 */
  2261. #define AFIO_MAPR_USART3_REMAP_1 (0x2UL << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000020 */
  2262. /* USART3_REMAP configuration */
  2263. #define AFIO_MAPR_USART3_REMAP_NOREMAP 0x00000000U /*!< No remap (TX/PB10, RX/PB11, CK/PB12, CTS/PB13, RTS/PB14) */
  2264. #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos (4U)
  2265. #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000010 */
  2266. #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (TX/PC10, RX/PC11, CK/PC12, CTS/PB13, RTS/PB14) */
  2267. #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos (4U)
  2268. #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos) /*!< 0x00000030 */
  2269. #define AFIO_MAPR_USART3_REMAP_FULLREMAP AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk /*!< Full remap (TX/PD8, RX/PD9, CK/PD10, CTS/PD11, RTS/PD12) */
  2270. #define AFIO_MAPR_TIM1_REMAP_Pos (6U)
  2271. #define AFIO_MAPR_TIM1_REMAP_Msk (0x3UL << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x000000C0 */
  2272. #define AFIO_MAPR_TIM1_REMAP AFIO_MAPR_TIM1_REMAP_Msk /*!< TIM1_REMAP[1:0] bits (TIM1 remapping) */
  2273. #define AFIO_MAPR_TIM1_REMAP_0 (0x1UL << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000040 */
  2274. #define AFIO_MAPR_TIM1_REMAP_1 (0x2UL << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000080 */
  2275. /*!< TIM1_REMAP configuration */
  2276. #define AFIO_MAPR_TIM1_REMAP_NOREMAP 0x00000000U /*!< No remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PB12, CH1N/PB13, CH2N/PB14, CH3N/PB15) */
  2277. #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos (6U)
  2278. #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos) /*!< 0x00000040 */
  2279. #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk /*!< Partial remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PA6, CH1N/PA7, CH2N/PB0, CH3N/PB1) */
  2280. #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos (6U)
  2281. #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos) /*!< 0x000000C0 */
  2282. #define AFIO_MAPR_TIM1_REMAP_FULLREMAP AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk /*!< Full remap (ETR/PE7, CH1/PE9, CH2/PE11, CH3/PE13, CH4/PE14, BKIN/PE15, CH1N/PE8, CH2N/PE10, CH3N/PE12) */
  2283. #define AFIO_MAPR_TIM2_REMAP_Pos (8U)
  2284. #define AFIO_MAPR_TIM2_REMAP_Msk (0x3UL << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000300 */
  2285. #define AFIO_MAPR_TIM2_REMAP AFIO_MAPR_TIM2_REMAP_Msk /*!< TIM2_REMAP[1:0] bits (TIM2 remapping) */
  2286. #define AFIO_MAPR_TIM2_REMAP_0 (0x1UL << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000100 */
  2287. #define AFIO_MAPR_TIM2_REMAP_1 (0x2UL << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000200 */
  2288. /*!< TIM2_REMAP configuration */
  2289. #define AFIO_MAPR_TIM2_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/ETR/PA0, CH2/PA1, CH3/PA2, CH4/PA3) */
  2290. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos (8U)
  2291. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk (0x1UL << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos) /*!< 0x00000100 */
  2292. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk /*!< Partial remap (CH1/ETR/PA15, CH2/PB3, CH3/PA2, CH4/PA3) */
  2293. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos (9U)
  2294. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk (0x1UL << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos) /*!< 0x00000200 */
  2295. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk /*!< Partial remap (CH1/ETR/PA0, CH2/PA1, CH3/PB10, CH4/PB11) */
  2296. #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos (8U)
  2297. #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos) /*!< 0x00000300 */
  2298. #define AFIO_MAPR_TIM2_REMAP_FULLREMAP AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/ETR/PA15, CH2/PB3, CH3/PB10, CH4/PB11) */
  2299. #define AFIO_MAPR_TIM3_REMAP_Pos (10U)
  2300. #define AFIO_MAPR_TIM3_REMAP_Msk (0x3UL << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000C00 */
  2301. #define AFIO_MAPR_TIM3_REMAP AFIO_MAPR_TIM3_REMAP_Msk /*!< TIM3_REMAP[1:0] bits (TIM3 remapping) */
  2302. #define AFIO_MAPR_TIM3_REMAP_0 (0x1UL << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000400 */
  2303. #define AFIO_MAPR_TIM3_REMAP_1 (0x2UL << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000800 */
  2304. /*!< TIM3_REMAP configuration */
  2305. #define AFIO_MAPR_TIM3_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/PA6, CH2/PA7, CH3/PB0, CH4/PB1) */
  2306. #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos (11U)
  2307. #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000800 */
  2308. #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (CH1/PB4, CH2/PB5, CH3/PB0, CH4/PB1) */
  2309. #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos (10U)
  2310. #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos) /*!< 0x00000C00 */
  2311. #define AFIO_MAPR_TIM3_REMAP_FULLREMAP AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/PC6, CH2/PC7, CH3/PC8, CH4/PC9) */
  2312. #define AFIO_MAPR_TIM4_REMAP_Pos (12U)
  2313. #define AFIO_MAPR_TIM4_REMAP_Msk (0x1UL << AFIO_MAPR_TIM4_REMAP_Pos) /*!< 0x00001000 */
  2314. #define AFIO_MAPR_TIM4_REMAP AFIO_MAPR_TIM4_REMAP_Msk /*!< TIM4_REMAP bit (TIM4 remapping) */
  2315. #define AFIO_MAPR_CAN_REMAP_Pos (13U)
  2316. #define AFIO_MAPR_CAN_REMAP_Msk (0x3UL << AFIO_MAPR_CAN_REMAP_Pos) /*!< 0x00006000 */
  2317. #define AFIO_MAPR_CAN_REMAP AFIO_MAPR_CAN_REMAP_Msk /*!< CAN_REMAP[1:0] bits (CAN Alternate function remapping) */
  2318. #define AFIO_MAPR_CAN_REMAP_0 (0x1UL << AFIO_MAPR_CAN_REMAP_Pos) /*!< 0x00002000 */
  2319. #define AFIO_MAPR_CAN_REMAP_1 (0x2UL << AFIO_MAPR_CAN_REMAP_Pos) /*!< 0x00004000 */
  2320. /*!< CAN_REMAP configuration */
  2321. #define AFIO_MAPR_CAN_REMAP_REMAP1 0x00000000U /*!< CANRX mapped to PA11, CANTX mapped to PA12 */
  2322. #define AFIO_MAPR_CAN_REMAP_REMAP2_Pos (14U)
  2323. #define AFIO_MAPR_CAN_REMAP_REMAP2_Msk (0x1UL << AFIO_MAPR_CAN_REMAP_REMAP2_Pos) /*!< 0x00004000 */
  2324. #define AFIO_MAPR_CAN_REMAP_REMAP2 AFIO_MAPR_CAN_REMAP_REMAP2_Msk /*!< CANRX mapped to PB8, CANTX mapped to PB9 */
  2325. #define AFIO_MAPR_CAN_REMAP_REMAP3_Pos (13U)
  2326. #define AFIO_MAPR_CAN_REMAP_REMAP3_Msk (0x3UL << AFIO_MAPR_CAN_REMAP_REMAP3_Pos) /*!< 0x00006000 */
  2327. #define AFIO_MAPR_CAN_REMAP_REMAP3 AFIO_MAPR_CAN_REMAP_REMAP3_Msk /*!< CANRX mapped to PD0, CANTX mapped to PD1 */
  2328. #define AFIO_MAPR_PD01_REMAP_Pos (15U)
  2329. #define AFIO_MAPR_PD01_REMAP_Msk (0x1UL << AFIO_MAPR_PD01_REMAP_Pos) /*!< 0x00008000 */
  2330. #define AFIO_MAPR_PD01_REMAP AFIO_MAPR_PD01_REMAP_Msk /*!< Port D0/Port D1 mapping on OSC_IN/OSC_OUT */
  2331. #define AFIO_MAPR_TIM5CH4_IREMAP_Pos (16U)
  2332. #define AFIO_MAPR_TIM5CH4_IREMAP_Msk (0x1UL << AFIO_MAPR_TIM5CH4_IREMAP_Pos) /*!< 0x00010000 */
  2333. #define AFIO_MAPR_TIM5CH4_IREMAP AFIO_MAPR_TIM5CH4_IREMAP_Msk /*!< TIM5 Channel4 Internal Remap */
  2334. #define AFIO_MAPR_ADC1_ETRGINJ_REMAP_Pos (17U)
  2335. #define AFIO_MAPR_ADC1_ETRGINJ_REMAP_Msk (0x1UL << AFIO_MAPR_ADC1_ETRGINJ_REMAP_Pos) /*!< 0x00020000 */
  2336. #define AFIO_MAPR_ADC1_ETRGINJ_REMAP AFIO_MAPR_ADC1_ETRGINJ_REMAP_Msk /*!< ADC 1 External Trigger Injected Conversion remapping */
  2337. #define AFIO_MAPR_ADC1_ETRGREG_REMAP_Pos (18U)
  2338. #define AFIO_MAPR_ADC1_ETRGREG_REMAP_Msk (0x1UL << AFIO_MAPR_ADC1_ETRGREG_REMAP_Pos) /*!< 0x00040000 */
  2339. #define AFIO_MAPR_ADC1_ETRGREG_REMAP AFIO_MAPR_ADC1_ETRGREG_REMAP_Msk /*!< ADC 1 External Trigger Regular Conversion remapping */
  2340. #define AFIO_MAPR_ADC2_ETRGINJ_REMAP_Pos (19U)
  2341. #define AFIO_MAPR_ADC2_ETRGINJ_REMAP_Msk (0x1UL << AFIO_MAPR_ADC2_ETRGINJ_REMAP_Pos) /*!< 0x00080000 */
  2342. #define AFIO_MAPR_ADC2_ETRGINJ_REMAP AFIO_MAPR_ADC2_ETRGINJ_REMAP_Msk /*!< ADC 2 External Trigger Injected Conversion remapping */
  2343. #define AFIO_MAPR_ADC2_ETRGREG_REMAP_Pos (20U)
  2344. #define AFIO_MAPR_ADC2_ETRGREG_REMAP_Msk (0x1UL << AFIO_MAPR_ADC2_ETRGREG_REMAP_Pos) /*!< 0x00100000 */
  2345. #define AFIO_MAPR_ADC2_ETRGREG_REMAP AFIO_MAPR_ADC2_ETRGREG_REMAP_Msk /*!< ADC 2 External Trigger Regular Conversion remapping */
  2346. /*!< SWJ_CFG configuration */
  2347. #define AFIO_MAPR_SWJ_CFG_Pos (24U)
  2348. #define AFIO_MAPR_SWJ_CFG_Msk (0x7UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x07000000 */
  2349. #define AFIO_MAPR_SWJ_CFG AFIO_MAPR_SWJ_CFG_Msk /*!< SWJ_CFG[2:0] bits (Serial Wire JTAG configuration) */
  2350. #define AFIO_MAPR_SWJ_CFG_0 (0x1UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x01000000 */
  2351. #define AFIO_MAPR_SWJ_CFG_1 (0x2UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x02000000 */
  2352. #define AFIO_MAPR_SWJ_CFG_2 (0x4UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x04000000 */
  2353. #define AFIO_MAPR_SWJ_CFG_RESET 0x00000000U /*!< Full SWJ (JTAG-DP + SW-DP) : Reset State */
  2354. #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos (24U)
  2355. #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos) /*!< 0x01000000 */
  2356. #define AFIO_MAPR_SWJ_CFG_NOJNTRST AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk /*!< Full SWJ (JTAG-DP + SW-DP) but without JNTRST */
  2357. #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos (25U)
  2358. #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos) /*!< 0x02000000 */
  2359. #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Enabled */
  2360. #define AFIO_MAPR_SWJ_CFG_DISABLE_Pos (26U)
  2361. #define AFIO_MAPR_SWJ_CFG_DISABLE_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_DISABLE_Pos) /*!< 0x04000000 */
  2362. #define AFIO_MAPR_SWJ_CFG_DISABLE AFIO_MAPR_SWJ_CFG_DISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Disabled */
  2363. /***************** Bit definition for AFIO_EXTICR1 register *****************/
  2364. #define AFIO_EXTICR1_EXTI0_Pos (0U)
  2365. #define AFIO_EXTICR1_EXTI0_Msk (0xFUL << AFIO_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  2366. #define AFIO_EXTICR1_EXTI0 AFIO_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  2367. #define AFIO_EXTICR1_EXTI1_Pos (4U)
  2368. #define AFIO_EXTICR1_EXTI1_Msk (0xFUL << AFIO_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  2369. #define AFIO_EXTICR1_EXTI1 AFIO_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  2370. #define AFIO_EXTICR1_EXTI2_Pos (8U)
  2371. #define AFIO_EXTICR1_EXTI2_Msk (0xFUL << AFIO_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  2372. #define AFIO_EXTICR1_EXTI2 AFIO_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  2373. #define AFIO_EXTICR1_EXTI3_Pos (12U)
  2374. #define AFIO_EXTICR1_EXTI3_Msk (0xFUL << AFIO_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  2375. #define AFIO_EXTICR1_EXTI3 AFIO_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  2376. /*!< EXTI0 configuration */
  2377. #define AFIO_EXTICR1_EXTI0_PA 0x00000000U /*!< PA[0] pin */
  2378. #define AFIO_EXTICR1_EXTI0_PB_Pos (0U)
  2379. #define AFIO_EXTICR1_EXTI0_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PB_Pos) /*!< 0x00000001 */
  2380. #define AFIO_EXTICR1_EXTI0_PB AFIO_EXTICR1_EXTI0_PB_Msk /*!< PB[0] pin */
  2381. #define AFIO_EXTICR1_EXTI0_PC_Pos (1U)
  2382. #define AFIO_EXTICR1_EXTI0_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PC_Pos) /*!< 0x00000002 */
  2383. #define AFIO_EXTICR1_EXTI0_PC AFIO_EXTICR1_EXTI0_PC_Msk /*!< PC[0] pin */
  2384. #define AFIO_EXTICR1_EXTI0_PD_Pos (0U)
  2385. #define AFIO_EXTICR1_EXTI0_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI0_PD_Pos) /*!< 0x00000003 */
  2386. #define AFIO_EXTICR1_EXTI0_PD AFIO_EXTICR1_EXTI0_PD_Msk /*!< PD[0] pin */
  2387. #define AFIO_EXTICR1_EXTI0_PE_Pos (2U)
  2388. #define AFIO_EXTICR1_EXTI0_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PE_Pos) /*!< 0x00000004 */
  2389. #define AFIO_EXTICR1_EXTI0_PE AFIO_EXTICR1_EXTI0_PE_Msk /*!< PE[0] pin */
  2390. #define AFIO_EXTICR1_EXTI0_PF_Pos (0U)
  2391. #define AFIO_EXTICR1_EXTI0_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI0_PF_Pos) /*!< 0x00000005 */
  2392. #define AFIO_EXTICR1_EXTI0_PF AFIO_EXTICR1_EXTI0_PF_Msk /*!< PF[0] pin */
  2393. #define AFIO_EXTICR1_EXTI0_PG_Pos (1U)
  2394. #define AFIO_EXTICR1_EXTI0_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI0_PG_Pos) /*!< 0x00000006 */
  2395. #define AFIO_EXTICR1_EXTI0_PG AFIO_EXTICR1_EXTI0_PG_Msk /*!< PG[0] pin */
  2396. /*!< EXTI1 configuration */
  2397. #define AFIO_EXTICR1_EXTI1_PA 0x00000000U /*!< PA[1] pin */
  2398. #define AFIO_EXTICR1_EXTI1_PB_Pos (4U)
  2399. #define AFIO_EXTICR1_EXTI1_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PB_Pos) /*!< 0x00000010 */
  2400. #define AFIO_EXTICR1_EXTI1_PB AFIO_EXTICR1_EXTI1_PB_Msk /*!< PB[1] pin */
  2401. #define AFIO_EXTICR1_EXTI1_PC_Pos (5U)
  2402. #define AFIO_EXTICR1_EXTI1_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PC_Pos) /*!< 0x00000020 */
  2403. #define AFIO_EXTICR1_EXTI1_PC AFIO_EXTICR1_EXTI1_PC_Msk /*!< PC[1] pin */
  2404. #define AFIO_EXTICR1_EXTI1_PD_Pos (4U)
  2405. #define AFIO_EXTICR1_EXTI1_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI1_PD_Pos) /*!< 0x00000030 */
  2406. #define AFIO_EXTICR1_EXTI1_PD AFIO_EXTICR1_EXTI1_PD_Msk /*!< PD[1] pin */
  2407. #define AFIO_EXTICR1_EXTI1_PE_Pos (6U)
  2408. #define AFIO_EXTICR1_EXTI1_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PE_Pos) /*!< 0x00000040 */
  2409. #define AFIO_EXTICR1_EXTI1_PE AFIO_EXTICR1_EXTI1_PE_Msk /*!< PE[1] pin */
  2410. #define AFIO_EXTICR1_EXTI1_PF_Pos (4U)
  2411. #define AFIO_EXTICR1_EXTI1_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI1_PF_Pos) /*!< 0x00000050 */
  2412. #define AFIO_EXTICR1_EXTI1_PF AFIO_EXTICR1_EXTI1_PF_Msk /*!< PF[1] pin */
  2413. #define AFIO_EXTICR1_EXTI1_PG_Pos (5U)
  2414. #define AFIO_EXTICR1_EXTI1_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI1_PG_Pos) /*!< 0x00000060 */
  2415. #define AFIO_EXTICR1_EXTI1_PG AFIO_EXTICR1_EXTI1_PG_Msk /*!< PG[1] pin */
  2416. /*!< EXTI2 configuration */
  2417. #define AFIO_EXTICR1_EXTI2_PA 0x00000000U /*!< PA[2] pin */
  2418. #define AFIO_EXTICR1_EXTI2_PB_Pos (8U)
  2419. #define AFIO_EXTICR1_EXTI2_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PB_Pos) /*!< 0x00000100 */
  2420. #define AFIO_EXTICR1_EXTI2_PB AFIO_EXTICR1_EXTI2_PB_Msk /*!< PB[2] pin */
  2421. #define AFIO_EXTICR1_EXTI2_PC_Pos (9U)
  2422. #define AFIO_EXTICR1_EXTI2_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PC_Pos) /*!< 0x00000200 */
  2423. #define AFIO_EXTICR1_EXTI2_PC AFIO_EXTICR1_EXTI2_PC_Msk /*!< PC[2] pin */
  2424. #define AFIO_EXTICR1_EXTI2_PD_Pos (8U)
  2425. #define AFIO_EXTICR1_EXTI2_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI2_PD_Pos) /*!< 0x00000300 */
  2426. #define AFIO_EXTICR1_EXTI2_PD AFIO_EXTICR1_EXTI2_PD_Msk /*!< PD[2] pin */
  2427. #define AFIO_EXTICR1_EXTI2_PE_Pos (10U)
  2428. #define AFIO_EXTICR1_EXTI2_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PE_Pos) /*!< 0x00000400 */
  2429. #define AFIO_EXTICR1_EXTI2_PE AFIO_EXTICR1_EXTI2_PE_Msk /*!< PE[2] pin */
  2430. #define AFIO_EXTICR1_EXTI2_PF_Pos (8U)
  2431. #define AFIO_EXTICR1_EXTI2_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI2_PF_Pos) /*!< 0x00000500 */
  2432. #define AFIO_EXTICR1_EXTI2_PF AFIO_EXTICR1_EXTI2_PF_Msk /*!< PF[2] pin */
  2433. #define AFIO_EXTICR1_EXTI2_PG_Pos (9U)
  2434. #define AFIO_EXTICR1_EXTI2_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI2_PG_Pos) /*!< 0x00000600 */
  2435. #define AFIO_EXTICR1_EXTI2_PG AFIO_EXTICR1_EXTI2_PG_Msk /*!< PG[2] pin */
  2436. /*!< EXTI3 configuration */
  2437. #define AFIO_EXTICR1_EXTI3_PA 0x00000000U /*!< PA[3] pin */
  2438. #define AFIO_EXTICR1_EXTI3_PB_Pos (12U)
  2439. #define AFIO_EXTICR1_EXTI3_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PB_Pos) /*!< 0x00001000 */
  2440. #define AFIO_EXTICR1_EXTI3_PB AFIO_EXTICR1_EXTI3_PB_Msk /*!< PB[3] pin */
  2441. #define AFIO_EXTICR1_EXTI3_PC_Pos (13U)
  2442. #define AFIO_EXTICR1_EXTI3_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PC_Pos) /*!< 0x00002000 */
  2443. #define AFIO_EXTICR1_EXTI3_PC AFIO_EXTICR1_EXTI3_PC_Msk /*!< PC[3] pin */
  2444. #define AFIO_EXTICR1_EXTI3_PD_Pos (12U)
  2445. #define AFIO_EXTICR1_EXTI3_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI3_PD_Pos) /*!< 0x00003000 */
  2446. #define AFIO_EXTICR1_EXTI3_PD AFIO_EXTICR1_EXTI3_PD_Msk /*!< PD[3] pin */
  2447. #define AFIO_EXTICR1_EXTI3_PE_Pos (14U)
  2448. #define AFIO_EXTICR1_EXTI3_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PE_Pos) /*!< 0x00004000 */
  2449. #define AFIO_EXTICR1_EXTI3_PE AFIO_EXTICR1_EXTI3_PE_Msk /*!< PE[3] pin */
  2450. #define AFIO_EXTICR1_EXTI3_PF_Pos (12U)
  2451. #define AFIO_EXTICR1_EXTI3_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI3_PF_Pos) /*!< 0x00005000 */
  2452. #define AFIO_EXTICR1_EXTI3_PF AFIO_EXTICR1_EXTI3_PF_Msk /*!< PF[3] pin */
  2453. #define AFIO_EXTICR1_EXTI3_PG_Pos (13U)
  2454. #define AFIO_EXTICR1_EXTI3_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI3_PG_Pos) /*!< 0x00006000 */
  2455. #define AFIO_EXTICR1_EXTI3_PG AFIO_EXTICR1_EXTI3_PG_Msk /*!< PG[3] pin */
  2456. /***************** Bit definition for AFIO_EXTICR2 register *****************/
  2457. #define AFIO_EXTICR2_EXTI4_Pos (0U)
  2458. #define AFIO_EXTICR2_EXTI4_Msk (0xFUL << AFIO_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  2459. #define AFIO_EXTICR2_EXTI4 AFIO_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  2460. #define AFIO_EXTICR2_EXTI5_Pos (4U)
  2461. #define AFIO_EXTICR2_EXTI5_Msk (0xFUL << AFIO_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  2462. #define AFIO_EXTICR2_EXTI5 AFIO_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  2463. #define AFIO_EXTICR2_EXTI6_Pos (8U)
  2464. #define AFIO_EXTICR2_EXTI6_Msk (0xFUL << AFIO_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  2465. #define AFIO_EXTICR2_EXTI6 AFIO_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  2466. #define AFIO_EXTICR2_EXTI7_Pos (12U)
  2467. #define AFIO_EXTICR2_EXTI7_Msk (0xFUL << AFIO_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  2468. #define AFIO_EXTICR2_EXTI7 AFIO_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  2469. /*!< EXTI4 configuration */
  2470. #define AFIO_EXTICR2_EXTI4_PA 0x00000000U /*!< PA[4] pin */
  2471. #define AFIO_EXTICR2_EXTI4_PB_Pos (0U)
  2472. #define AFIO_EXTICR2_EXTI4_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PB_Pos) /*!< 0x00000001 */
  2473. #define AFIO_EXTICR2_EXTI4_PB AFIO_EXTICR2_EXTI4_PB_Msk /*!< PB[4] pin */
  2474. #define AFIO_EXTICR2_EXTI4_PC_Pos (1U)
  2475. #define AFIO_EXTICR2_EXTI4_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PC_Pos) /*!< 0x00000002 */
  2476. #define AFIO_EXTICR2_EXTI4_PC AFIO_EXTICR2_EXTI4_PC_Msk /*!< PC[4] pin */
  2477. #define AFIO_EXTICR2_EXTI4_PD_Pos (0U)
  2478. #define AFIO_EXTICR2_EXTI4_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI4_PD_Pos) /*!< 0x00000003 */
  2479. #define AFIO_EXTICR2_EXTI4_PD AFIO_EXTICR2_EXTI4_PD_Msk /*!< PD[4] pin */
  2480. #define AFIO_EXTICR2_EXTI4_PE_Pos (2U)
  2481. #define AFIO_EXTICR2_EXTI4_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PE_Pos) /*!< 0x00000004 */
  2482. #define AFIO_EXTICR2_EXTI4_PE AFIO_EXTICR2_EXTI4_PE_Msk /*!< PE[4] pin */
  2483. #define AFIO_EXTICR2_EXTI4_PF_Pos (0U)
  2484. #define AFIO_EXTICR2_EXTI4_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI4_PF_Pos) /*!< 0x00000005 */
  2485. #define AFIO_EXTICR2_EXTI4_PF AFIO_EXTICR2_EXTI4_PF_Msk /*!< PF[4] pin */
  2486. #define AFIO_EXTICR2_EXTI4_PG_Pos (1U)
  2487. #define AFIO_EXTICR2_EXTI4_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI4_PG_Pos) /*!< 0x00000006 */
  2488. #define AFIO_EXTICR2_EXTI4_PG AFIO_EXTICR2_EXTI4_PG_Msk /*!< PG[4] pin */
  2489. /* EXTI5 configuration */
  2490. #define AFIO_EXTICR2_EXTI5_PA 0x00000000U /*!< PA[5] pin */
  2491. #define AFIO_EXTICR2_EXTI5_PB_Pos (4U)
  2492. #define AFIO_EXTICR2_EXTI5_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PB_Pos) /*!< 0x00000010 */
  2493. #define AFIO_EXTICR2_EXTI5_PB AFIO_EXTICR2_EXTI5_PB_Msk /*!< PB[5] pin */
  2494. #define AFIO_EXTICR2_EXTI5_PC_Pos (5U)
  2495. #define AFIO_EXTICR2_EXTI5_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PC_Pos) /*!< 0x00000020 */
  2496. #define AFIO_EXTICR2_EXTI5_PC AFIO_EXTICR2_EXTI5_PC_Msk /*!< PC[5] pin */
  2497. #define AFIO_EXTICR2_EXTI5_PD_Pos (4U)
  2498. #define AFIO_EXTICR2_EXTI5_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI5_PD_Pos) /*!< 0x00000030 */
  2499. #define AFIO_EXTICR2_EXTI5_PD AFIO_EXTICR2_EXTI5_PD_Msk /*!< PD[5] pin */
  2500. #define AFIO_EXTICR2_EXTI5_PE_Pos (6U)
  2501. #define AFIO_EXTICR2_EXTI5_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PE_Pos) /*!< 0x00000040 */
  2502. #define AFIO_EXTICR2_EXTI5_PE AFIO_EXTICR2_EXTI5_PE_Msk /*!< PE[5] pin */
  2503. #define AFIO_EXTICR2_EXTI5_PF_Pos (4U)
  2504. #define AFIO_EXTICR2_EXTI5_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI5_PF_Pos) /*!< 0x00000050 */
  2505. #define AFIO_EXTICR2_EXTI5_PF AFIO_EXTICR2_EXTI5_PF_Msk /*!< PF[5] pin */
  2506. #define AFIO_EXTICR2_EXTI5_PG_Pos (5U)
  2507. #define AFIO_EXTICR2_EXTI5_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI5_PG_Pos) /*!< 0x00000060 */
  2508. #define AFIO_EXTICR2_EXTI5_PG AFIO_EXTICR2_EXTI5_PG_Msk /*!< PG[5] pin */
  2509. /*!< EXTI6 configuration */
  2510. #define AFIO_EXTICR2_EXTI6_PA 0x00000000U /*!< PA[6] pin */
  2511. #define AFIO_EXTICR2_EXTI6_PB_Pos (8U)
  2512. #define AFIO_EXTICR2_EXTI6_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PB_Pos) /*!< 0x00000100 */
  2513. #define AFIO_EXTICR2_EXTI6_PB AFIO_EXTICR2_EXTI6_PB_Msk /*!< PB[6] pin */
  2514. #define AFIO_EXTICR2_EXTI6_PC_Pos (9U)
  2515. #define AFIO_EXTICR2_EXTI6_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PC_Pos) /*!< 0x00000200 */
  2516. #define AFIO_EXTICR2_EXTI6_PC AFIO_EXTICR2_EXTI6_PC_Msk /*!< PC[6] pin */
  2517. #define AFIO_EXTICR2_EXTI6_PD_Pos (8U)
  2518. #define AFIO_EXTICR2_EXTI6_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI6_PD_Pos) /*!< 0x00000300 */
  2519. #define AFIO_EXTICR2_EXTI6_PD AFIO_EXTICR2_EXTI6_PD_Msk /*!< PD[6] pin */
  2520. #define AFIO_EXTICR2_EXTI6_PE_Pos (10U)
  2521. #define AFIO_EXTICR2_EXTI6_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PE_Pos) /*!< 0x00000400 */
  2522. #define AFIO_EXTICR2_EXTI6_PE AFIO_EXTICR2_EXTI6_PE_Msk /*!< PE[6] pin */
  2523. #define AFIO_EXTICR2_EXTI6_PF_Pos (8U)
  2524. #define AFIO_EXTICR2_EXTI6_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI6_PF_Pos) /*!< 0x00000500 */
  2525. #define AFIO_EXTICR2_EXTI6_PF AFIO_EXTICR2_EXTI6_PF_Msk /*!< PF[6] pin */
  2526. #define AFIO_EXTICR2_EXTI6_PG_Pos (9U)
  2527. #define AFIO_EXTICR2_EXTI6_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI6_PG_Pos) /*!< 0x00000600 */
  2528. #define AFIO_EXTICR2_EXTI6_PG AFIO_EXTICR2_EXTI6_PG_Msk /*!< PG[6] pin */
  2529. /*!< EXTI7 configuration */
  2530. #define AFIO_EXTICR2_EXTI7_PA 0x00000000U /*!< PA[7] pin */
  2531. #define AFIO_EXTICR2_EXTI7_PB_Pos (12U)
  2532. #define AFIO_EXTICR2_EXTI7_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PB_Pos) /*!< 0x00001000 */
  2533. #define AFIO_EXTICR2_EXTI7_PB AFIO_EXTICR2_EXTI7_PB_Msk /*!< PB[7] pin */
  2534. #define AFIO_EXTICR2_EXTI7_PC_Pos (13U)
  2535. #define AFIO_EXTICR2_EXTI7_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PC_Pos) /*!< 0x00002000 */
  2536. #define AFIO_EXTICR2_EXTI7_PC AFIO_EXTICR2_EXTI7_PC_Msk /*!< PC[7] pin */
  2537. #define AFIO_EXTICR2_EXTI7_PD_Pos (12U)
  2538. #define AFIO_EXTICR2_EXTI7_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI7_PD_Pos) /*!< 0x00003000 */
  2539. #define AFIO_EXTICR2_EXTI7_PD AFIO_EXTICR2_EXTI7_PD_Msk /*!< PD[7] pin */
  2540. #define AFIO_EXTICR2_EXTI7_PE_Pos (14U)
  2541. #define AFIO_EXTICR2_EXTI7_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PE_Pos) /*!< 0x00004000 */
  2542. #define AFIO_EXTICR2_EXTI7_PE AFIO_EXTICR2_EXTI7_PE_Msk /*!< PE[7] pin */
  2543. #define AFIO_EXTICR2_EXTI7_PF_Pos (12U)
  2544. #define AFIO_EXTICR2_EXTI7_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI7_PF_Pos) /*!< 0x00005000 */
  2545. #define AFIO_EXTICR2_EXTI7_PF AFIO_EXTICR2_EXTI7_PF_Msk /*!< PF[7] pin */
  2546. #define AFIO_EXTICR2_EXTI7_PG_Pos (13U)
  2547. #define AFIO_EXTICR2_EXTI7_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI7_PG_Pos) /*!< 0x00006000 */
  2548. #define AFIO_EXTICR2_EXTI7_PG AFIO_EXTICR2_EXTI7_PG_Msk /*!< PG[7] pin */
  2549. /***************** Bit definition for AFIO_EXTICR3 register *****************/
  2550. #define AFIO_EXTICR3_EXTI8_Pos (0U)
  2551. #define AFIO_EXTICR3_EXTI8_Msk (0xFUL << AFIO_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  2552. #define AFIO_EXTICR3_EXTI8 AFIO_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
  2553. #define AFIO_EXTICR3_EXTI9_Pos (4U)
  2554. #define AFIO_EXTICR3_EXTI9_Msk (0xFUL << AFIO_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  2555. #define AFIO_EXTICR3_EXTI9 AFIO_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
  2556. #define AFIO_EXTICR3_EXTI10_Pos (8U)
  2557. #define AFIO_EXTICR3_EXTI10_Msk (0xFUL << AFIO_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  2558. #define AFIO_EXTICR3_EXTI10 AFIO_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
  2559. #define AFIO_EXTICR3_EXTI11_Pos (12U)
  2560. #define AFIO_EXTICR3_EXTI11_Msk (0xFUL << AFIO_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  2561. #define AFIO_EXTICR3_EXTI11 AFIO_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
  2562. /*!< EXTI8 configuration */
  2563. #define AFIO_EXTICR3_EXTI8_PA 0x00000000U /*!< PA[8] pin */
  2564. #define AFIO_EXTICR3_EXTI8_PB_Pos (0U)
  2565. #define AFIO_EXTICR3_EXTI8_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PB_Pos) /*!< 0x00000001 */
  2566. #define AFIO_EXTICR3_EXTI8_PB AFIO_EXTICR3_EXTI8_PB_Msk /*!< PB[8] pin */
  2567. #define AFIO_EXTICR3_EXTI8_PC_Pos (1U)
  2568. #define AFIO_EXTICR3_EXTI8_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PC_Pos) /*!< 0x00000002 */
  2569. #define AFIO_EXTICR3_EXTI8_PC AFIO_EXTICR3_EXTI8_PC_Msk /*!< PC[8] pin */
  2570. #define AFIO_EXTICR3_EXTI8_PD_Pos (0U)
  2571. #define AFIO_EXTICR3_EXTI8_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI8_PD_Pos) /*!< 0x00000003 */
  2572. #define AFIO_EXTICR3_EXTI8_PD AFIO_EXTICR3_EXTI8_PD_Msk /*!< PD[8] pin */
  2573. #define AFIO_EXTICR3_EXTI8_PE_Pos (2U)
  2574. #define AFIO_EXTICR3_EXTI8_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PE_Pos) /*!< 0x00000004 */
  2575. #define AFIO_EXTICR3_EXTI8_PE AFIO_EXTICR3_EXTI8_PE_Msk /*!< PE[8] pin */
  2576. #define AFIO_EXTICR3_EXTI8_PF_Pos (0U)
  2577. #define AFIO_EXTICR3_EXTI8_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI8_PF_Pos) /*!< 0x00000005 */
  2578. #define AFIO_EXTICR3_EXTI8_PF AFIO_EXTICR3_EXTI8_PF_Msk /*!< PF[8] pin */
  2579. #define AFIO_EXTICR3_EXTI8_PG_Pos (1U)
  2580. #define AFIO_EXTICR3_EXTI8_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI8_PG_Pos) /*!< 0x00000006 */
  2581. #define AFIO_EXTICR3_EXTI8_PG AFIO_EXTICR3_EXTI8_PG_Msk /*!< PG[8] pin */
  2582. /*!< EXTI9 configuration */
  2583. #define AFIO_EXTICR3_EXTI9_PA 0x00000000U /*!< PA[9] pin */
  2584. #define AFIO_EXTICR3_EXTI9_PB_Pos (4U)
  2585. #define AFIO_EXTICR3_EXTI9_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PB_Pos) /*!< 0x00000010 */
  2586. #define AFIO_EXTICR3_EXTI9_PB AFIO_EXTICR3_EXTI9_PB_Msk /*!< PB[9] pin */
  2587. #define AFIO_EXTICR3_EXTI9_PC_Pos (5U)
  2588. #define AFIO_EXTICR3_EXTI9_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PC_Pos) /*!< 0x00000020 */
  2589. #define AFIO_EXTICR3_EXTI9_PC AFIO_EXTICR3_EXTI9_PC_Msk /*!< PC[9] pin */
  2590. #define AFIO_EXTICR3_EXTI9_PD_Pos (4U)
  2591. #define AFIO_EXTICR3_EXTI9_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI9_PD_Pos) /*!< 0x00000030 */
  2592. #define AFIO_EXTICR3_EXTI9_PD AFIO_EXTICR3_EXTI9_PD_Msk /*!< PD[9] pin */
  2593. #define AFIO_EXTICR3_EXTI9_PE_Pos (6U)
  2594. #define AFIO_EXTICR3_EXTI9_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PE_Pos) /*!< 0x00000040 */
  2595. #define AFIO_EXTICR3_EXTI9_PE AFIO_EXTICR3_EXTI9_PE_Msk /*!< PE[9] pin */
  2596. #define AFIO_EXTICR3_EXTI9_PF_Pos (4U)
  2597. #define AFIO_EXTICR3_EXTI9_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI9_PF_Pos) /*!< 0x00000050 */
  2598. #define AFIO_EXTICR3_EXTI9_PF AFIO_EXTICR3_EXTI9_PF_Msk /*!< PF[9] pin */
  2599. #define AFIO_EXTICR3_EXTI9_PG_Pos (5U)
  2600. #define AFIO_EXTICR3_EXTI9_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI9_PG_Pos) /*!< 0x00000060 */
  2601. #define AFIO_EXTICR3_EXTI9_PG AFIO_EXTICR3_EXTI9_PG_Msk /*!< PG[9] pin */
  2602. /*!< EXTI10 configuration */
  2603. #define AFIO_EXTICR3_EXTI10_PA 0x00000000U /*!< PA[10] pin */
  2604. #define AFIO_EXTICR3_EXTI10_PB_Pos (8U)
  2605. #define AFIO_EXTICR3_EXTI10_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PB_Pos) /*!< 0x00000100 */
  2606. #define AFIO_EXTICR3_EXTI10_PB AFIO_EXTICR3_EXTI10_PB_Msk /*!< PB[10] pin */
  2607. #define AFIO_EXTICR3_EXTI10_PC_Pos (9U)
  2608. #define AFIO_EXTICR3_EXTI10_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PC_Pos) /*!< 0x00000200 */
  2609. #define AFIO_EXTICR3_EXTI10_PC AFIO_EXTICR3_EXTI10_PC_Msk /*!< PC[10] pin */
  2610. #define AFIO_EXTICR3_EXTI10_PD_Pos (8U)
  2611. #define AFIO_EXTICR3_EXTI10_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI10_PD_Pos) /*!< 0x00000300 */
  2612. #define AFIO_EXTICR3_EXTI10_PD AFIO_EXTICR3_EXTI10_PD_Msk /*!< PD[10] pin */
  2613. #define AFIO_EXTICR3_EXTI10_PE_Pos (10U)
  2614. #define AFIO_EXTICR3_EXTI10_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PE_Pos) /*!< 0x00000400 */
  2615. #define AFIO_EXTICR3_EXTI10_PE AFIO_EXTICR3_EXTI10_PE_Msk /*!< PE[10] pin */
  2616. #define AFIO_EXTICR3_EXTI10_PF_Pos (8U)
  2617. #define AFIO_EXTICR3_EXTI10_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI10_PF_Pos) /*!< 0x00000500 */
  2618. #define AFIO_EXTICR3_EXTI10_PF AFIO_EXTICR3_EXTI10_PF_Msk /*!< PF[10] pin */
  2619. #define AFIO_EXTICR3_EXTI10_PG_Pos (9U)
  2620. #define AFIO_EXTICR3_EXTI10_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI10_PG_Pos) /*!< 0x00000600 */
  2621. #define AFIO_EXTICR3_EXTI10_PG AFIO_EXTICR3_EXTI10_PG_Msk /*!< PG[10] pin */
  2622. /*!< EXTI11 configuration */
  2623. #define AFIO_EXTICR3_EXTI11_PA 0x00000000U /*!< PA[11] pin */
  2624. #define AFIO_EXTICR3_EXTI11_PB_Pos (12U)
  2625. #define AFIO_EXTICR3_EXTI11_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PB_Pos) /*!< 0x00001000 */
  2626. #define AFIO_EXTICR3_EXTI11_PB AFIO_EXTICR3_EXTI11_PB_Msk /*!< PB[11] pin */
  2627. #define AFIO_EXTICR3_EXTI11_PC_Pos (13U)
  2628. #define AFIO_EXTICR3_EXTI11_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PC_Pos) /*!< 0x00002000 */
  2629. #define AFIO_EXTICR3_EXTI11_PC AFIO_EXTICR3_EXTI11_PC_Msk /*!< PC[11] pin */
  2630. #define AFIO_EXTICR3_EXTI11_PD_Pos (12U)
  2631. #define AFIO_EXTICR3_EXTI11_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI11_PD_Pos) /*!< 0x00003000 */
  2632. #define AFIO_EXTICR3_EXTI11_PD AFIO_EXTICR3_EXTI11_PD_Msk /*!< PD[11] pin */
  2633. #define AFIO_EXTICR3_EXTI11_PE_Pos (14U)
  2634. #define AFIO_EXTICR3_EXTI11_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PE_Pos) /*!< 0x00004000 */
  2635. #define AFIO_EXTICR3_EXTI11_PE AFIO_EXTICR3_EXTI11_PE_Msk /*!< PE[11] pin */
  2636. #define AFIO_EXTICR3_EXTI11_PF_Pos (12U)
  2637. #define AFIO_EXTICR3_EXTI11_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI11_PF_Pos) /*!< 0x00005000 */
  2638. #define AFIO_EXTICR3_EXTI11_PF AFIO_EXTICR3_EXTI11_PF_Msk /*!< PF[11] pin */
  2639. #define AFIO_EXTICR3_EXTI11_PG_Pos (13U)
  2640. #define AFIO_EXTICR3_EXTI11_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI11_PG_Pos) /*!< 0x00006000 */
  2641. #define AFIO_EXTICR3_EXTI11_PG AFIO_EXTICR3_EXTI11_PG_Msk /*!< PG[11] pin */
  2642. /***************** Bit definition for AFIO_EXTICR4 register *****************/
  2643. #define AFIO_EXTICR4_EXTI12_Pos (0U)
  2644. #define AFIO_EXTICR4_EXTI12_Msk (0xFUL << AFIO_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  2645. #define AFIO_EXTICR4_EXTI12 AFIO_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
  2646. #define AFIO_EXTICR4_EXTI13_Pos (4U)
  2647. #define AFIO_EXTICR4_EXTI13_Msk (0xFUL << AFIO_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  2648. #define AFIO_EXTICR4_EXTI13 AFIO_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
  2649. #define AFIO_EXTICR4_EXTI14_Pos (8U)
  2650. #define AFIO_EXTICR4_EXTI14_Msk (0xFUL << AFIO_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  2651. #define AFIO_EXTICR4_EXTI14 AFIO_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
  2652. #define AFIO_EXTICR4_EXTI15_Pos (12U)
  2653. #define AFIO_EXTICR4_EXTI15_Msk (0xFUL << AFIO_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  2654. #define AFIO_EXTICR4_EXTI15 AFIO_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
  2655. /* EXTI12 configuration */
  2656. #define AFIO_EXTICR4_EXTI12_PA 0x00000000U /*!< PA[12] pin */
  2657. #define AFIO_EXTICR4_EXTI12_PB_Pos (0U)
  2658. #define AFIO_EXTICR4_EXTI12_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PB_Pos) /*!< 0x00000001 */
  2659. #define AFIO_EXTICR4_EXTI12_PB AFIO_EXTICR4_EXTI12_PB_Msk /*!< PB[12] pin */
  2660. #define AFIO_EXTICR4_EXTI12_PC_Pos (1U)
  2661. #define AFIO_EXTICR4_EXTI12_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PC_Pos) /*!< 0x00000002 */
  2662. #define AFIO_EXTICR4_EXTI12_PC AFIO_EXTICR4_EXTI12_PC_Msk /*!< PC[12] pin */
  2663. #define AFIO_EXTICR4_EXTI12_PD_Pos (0U)
  2664. #define AFIO_EXTICR4_EXTI12_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI12_PD_Pos) /*!< 0x00000003 */
  2665. #define AFIO_EXTICR4_EXTI12_PD AFIO_EXTICR4_EXTI12_PD_Msk /*!< PD[12] pin */
  2666. #define AFIO_EXTICR4_EXTI12_PE_Pos (2U)
  2667. #define AFIO_EXTICR4_EXTI12_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PE_Pos) /*!< 0x00000004 */
  2668. #define AFIO_EXTICR4_EXTI12_PE AFIO_EXTICR4_EXTI12_PE_Msk /*!< PE[12] pin */
  2669. #define AFIO_EXTICR4_EXTI12_PF_Pos (0U)
  2670. #define AFIO_EXTICR4_EXTI12_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI12_PF_Pos) /*!< 0x00000005 */
  2671. #define AFIO_EXTICR4_EXTI12_PF AFIO_EXTICR4_EXTI12_PF_Msk /*!< PF[12] pin */
  2672. #define AFIO_EXTICR4_EXTI12_PG_Pos (1U)
  2673. #define AFIO_EXTICR4_EXTI12_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI12_PG_Pos) /*!< 0x00000006 */
  2674. #define AFIO_EXTICR4_EXTI12_PG AFIO_EXTICR4_EXTI12_PG_Msk /*!< PG[12] pin */
  2675. /* EXTI13 configuration */
  2676. #define AFIO_EXTICR4_EXTI13_PA 0x00000000U /*!< PA[13] pin */
  2677. #define AFIO_EXTICR4_EXTI13_PB_Pos (4U)
  2678. #define AFIO_EXTICR4_EXTI13_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PB_Pos) /*!< 0x00000010 */
  2679. #define AFIO_EXTICR4_EXTI13_PB AFIO_EXTICR4_EXTI13_PB_Msk /*!< PB[13] pin */
  2680. #define AFIO_EXTICR4_EXTI13_PC_Pos (5U)
  2681. #define AFIO_EXTICR4_EXTI13_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PC_Pos) /*!< 0x00000020 */
  2682. #define AFIO_EXTICR4_EXTI13_PC AFIO_EXTICR4_EXTI13_PC_Msk /*!< PC[13] pin */
  2683. #define AFIO_EXTICR4_EXTI13_PD_Pos (4U)
  2684. #define AFIO_EXTICR4_EXTI13_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI13_PD_Pos) /*!< 0x00000030 */
  2685. #define AFIO_EXTICR4_EXTI13_PD AFIO_EXTICR4_EXTI13_PD_Msk /*!< PD[13] pin */
  2686. #define AFIO_EXTICR4_EXTI13_PE_Pos (6U)
  2687. #define AFIO_EXTICR4_EXTI13_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PE_Pos) /*!< 0x00000040 */
  2688. #define AFIO_EXTICR4_EXTI13_PE AFIO_EXTICR4_EXTI13_PE_Msk /*!< PE[13] pin */
  2689. #define AFIO_EXTICR4_EXTI13_PF_Pos (4U)
  2690. #define AFIO_EXTICR4_EXTI13_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI13_PF_Pos) /*!< 0x00000050 */
  2691. #define AFIO_EXTICR4_EXTI13_PF AFIO_EXTICR4_EXTI13_PF_Msk /*!< PF[13] pin */
  2692. #define AFIO_EXTICR4_EXTI13_PG_Pos (5U)
  2693. #define AFIO_EXTICR4_EXTI13_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI13_PG_Pos) /*!< 0x00000060 */
  2694. #define AFIO_EXTICR4_EXTI13_PG AFIO_EXTICR4_EXTI13_PG_Msk /*!< PG[13] pin */
  2695. /*!< EXTI14 configuration */
  2696. #define AFIO_EXTICR4_EXTI14_PA 0x00000000U /*!< PA[14] pin */
  2697. #define AFIO_EXTICR4_EXTI14_PB_Pos (8U)
  2698. #define AFIO_EXTICR4_EXTI14_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PB_Pos) /*!< 0x00000100 */
  2699. #define AFIO_EXTICR4_EXTI14_PB AFIO_EXTICR4_EXTI14_PB_Msk /*!< PB[14] pin */
  2700. #define AFIO_EXTICR4_EXTI14_PC_Pos (9U)
  2701. #define AFIO_EXTICR4_EXTI14_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PC_Pos) /*!< 0x00000200 */
  2702. #define AFIO_EXTICR4_EXTI14_PC AFIO_EXTICR4_EXTI14_PC_Msk /*!< PC[14] pin */
  2703. #define AFIO_EXTICR4_EXTI14_PD_Pos (8U)
  2704. #define AFIO_EXTICR4_EXTI14_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI14_PD_Pos) /*!< 0x00000300 */
  2705. #define AFIO_EXTICR4_EXTI14_PD AFIO_EXTICR4_EXTI14_PD_Msk /*!< PD[14] pin */
  2706. #define AFIO_EXTICR4_EXTI14_PE_Pos (10U)
  2707. #define AFIO_EXTICR4_EXTI14_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PE_Pos) /*!< 0x00000400 */
  2708. #define AFIO_EXTICR4_EXTI14_PE AFIO_EXTICR4_EXTI14_PE_Msk /*!< PE[14] pin */
  2709. #define AFIO_EXTICR4_EXTI14_PF_Pos (8U)
  2710. #define AFIO_EXTICR4_EXTI14_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI14_PF_Pos) /*!< 0x00000500 */
  2711. #define AFIO_EXTICR4_EXTI14_PF AFIO_EXTICR4_EXTI14_PF_Msk /*!< PF[14] pin */
  2712. #define AFIO_EXTICR4_EXTI14_PG_Pos (9U)
  2713. #define AFIO_EXTICR4_EXTI14_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI14_PG_Pos) /*!< 0x00000600 */
  2714. #define AFIO_EXTICR4_EXTI14_PG AFIO_EXTICR4_EXTI14_PG_Msk /*!< PG[14] pin */
  2715. /*!< EXTI15 configuration */
  2716. #define AFIO_EXTICR4_EXTI15_PA 0x00000000U /*!< PA[15] pin */
  2717. #define AFIO_EXTICR4_EXTI15_PB_Pos (12U)
  2718. #define AFIO_EXTICR4_EXTI15_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PB_Pos) /*!< 0x00001000 */
  2719. #define AFIO_EXTICR4_EXTI15_PB AFIO_EXTICR4_EXTI15_PB_Msk /*!< PB[15] pin */
  2720. #define AFIO_EXTICR4_EXTI15_PC_Pos (13U)
  2721. #define AFIO_EXTICR4_EXTI15_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PC_Pos) /*!< 0x00002000 */
  2722. #define AFIO_EXTICR4_EXTI15_PC AFIO_EXTICR4_EXTI15_PC_Msk /*!< PC[15] pin */
  2723. #define AFIO_EXTICR4_EXTI15_PD_Pos (12U)
  2724. #define AFIO_EXTICR4_EXTI15_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI15_PD_Pos) /*!< 0x00003000 */
  2725. #define AFIO_EXTICR4_EXTI15_PD AFIO_EXTICR4_EXTI15_PD_Msk /*!< PD[15] pin */
  2726. #define AFIO_EXTICR4_EXTI15_PE_Pos (14U)
  2727. #define AFIO_EXTICR4_EXTI15_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PE_Pos) /*!< 0x00004000 */
  2728. #define AFIO_EXTICR4_EXTI15_PE AFIO_EXTICR4_EXTI15_PE_Msk /*!< PE[15] pin */
  2729. #define AFIO_EXTICR4_EXTI15_PF_Pos (12U)
  2730. #define AFIO_EXTICR4_EXTI15_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI15_PF_Pos) /*!< 0x00005000 */
  2731. #define AFIO_EXTICR4_EXTI15_PF AFIO_EXTICR4_EXTI15_PF_Msk /*!< PF[15] pin */
  2732. #define AFIO_EXTICR4_EXTI15_PG_Pos (13U)
  2733. #define AFIO_EXTICR4_EXTI15_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI15_PG_Pos) /*!< 0x00006000 */
  2734. #define AFIO_EXTICR4_EXTI15_PG AFIO_EXTICR4_EXTI15_PG_Msk /*!< PG[15] pin */
  2735. /****************** Bit definition for AFIO_MAPR2 register ******************/
  2736. #define AFIO_MAPR2_TIM9_REMAP_Pos (5U)
  2737. #define AFIO_MAPR2_TIM9_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM9_REMAP_Pos) /*!< 0x00000020 */
  2738. #define AFIO_MAPR2_TIM9_REMAP AFIO_MAPR2_TIM9_REMAP_Msk /*!< TIM9 remapping */
  2739. #define AFIO_MAPR2_TIM10_REMAP_Pos (6U)
  2740. #define AFIO_MAPR2_TIM10_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM10_REMAP_Pos) /*!< 0x00000040 */
  2741. #define AFIO_MAPR2_TIM10_REMAP AFIO_MAPR2_TIM10_REMAP_Msk /*!< TIM10 remapping */
  2742. #define AFIO_MAPR2_TIM11_REMAP_Pos (7U)
  2743. #define AFIO_MAPR2_TIM11_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM11_REMAP_Pos) /*!< 0x00000080 */
  2744. #define AFIO_MAPR2_TIM11_REMAP AFIO_MAPR2_TIM11_REMAP_Msk /*!< TIM11 remapping */
  2745. #define AFIO_MAPR2_TIM13_REMAP_Pos (8U)
  2746. #define AFIO_MAPR2_TIM13_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM13_REMAP_Pos) /*!< 0x00000100 */
  2747. #define AFIO_MAPR2_TIM13_REMAP AFIO_MAPR2_TIM13_REMAP_Msk /*!< TIM13 remapping */
  2748. #define AFIO_MAPR2_TIM14_REMAP_Pos (9U)
  2749. #define AFIO_MAPR2_TIM14_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM14_REMAP_Pos) /*!< 0x00000200 */
  2750. #define AFIO_MAPR2_TIM14_REMAP AFIO_MAPR2_TIM14_REMAP_Msk /*!< TIM14 remapping */
  2751. #define AFIO_MAPR2_FSMC_NADV_REMAP_Pos (10U)
  2752. #define AFIO_MAPR2_FSMC_NADV_REMAP_Msk (0x1UL << AFIO_MAPR2_FSMC_NADV_REMAP_Pos) /*!< 0x00000400 */
  2753. #define AFIO_MAPR2_FSMC_NADV_REMAP AFIO_MAPR2_FSMC_NADV_REMAP_Msk /*!< FSMC NADV remapping */
  2754. /******************************************************************************/
  2755. /* */
  2756. /* External Interrupt/Event Controller */
  2757. /* */
  2758. /******************************************************************************/
  2759. /******************* Bit definition for EXTI_IMR register *******************/
  2760. #define EXTI_IMR_MR0_Pos (0U)
  2761. #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */
  2762. #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */
  2763. #define EXTI_IMR_MR1_Pos (1U)
  2764. #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */
  2765. #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */
  2766. #define EXTI_IMR_MR2_Pos (2U)
  2767. #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */
  2768. #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */
  2769. #define EXTI_IMR_MR3_Pos (3U)
  2770. #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */
  2771. #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */
  2772. #define EXTI_IMR_MR4_Pos (4U)
  2773. #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */
  2774. #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */
  2775. #define EXTI_IMR_MR5_Pos (5U)
  2776. #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */
  2777. #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */
  2778. #define EXTI_IMR_MR6_Pos (6U)
  2779. #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */
  2780. #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */
  2781. #define EXTI_IMR_MR7_Pos (7U)
  2782. #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */
  2783. #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */
  2784. #define EXTI_IMR_MR8_Pos (8U)
  2785. #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */
  2786. #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */
  2787. #define EXTI_IMR_MR9_Pos (9U)
  2788. #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */
  2789. #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */
  2790. #define EXTI_IMR_MR10_Pos (10U)
  2791. #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */
  2792. #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */
  2793. #define EXTI_IMR_MR11_Pos (11U)
  2794. #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */
  2795. #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */
  2796. #define EXTI_IMR_MR12_Pos (12U)
  2797. #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */
  2798. #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */
  2799. #define EXTI_IMR_MR13_Pos (13U)
  2800. #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */
  2801. #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */
  2802. #define EXTI_IMR_MR14_Pos (14U)
  2803. #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */
  2804. #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */
  2805. #define EXTI_IMR_MR15_Pos (15U)
  2806. #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */
  2807. #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */
  2808. #define EXTI_IMR_MR16_Pos (16U)
  2809. #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */
  2810. #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */
  2811. #define EXTI_IMR_MR17_Pos (17U)
  2812. #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */
  2813. #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */
  2814. #define EXTI_IMR_MR18_Pos (18U)
  2815. #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */
  2816. #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */
  2817. /* References Defines */
  2818. #define EXTI_IMR_IM0 EXTI_IMR_MR0
  2819. #define EXTI_IMR_IM1 EXTI_IMR_MR1
  2820. #define EXTI_IMR_IM2 EXTI_IMR_MR2
  2821. #define EXTI_IMR_IM3 EXTI_IMR_MR3
  2822. #define EXTI_IMR_IM4 EXTI_IMR_MR4
  2823. #define EXTI_IMR_IM5 EXTI_IMR_MR5
  2824. #define EXTI_IMR_IM6 EXTI_IMR_MR6
  2825. #define EXTI_IMR_IM7 EXTI_IMR_MR7
  2826. #define EXTI_IMR_IM8 EXTI_IMR_MR8
  2827. #define EXTI_IMR_IM9 EXTI_IMR_MR9
  2828. #define EXTI_IMR_IM10 EXTI_IMR_MR10
  2829. #define EXTI_IMR_IM11 EXTI_IMR_MR11
  2830. #define EXTI_IMR_IM12 EXTI_IMR_MR12
  2831. #define EXTI_IMR_IM13 EXTI_IMR_MR13
  2832. #define EXTI_IMR_IM14 EXTI_IMR_MR14
  2833. #define EXTI_IMR_IM15 EXTI_IMR_MR15
  2834. #define EXTI_IMR_IM16 EXTI_IMR_MR16
  2835. #define EXTI_IMR_IM17 EXTI_IMR_MR17
  2836. #define EXTI_IMR_IM18 EXTI_IMR_MR18
  2837. #define EXTI_IMR_IM 0x0007FFFFU /*!< Interrupt Mask All */
  2838. /******************* Bit definition for EXTI_EMR register *******************/
  2839. #define EXTI_EMR_MR0_Pos (0U)
  2840. #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */
  2841. #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */
  2842. #define EXTI_EMR_MR1_Pos (1U)
  2843. #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */
  2844. #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */
  2845. #define EXTI_EMR_MR2_Pos (2U)
  2846. #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */
  2847. #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */
  2848. #define EXTI_EMR_MR3_Pos (3U)
  2849. #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */
  2850. #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */
  2851. #define EXTI_EMR_MR4_Pos (4U)
  2852. #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */
  2853. #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */
  2854. #define EXTI_EMR_MR5_Pos (5U)
  2855. #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */
  2856. #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */
  2857. #define EXTI_EMR_MR6_Pos (6U)
  2858. #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */
  2859. #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */
  2860. #define EXTI_EMR_MR7_Pos (7U)
  2861. #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */
  2862. #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */
  2863. #define EXTI_EMR_MR8_Pos (8U)
  2864. #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */
  2865. #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */
  2866. #define EXTI_EMR_MR9_Pos (9U)
  2867. #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */
  2868. #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */
  2869. #define EXTI_EMR_MR10_Pos (10U)
  2870. #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */
  2871. #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */
  2872. #define EXTI_EMR_MR11_Pos (11U)
  2873. #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */
  2874. #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */
  2875. #define EXTI_EMR_MR12_Pos (12U)
  2876. #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */
  2877. #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */
  2878. #define EXTI_EMR_MR13_Pos (13U)
  2879. #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */
  2880. #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */
  2881. #define EXTI_EMR_MR14_Pos (14U)
  2882. #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */
  2883. #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */
  2884. #define EXTI_EMR_MR15_Pos (15U)
  2885. #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */
  2886. #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */
  2887. #define EXTI_EMR_MR16_Pos (16U)
  2888. #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */
  2889. #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */
  2890. #define EXTI_EMR_MR17_Pos (17U)
  2891. #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */
  2892. #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */
  2893. #define EXTI_EMR_MR18_Pos (18U)
  2894. #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */
  2895. #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */
  2896. /* References Defines */
  2897. #define EXTI_EMR_EM0 EXTI_EMR_MR0
  2898. #define EXTI_EMR_EM1 EXTI_EMR_MR1
  2899. #define EXTI_EMR_EM2 EXTI_EMR_MR2
  2900. #define EXTI_EMR_EM3 EXTI_EMR_MR3
  2901. #define EXTI_EMR_EM4 EXTI_EMR_MR4
  2902. #define EXTI_EMR_EM5 EXTI_EMR_MR5
  2903. #define EXTI_EMR_EM6 EXTI_EMR_MR6
  2904. #define EXTI_EMR_EM7 EXTI_EMR_MR7
  2905. #define EXTI_EMR_EM8 EXTI_EMR_MR8
  2906. #define EXTI_EMR_EM9 EXTI_EMR_MR9
  2907. #define EXTI_EMR_EM10 EXTI_EMR_MR10
  2908. #define EXTI_EMR_EM11 EXTI_EMR_MR11
  2909. #define EXTI_EMR_EM12 EXTI_EMR_MR12
  2910. #define EXTI_EMR_EM13 EXTI_EMR_MR13
  2911. #define EXTI_EMR_EM14 EXTI_EMR_MR14
  2912. #define EXTI_EMR_EM15 EXTI_EMR_MR15
  2913. #define EXTI_EMR_EM16 EXTI_EMR_MR16
  2914. #define EXTI_EMR_EM17 EXTI_EMR_MR17
  2915. #define EXTI_EMR_EM18 EXTI_EMR_MR18
  2916. /****************** Bit definition for EXTI_RTSR register *******************/
  2917. #define EXTI_RTSR_TR0_Pos (0U)
  2918. #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */
  2919. #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */
  2920. #define EXTI_RTSR_TR1_Pos (1U)
  2921. #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */
  2922. #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */
  2923. #define EXTI_RTSR_TR2_Pos (2U)
  2924. #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */
  2925. #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */
  2926. #define EXTI_RTSR_TR3_Pos (3U)
  2927. #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */
  2928. #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */
  2929. #define EXTI_RTSR_TR4_Pos (4U)
  2930. #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */
  2931. #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */
  2932. #define EXTI_RTSR_TR5_Pos (5U)
  2933. #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */
  2934. #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */
  2935. #define EXTI_RTSR_TR6_Pos (6U)
  2936. #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */
  2937. #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */
  2938. #define EXTI_RTSR_TR7_Pos (7U)
  2939. #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */
  2940. #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */
  2941. #define EXTI_RTSR_TR8_Pos (8U)
  2942. #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */
  2943. #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */
  2944. #define EXTI_RTSR_TR9_Pos (9U)
  2945. #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */
  2946. #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */
  2947. #define EXTI_RTSR_TR10_Pos (10U)
  2948. #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */
  2949. #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */
  2950. #define EXTI_RTSR_TR11_Pos (11U)
  2951. #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */
  2952. #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */
  2953. #define EXTI_RTSR_TR12_Pos (12U)
  2954. #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */
  2955. #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */
  2956. #define EXTI_RTSR_TR13_Pos (13U)
  2957. #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */
  2958. #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */
  2959. #define EXTI_RTSR_TR14_Pos (14U)
  2960. #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */
  2961. #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */
  2962. #define EXTI_RTSR_TR15_Pos (15U)
  2963. #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */
  2964. #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */
  2965. #define EXTI_RTSR_TR16_Pos (16U)
  2966. #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */
  2967. #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */
  2968. #define EXTI_RTSR_TR17_Pos (17U)
  2969. #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */
  2970. #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */
  2971. #define EXTI_RTSR_TR18_Pos (18U)
  2972. #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */
  2973. #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */
  2974. /* References Defines */
  2975. #define EXTI_RTSR_RT0 EXTI_RTSR_TR0
  2976. #define EXTI_RTSR_RT1 EXTI_RTSR_TR1
  2977. #define EXTI_RTSR_RT2 EXTI_RTSR_TR2
  2978. #define EXTI_RTSR_RT3 EXTI_RTSR_TR3
  2979. #define EXTI_RTSR_RT4 EXTI_RTSR_TR4
  2980. #define EXTI_RTSR_RT5 EXTI_RTSR_TR5
  2981. #define EXTI_RTSR_RT6 EXTI_RTSR_TR6
  2982. #define EXTI_RTSR_RT7 EXTI_RTSR_TR7
  2983. #define EXTI_RTSR_RT8 EXTI_RTSR_TR8
  2984. #define EXTI_RTSR_RT9 EXTI_RTSR_TR9
  2985. #define EXTI_RTSR_RT10 EXTI_RTSR_TR10
  2986. #define EXTI_RTSR_RT11 EXTI_RTSR_TR11
  2987. #define EXTI_RTSR_RT12 EXTI_RTSR_TR12
  2988. #define EXTI_RTSR_RT13 EXTI_RTSR_TR13
  2989. #define EXTI_RTSR_RT14 EXTI_RTSR_TR14
  2990. #define EXTI_RTSR_RT15 EXTI_RTSR_TR15
  2991. #define EXTI_RTSR_RT16 EXTI_RTSR_TR16
  2992. #define EXTI_RTSR_RT17 EXTI_RTSR_TR17
  2993. #define EXTI_RTSR_RT18 EXTI_RTSR_TR18
  2994. /****************** Bit definition for EXTI_FTSR register *******************/
  2995. #define EXTI_FTSR_TR0_Pos (0U)
  2996. #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */
  2997. #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */
  2998. #define EXTI_FTSR_TR1_Pos (1U)
  2999. #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */
  3000. #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */
  3001. #define EXTI_FTSR_TR2_Pos (2U)
  3002. #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */
  3003. #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */
  3004. #define EXTI_FTSR_TR3_Pos (3U)
  3005. #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */
  3006. #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */
  3007. #define EXTI_FTSR_TR4_Pos (4U)
  3008. #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */
  3009. #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */
  3010. #define EXTI_FTSR_TR5_Pos (5U)
  3011. #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */
  3012. #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */
  3013. #define EXTI_FTSR_TR6_Pos (6U)
  3014. #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */
  3015. #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */
  3016. #define EXTI_FTSR_TR7_Pos (7U)
  3017. #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */
  3018. #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */
  3019. #define EXTI_FTSR_TR8_Pos (8U)
  3020. #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */
  3021. #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */
  3022. #define EXTI_FTSR_TR9_Pos (9U)
  3023. #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */
  3024. #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */
  3025. #define EXTI_FTSR_TR10_Pos (10U)
  3026. #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */
  3027. #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */
  3028. #define EXTI_FTSR_TR11_Pos (11U)
  3029. #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */
  3030. #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */
  3031. #define EXTI_FTSR_TR12_Pos (12U)
  3032. #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */
  3033. #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */
  3034. #define EXTI_FTSR_TR13_Pos (13U)
  3035. #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */
  3036. #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */
  3037. #define EXTI_FTSR_TR14_Pos (14U)
  3038. #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */
  3039. #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */
  3040. #define EXTI_FTSR_TR15_Pos (15U)
  3041. #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */
  3042. #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */
  3043. #define EXTI_FTSR_TR16_Pos (16U)
  3044. #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */
  3045. #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */
  3046. #define EXTI_FTSR_TR17_Pos (17U)
  3047. #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */
  3048. #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */
  3049. #define EXTI_FTSR_TR18_Pos (18U)
  3050. #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */
  3051. #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */
  3052. /* References Defines */
  3053. #define EXTI_FTSR_FT0 EXTI_FTSR_TR0
  3054. #define EXTI_FTSR_FT1 EXTI_FTSR_TR1
  3055. #define EXTI_FTSR_FT2 EXTI_FTSR_TR2
  3056. #define EXTI_FTSR_FT3 EXTI_FTSR_TR3
  3057. #define EXTI_FTSR_FT4 EXTI_FTSR_TR4
  3058. #define EXTI_FTSR_FT5 EXTI_FTSR_TR5
  3059. #define EXTI_FTSR_FT6 EXTI_FTSR_TR6
  3060. #define EXTI_FTSR_FT7 EXTI_FTSR_TR7
  3061. #define EXTI_FTSR_FT8 EXTI_FTSR_TR8
  3062. #define EXTI_FTSR_FT9 EXTI_FTSR_TR9
  3063. #define EXTI_FTSR_FT10 EXTI_FTSR_TR10
  3064. #define EXTI_FTSR_FT11 EXTI_FTSR_TR11
  3065. #define EXTI_FTSR_FT12 EXTI_FTSR_TR12
  3066. #define EXTI_FTSR_FT13 EXTI_FTSR_TR13
  3067. #define EXTI_FTSR_FT14 EXTI_FTSR_TR14
  3068. #define EXTI_FTSR_FT15 EXTI_FTSR_TR15
  3069. #define EXTI_FTSR_FT16 EXTI_FTSR_TR16
  3070. #define EXTI_FTSR_FT17 EXTI_FTSR_TR17
  3071. #define EXTI_FTSR_FT18 EXTI_FTSR_TR18
  3072. /****************** Bit definition for EXTI_SWIER register ******************/
  3073. #define EXTI_SWIER_SWIER0_Pos (0U)
  3074. #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */
  3075. #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */
  3076. #define EXTI_SWIER_SWIER1_Pos (1U)
  3077. #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */
  3078. #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */
  3079. #define EXTI_SWIER_SWIER2_Pos (2U)
  3080. #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */
  3081. #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */
  3082. #define EXTI_SWIER_SWIER3_Pos (3U)
  3083. #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */
  3084. #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */
  3085. #define EXTI_SWIER_SWIER4_Pos (4U)
  3086. #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */
  3087. #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */
  3088. #define EXTI_SWIER_SWIER5_Pos (5U)
  3089. #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */
  3090. #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */
  3091. #define EXTI_SWIER_SWIER6_Pos (6U)
  3092. #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */
  3093. #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */
  3094. #define EXTI_SWIER_SWIER7_Pos (7U)
  3095. #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */
  3096. #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */
  3097. #define EXTI_SWIER_SWIER8_Pos (8U)
  3098. #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */
  3099. #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */
  3100. #define EXTI_SWIER_SWIER9_Pos (9U)
  3101. #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */
  3102. #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */
  3103. #define EXTI_SWIER_SWIER10_Pos (10U)
  3104. #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */
  3105. #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */
  3106. #define EXTI_SWIER_SWIER11_Pos (11U)
  3107. #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */
  3108. #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */
  3109. #define EXTI_SWIER_SWIER12_Pos (12U)
  3110. #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */
  3111. #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */
  3112. #define EXTI_SWIER_SWIER13_Pos (13U)
  3113. #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */
  3114. #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */
  3115. #define EXTI_SWIER_SWIER14_Pos (14U)
  3116. #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */
  3117. #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */
  3118. #define EXTI_SWIER_SWIER15_Pos (15U)
  3119. #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */
  3120. #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */
  3121. #define EXTI_SWIER_SWIER16_Pos (16U)
  3122. #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */
  3123. #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */
  3124. #define EXTI_SWIER_SWIER17_Pos (17U)
  3125. #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */
  3126. #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */
  3127. #define EXTI_SWIER_SWIER18_Pos (18U)
  3128. #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */
  3129. #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */
  3130. /* References Defines */
  3131. #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0
  3132. #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1
  3133. #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2
  3134. #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3
  3135. #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4
  3136. #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5
  3137. #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6
  3138. #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7
  3139. #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8
  3140. #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9
  3141. #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10
  3142. #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11
  3143. #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12
  3144. #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13
  3145. #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14
  3146. #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15
  3147. #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16
  3148. #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17
  3149. #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18
  3150. /******************* Bit definition for EXTI_PR register ********************/
  3151. #define EXTI_PR_PR0_Pos (0U)
  3152. #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
  3153. #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */
  3154. #define EXTI_PR_PR1_Pos (1U)
  3155. #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
  3156. #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */
  3157. #define EXTI_PR_PR2_Pos (2U)
  3158. #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
  3159. #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */
  3160. #define EXTI_PR_PR3_Pos (3U)
  3161. #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
  3162. #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */
  3163. #define EXTI_PR_PR4_Pos (4U)
  3164. #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */
  3165. #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */
  3166. #define EXTI_PR_PR5_Pos (5U)
  3167. #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */
  3168. #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */
  3169. #define EXTI_PR_PR6_Pos (6U)
  3170. #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
  3171. #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */
  3172. #define EXTI_PR_PR7_Pos (7U)
  3173. #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
  3174. #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */
  3175. #define EXTI_PR_PR8_Pos (8U)
  3176. #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */
  3177. #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */
  3178. #define EXTI_PR_PR9_Pos (9U)
  3179. #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */
  3180. #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */
  3181. #define EXTI_PR_PR10_Pos (10U)
  3182. #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */
  3183. #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */
  3184. #define EXTI_PR_PR11_Pos (11U)
  3185. #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */
  3186. #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */
  3187. #define EXTI_PR_PR12_Pos (12U)
  3188. #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */
  3189. #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */
  3190. #define EXTI_PR_PR13_Pos (13U)
  3191. #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */
  3192. #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */
  3193. #define EXTI_PR_PR14_Pos (14U)
  3194. #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */
  3195. #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */
  3196. #define EXTI_PR_PR15_Pos (15U)
  3197. #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */
  3198. #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */
  3199. #define EXTI_PR_PR16_Pos (16U)
  3200. #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */
  3201. #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */
  3202. #define EXTI_PR_PR17_Pos (17U)
  3203. #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
  3204. #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */
  3205. #define EXTI_PR_PR18_Pos (18U)
  3206. #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00040000 */
  3207. #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */
  3208. /* References Defines */
  3209. #define EXTI_PR_PIF0 EXTI_PR_PR0
  3210. #define EXTI_PR_PIF1 EXTI_PR_PR1
  3211. #define EXTI_PR_PIF2 EXTI_PR_PR2
  3212. #define EXTI_PR_PIF3 EXTI_PR_PR3
  3213. #define EXTI_PR_PIF4 EXTI_PR_PR4
  3214. #define EXTI_PR_PIF5 EXTI_PR_PR5
  3215. #define EXTI_PR_PIF6 EXTI_PR_PR6
  3216. #define EXTI_PR_PIF7 EXTI_PR_PR7
  3217. #define EXTI_PR_PIF8 EXTI_PR_PR8
  3218. #define EXTI_PR_PIF9 EXTI_PR_PR9
  3219. #define EXTI_PR_PIF10 EXTI_PR_PR10
  3220. #define EXTI_PR_PIF11 EXTI_PR_PR11
  3221. #define EXTI_PR_PIF12 EXTI_PR_PR12
  3222. #define EXTI_PR_PIF13 EXTI_PR_PR13
  3223. #define EXTI_PR_PIF14 EXTI_PR_PR14
  3224. #define EXTI_PR_PIF15 EXTI_PR_PR15
  3225. #define EXTI_PR_PIF16 EXTI_PR_PR16
  3226. #define EXTI_PR_PIF17 EXTI_PR_PR17
  3227. #define EXTI_PR_PIF18 EXTI_PR_PR18
  3228. /******************************************************************************/
  3229. /* */
  3230. /* DMA Controller */
  3231. /* */
  3232. /******************************************************************************/
  3233. /******************* Bit definition for DMA_ISR register ********************/
  3234. #define DMA_ISR_GIF1_Pos (0U)
  3235. #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  3236. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  3237. #define DMA_ISR_TCIF1_Pos (1U)
  3238. #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  3239. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  3240. #define DMA_ISR_HTIF1_Pos (2U)
  3241. #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  3242. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  3243. #define DMA_ISR_TEIF1_Pos (3U)
  3244. #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  3245. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  3246. #define DMA_ISR_GIF2_Pos (4U)
  3247. #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  3248. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  3249. #define DMA_ISR_TCIF2_Pos (5U)
  3250. #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  3251. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  3252. #define DMA_ISR_HTIF2_Pos (6U)
  3253. #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  3254. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  3255. #define DMA_ISR_TEIF2_Pos (7U)
  3256. #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  3257. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  3258. #define DMA_ISR_GIF3_Pos (8U)
  3259. #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  3260. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  3261. #define DMA_ISR_TCIF3_Pos (9U)
  3262. #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  3263. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  3264. #define DMA_ISR_HTIF3_Pos (10U)
  3265. #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  3266. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  3267. #define DMA_ISR_TEIF3_Pos (11U)
  3268. #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  3269. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  3270. #define DMA_ISR_GIF4_Pos (12U)
  3271. #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  3272. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  3273. #define DMA_ISR_TCIF4_Pos (13U)
  3274. #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  3275. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  3276. #define DMA_ISR_HTIF4_Pos (14U)
  3277. #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  3278. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  3279. #define DMA_ISR_TEIF4_Pos (15U)
  3280. #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  3281. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  3282. #define DMA_ISR_GIF5_Pos (16U)
  3283. #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  3284. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  3285. #define DMA_ISR_TCIF5_Pos (17U)
  3286. #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  3287. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  3288. #define DMA_ISR_HTIF5_Pos (18U)
  3289. #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  3290. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  3291. #define DMA_ISR_TEIF5_Pos (19U)
  3292. #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  3293. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  3294. #define DMA_ISR_GIF6_Pos (20U)
  3295. #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  3296. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  3297. #define DMA_ISR_TCIF6_Pos (21U)
  3298. #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  3299. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  3300. #define DMA_ISR_HTIF6_Pos (22U)
  3301. #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  3302. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  3303. #define DMA_ISR_TEIF6_Pos (23U)
  3304. #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  3305. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  3306. #define DMA_ISR_GIF7_Pos (24U)
  3307. #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  3308. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  3309. #define DMA_ISR_TCIF7_Pos (25U)
  3310. #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  3311. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  3312. #define DMA_ISR_HTIF7_Pos (26U)
  3313. #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  3314. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  3315. #define DMA_ISR_TEIF7_Pos (27U)
  3316. #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  3317. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  3318. /******************* Bit definition for DMA_IFCR register *******************/
  3319. #define DMA_IFCR_CGIF1_Pos (0U)
  3320. #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  3321. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
  3322. #define DMA_IFCR_CTCIF1_Pos (1U)
  3323. #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  3324. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  3325. #define DMA_IFCR_CHTIF1_Pos (2U)
  3326. #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  3327. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  3328. #define DMA_IFCR_CTEIF1_Pos (3U)
  3329. #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  3330. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  3331. #define DMA_IFCR_CGIF2_Pos (4U)
  3332. #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  3333. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  3334. #define DMA_IFCR_CTCIF2_Pos (5U)
  3335. #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  3336. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  3337. #define DMA_IFCR_CHTIF2_Pos (6U)
  3338. #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  3339. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  3340. #define DMA_IFCR_CTEIF2_Pos (7U)
  3341. #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  3342. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  3343. #define DMA_IFCR_CGIF3_Pos (8U)
  3344. #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  3345. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  3346. #define DMA_IFCR_CTCIF3_Pos (9U)
  3347. #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  3348. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  3349. #define DMA_IFCR_CHTIF3_Pos (10U)
  3350. #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  3351. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  3352. #define DMA_IFCR_CTEIF3_Pos (11U)
  3353. #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  3354. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  3355. #define DMA_IFCR_CGIF4_Pos (12U)
  3356. #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  3357. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  3358. #define DMA_IFCR_CTCIF4_Pos (13U)
  3359. #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  3360. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  3361. #define DMA_IFCR_CHTIF4_Pos (14U)
  3362. #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  3363. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  3364. #define DMA_IFCR_CTEIF4_Pos (15U)
  3365. #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  3366. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  3367. #define DMA_IFCR_CGIF5_Pos (16U)
  3368. #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  3369. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  3370. #define DMA_IFCR_CTCIF5_Pos (17U)
  3371. #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  3372. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  3373. #define DMA_IFCR_CHTIF5_Pos (18U)
  3374. #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  3375. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  3376. #define DMA_IFCR_CTEIF5_Pos (19U)
  3377. #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  3378. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  3379. #define DMA_IFCR_CGIF6_Pos (20U)
  3380. #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  3381. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  3382. #define DMA_IFCR_CTCIF6_Pos (21U)
  3383. #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  3384. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  3385. #define DMA_IFCR_CHTIF6_Pos (22U)
  3386. #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  3387. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  3388. #define DMA_IFCR_CTEIF6_Pos (23U)
  3389. #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  3390. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  3391. #define DMA_IFCR_CGIF7_Pos (24U)
  3392. #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  3393. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  3394. #define DMA_IFCR_CTCIF7_Pos (25U)
  3395. #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  3396. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  3397. #define DMA_IFCR_CHTIF7_Pos (26U)
  3398. #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  3399. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  3400. #define DMA_IFCR_CTEIF7_Pos (27U)
  3401. #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  3402. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  3403. /******************* Bit definition for DMA_CCR register *******************/
  3404. #define DMA_CCR_EN_Pos (0U)
  3405. #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  3406. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  3407. #define DMA_CCR_TCIE_Pos (1U)
  3408. #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  3409. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  3410. #define DMA_CCR_HTIE_Pos (2U)
  3411. #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  3412. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  3413. #define DMA_CCR_TEIE_Pos (3U)
  3414. #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  3415. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  3416. #define DMA_CCR_DIR_Pos (4U)
  3417. #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  3418. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  3419. #define DMA_CCR_CIRC_Pos (5U)
  3420. #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  3421. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  3422. #define DMA_CCR_PINC_Pos (6U)
  3423. #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  3424. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  3425. #define DMA_CCR_MINC_Pos (7U)
  3426. #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  3427. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  3428. #define DMA_CCR_PSIZE_Pos (8U)
  3429. #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  3430. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  3431. #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  3432. #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  3433. #define DMA_CCR_MSIZE_Pos (10U)
  3434. #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  3435. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  3436. #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  3437. #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  3438. #define DMA_CCR_PL_Pos (12U)
  3439. #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  3440. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */
  3441. #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  3442. #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  3443. #define DMA_CCR_MEM2MEM_Pos (14U)
  3444. #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  3445. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  3446. /****************** Bit definition for DMA_CNDTR register ******************/
  3447. #define DMA_CNDTR_NDT_Pos (0U)
  3448. #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  3449. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  3450. /****************** Bit definition for DMA_CPAR register *******************/
  3451. #define DMA_CPAR_PA_Pos (0U)
  3452. #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  3453. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  3454. /****************** Bit definition for DMA_CMAR register *******************/
  3455. #define DMA_CMAR_MA_Pos (0U)
  3456. #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  3457. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  3458. /******************************************************************************/
  3459. /* */
  3460. /* Analog to Digital Converter (ADC) */
  3461. /* */
  3462. /******************************************************************************/
  3463. /*
  3464. * @brief Specific device feature definitions (not present on all devices in the STM32F1 family)
  3465. */
  3466. #define ADC_MULTIMODE_SUPPORT /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */
  3467. /******************** Bit definition for ADC_SR register ********************/
  3468. #define ADC_SR_AWD_Pos (0U)
  3469. #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos) /*!< 0x00000001 */
  3470. #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */
  3471. #define ADC_SR_EOS_Pos (1U)
  3472. #define ADC_SR_EOS_Msk (0x1UL << ADC_SR_EOS_Pos) /*!< 0x00000002 */
  3473. #define ADC_SR_EOS ADC_SR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
  3474. #define ADC_SR_JEOS_Pos (2U)
  3475. #define ADC_SR_JEOS_Msk (0x1UL << ADC_SR_JEOS_Pos) /*!< 0x00000004 */
  3476. #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */
  3477. #define ADC_SR_JSTRT_Pos (3U)
  3478. #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */
  3479. #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */
  3480. #define ADC_SR_STRT_Pos (4U)
  3481. #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos) /*!< 0x00000010 */
  3482. #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */
  3483. /* Legacy defines */
  3484. #define ADC_SR_EOC (ADC_SR_EOS)
  3485. #define ADC_SR_JEOC (ADC_SR_JEOS)
  3486. /******************* Bit definition for ADC_CR1 register ********************/
  3487. #define ADC_CR1_AWDCH_Pos (0U)
  3488. #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */
  3489. #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  3490. #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */
  3491. #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */
  3492. #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */
  3493. #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */
  3494. #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */
  3495. #define ADC_CR1_EOSIE_Pos (5U)
  3496. #define ADC_CR1_EOSIE_Msk (0x1UL << ADC_CR1_EOSIE_Pos) /*!< 0x00000020 */
  3497. #define ADC_CR1_EOSIE ADC_CR1_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  3498. #define ADC_CR1_AWDIE_Pos (6U)
  3499. #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */
  3500. #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */
  3501. #define ADC_CR1_JEOSIE_Pos (7U)
  3502. #define ADC_CR1_JEOSIE_Msk (0x1UL << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */
  3503. #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */
  3504. #define ADC_CR1_SCAN_Pos (8U)
  3505. #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */
  3506. #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */
  3507. #define ADC_CR1_AWDSGL_Pos (9U)
  3508. #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */
  3509. #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  3510. #define ADC_CR1_JAUTO_Pos (10U)
  3511. #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */
  3512. #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */
  3513. #define ADC_CR1_DISCEN_Pos (11U)
  3514. #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */
  3515. #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  3516. #define ADC_CR1_JDISCEN_Pos (12U)
  3517. #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */
  3518. #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */
  3519. #define ADC_CR1_DISCNUM_Pos (13U)
  3520. #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */
  3521. #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */
  3522. #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */
  3523. #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */
  3524. #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */
  3525. #define ADC_CR1_DUALMOD_Pos (16U)
  3526. #define ADC_CR1_DUALMOD_Msk (0xFUL << ADC_CR1_DUALMOD_Pos) /*!< 0x000F0000 */
  3527. #define ADC_CR1_DUALMOD ADC_CR1_DUALMOD_Msk /*!< ADC multimode mode selection */
  3528. #define ADC_CR1_DUALMOD_0 (0x1UL << ADC_CR1_DUALMOD_Pos) /*!< 0x00010000 */
  3529. #define ADC_CR1_DUALMOD_1 (0x2UL << ADC_CR1_DUALMOD_Pos) /*!< 0x00020000 */
  3530. #define ADC_CR1_DUALMOD_2 (0x4UL << ADC_CR1_DUALMOD_Pos) /*!< 0x00040000 */
  3531. #define ADC_CR1_DUALMOD_3 (0x8UL << ADC_CR1_DUALMOD_Pos) /*!< 0x00080000 */
  3532. #define ADC_CR1_JAWDEN_Pos (22U)
  3533. #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */
  3534. #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */
  3535. #define ADC_CR1_AWDEN_Pos (23U)
  3536. #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */
  3537. #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  3538. /* Legacy defines */
  3539. #define ADC_CR1_EOCIE (ADC_CR1_EOSIE)
  3540. #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE)
  3541. /******************* Bit definition for ADC_CR2 register ********************/
  3542. #define ADC_CR2_ADON_Pos (0U)
  3543. #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos) /*!< 0x00000001 */
  3544. #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */
  3545. #define ADC_CR2_CONT_Pos (1U)
  3546. #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos) /*!< 0x00000002 */
  3547. #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */
  3548. #define ADC_CR2_CAL_Pos (2U)
  3549. #define ADC_CR2_CAL_Msk (0x1UL << ADC_CR2_CAL_Pos) /*!< 0x00000004 */
  3550. #define ADC_CR2_CAL ADC_CR2_CAL_Msk /*!< ADC calibration start */
  3551. #define ADC_CR2_RSTCAL_Pos (3U)
  3552. #define ADC_CR2_RSTCAL_Msk (0x1UL << ADC_CR2_RSTCAL_Pos) /*!< 0x00000008 */
  3553. #define ADC_CR2_RSTCAL ADC_CR2_RSTCAL_Msk /*!< ADC calibration reset */
  3554. #define ADC_CR2_DMA_Pos (8U)
  3555. #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos) /*!< 0x00000100 */
  3556. #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */
  3557. #define ADC_CR2_ALIGN_Pos (11U)
  3558. #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */
  3559. #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignment */
  3560. #define ADC_CR2_JEXTSEL_Pos (12U)
  3561. #define ADC_CR2_JEXTSEL_Msk (0x7UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00007000 */
  3562. #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */
  3563. #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00001000 */
  3564. #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00002000 */
  3565. #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00004000 */
  3566. #define ADC_CR2_JEXTTRIG_Pos (15U)
  3567. #define ADC_CR2_JEXTTRIG_Msk (0x1UL << ADC_CR2_JEXTTRIG_Pos) /*!< 0x00008000 */
  3568. #define ADC_CR2_JEXTTRIG ADC_CR2_JEXTTRIG_Msk /*!< ADC group injected external trigger enable */
  3569. #define ADC_CR2_EXTSEL_Pos (17U)
  3570. #define ADC_CR2_EXTSEL_Msk (0x7UL << ADC_CR2_EXTSEL_Pos) /*!< 0x000E0000 */
  3571. #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */
  3572. #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00020000 */
  3573. #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00040000 */
  3574. #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00080000 */
  3575. #define ADC_CR2_EXTTRIG_Pos (20U)
  3576. #define ADC_CR2_EXTTRIG_Msk (0x1UL << ADC_CR2_EXTTRIG_Pos) /*!< 0x00100000 */
  3577. #define ADC_CR2_EXTTRIG ADC_CR2_EXTTRIG_Msk /*!< ADC group regular external trigger enable */
  3578. #define ADC_CR2_JSWSTART_Pos (21U)
  3579. #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos) /*!< 0x00200000 */
  3580. #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */
  3581. #define ADC_CR2_SWSTART_Pos (22U)
  3582. #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos) /*!< 0x00400000 */
  3583. #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */
  3584. #define ADC_CR2_TSVREFE_Pos (23U)
  3585. #define ADC_CR2_TSVREFE_Msk (0x1UL << ADC_CR2_TSVREFE_Pos) /*!< 0x00800000 */
  3586. #define ADC_CR2_TSVREFE ADC_CR2_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */
  3587. /****************** Bit definition for ADC_SMPR1 register *******************/
  3588. #define ADC_SMPR1_SMP10_Pos (0U)
  3589. #define ADC_SMPR1_SMP10_Msk (0x7UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */
  3590. #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!< ADC channel 10 sampling time selection */
  3591. #define ADC_SMPR1_SMP10_0 (0x1UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */
  3592. #define ADC_SMPR1_SMP10_1 (0x2UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */
  3593. #define ADC_SMPR1_SMP10_2 (0x4UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */
  3594. #define ADC_SMPR1_SMP11_Pos (3U)
  3595. #define ADC_SMPR1_SMP11_Msk (0x7UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */
  3596. #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!< ADC channel 11 sampling time selection */
  3597. #define ADC_SMPR1_SMP11_0 (0x1UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */
  3598. #define ADC_SMPR1_SMP11_1 (0x2UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */
  3599. #define ADC_SMPR1_SMP11_2 (0x4UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */
  3600. #define ADC_SMPR1_SMP12_Pos (6U)
  3601. #define ADC_SMPR1_SMP12_Msk (0x7UL << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */
  3602. #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!< ADC channel 12 sampling time selection */
  3603. #define ADC_SMPR1_SMP12_0 (0x1UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */
  3604. #define ADC_SMPR1_SMP12_1 (0x2UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */
  3605. #define ADC_SMPR1_SMP12_2 (0x4UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */
  3606. #define ADC_SMPR1_SMP13_Pos (9U)
  3607. #define ADC_SMPR1_SMP13_Msk (0x7UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */
  3608. #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!< ADC channel 13 sampling time selection */
  3609. #define ADC_SMPR1_SMP13_0 (0x1UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */
  3610. #define ADC_SMPR1_SMP13_1 (0x2UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */
  3611. #define ADC_SMPR1_SMP13_2 (0x4UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */
  3612. #define ADC_SMPR1_SMP14_Pos (12U)
  3613. #define ADC_SMPR1_SMP14_Msk (0x7UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */
  3614. #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!< ADC channel 14 sampling time selection */
  3615. #define ADC_SMPR1_SMP14_0 (0x1UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */
  3616. #define ADC_SMPR1_SMP14_1 (0x2UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */
  3617. #define ADC_SMPR1_SMP14_2 (0x4UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */
  3618. #define ADC_SMPR1_SMP15_Pos (15U)
  3619. #define ADC_SMPR1_SMP15_Msk (0x7UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */
  3620. #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!< ADC channel 15 sampling time selection */
  3621. #define ADC_SMPR1_SMP15_0 (0x1UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */
  3622. #define ADC_SMPR1_SMP15_1 (0x2UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */
  3623. #define ADC_SMPR1_SMP15_2 (0x4UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */
  3624. #define ADC_SMPR1_SMP16_Pos (18U)
  3625. #define ADC_SMPR1_SMP16_Msk (0x7UL << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */
  3626. #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!< ADC channel 16 sampling time selection */
  3627. #define ADC_SMPR1_SMP16_0 (0x1UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */
  3628. #define ADC_SMPR1_SMP16_1 (0x2UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */
  3629. #define ADC_SMPR1_SMP16_2 (0x4UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */
  3630. #define ADC_SMPR1_SMP17_Pos (21U)
  3631. #define ADC_SMPR1_SMP17_Msk (0x7UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */
  3632. #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!< ADC channel 17 sampling time selection */
  3633. #define ADC_SMPR1_SMP17_0 (0x1UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */
  3634. #define ADC_SMPR1_SMP17_1 (0x2UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */
  3635. #define ADC_SMPR1_SMP17_2 (0x4UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */
  3636. /****************** Bit definition for ADC_SMPR2 register *******************/
  3637. #define ADC_SMPR2_SMP0_Pos (0U)
  3638. #define ADC_SMPR2_SMP0_Msk (0x7UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */
  3639. #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!< ADC channel 0 sampling time selection */
  3640. #define ADC_SMPR2_SMP0_0 (0x1UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */
  3641. #define ADC_SMPR2_SMP0_1 (0x2UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */
  3642. #define ADC_SMPR2_SMP0_2 (0x4UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */
  3643. #define ADC_SMPR2_SMP1_Pos (3U)
  3644. #define ADC_SMPR2_SMP1_Msk (0x7UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */
  3645. #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!< ADC channel 1 sampling time selection */
  3646. #define ADC_SMPR2_SMP1_0 (0x1UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */
  3647. #define ADC_SMPR2_SMP1_1 (0x2UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */
  3648. #define ADC_SMPR2_SMP1_2 (0x4UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */
  3649. #define ADC_SMPR2_SMP2_Pos (6U)
  3650. #define ADC_SMPR2_SMP2_Msk (0x7UL << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */
  3651. #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!< ADC channel 2 sampling time selection */
  3652. #define ADC_SMPR2_SMP2_0 (0x1UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */
  3653. #define ADC_SMPR2_SMP2_1 (0x2UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */
  3654. #define ADC_SMPR2_SMP2_2 (0x4UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */
  3655. #define ADC_SMPR2_SMP3_Pos (9U)
  3656. #define ADC_SMPR2_SMP3_Msk (0x7UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */
  3657. #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!< ADC channel 3 sampling time selection */
  3658. #define ADC_SMPR2_SMP3_0 (0x1UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */
  3659. #define ADC_SMPR2_SMP3_1 (0x2UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */
  3660. #define ADC_SMPR2_SMP3_2 (0x4UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */
  3661. #define ADC_SMPR2_SMP4_Pos (12U)
  3662. #define ADC_SMPR2_SMP4_Msk (0x7UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */
  3663. #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!< ADC channel 4 sampling time selection */
  3664. #define ADC_SMPR2_SMP4_0 (0x1UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */
  3665. #define ADC_SMPR2_SMP4_1 (0x2UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */
  3666. #define ADC_SMPR2_SMP4_2 (0x4UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */
  3667. #define ADC_SMPR2_SMP5_Pos (15U)
  3668. #define ADC_SMPR2_SMP5_Msk (0x7UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */
  3669. #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!< ADC channel 5 sampling time selection */
  3670. #define ADC_SMPR2_SMP5_0 (0x1UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */
  3671. #define ADC_SMPR2_SMP5_1 (0x2UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */
  3672. #define ADC_SMPR2_SMP5_2 (0x4UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */
  3673. #define ADC_SMPR2_SMP6_Pos (18U)
  3674. #define ADC_SMPR2_SMP6_Msk (0x7UL << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */
  3675. #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!< ADC channel 6 sampling time selection */
  3676. #define ADC_SMPR2_SMP6_0 (0x1UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */
  3677. #define ADC_SMPR2_SMP6_1 (0x2UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */
  3678. #define ADC_SMPR2_SMP6_2 (0x4UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */
  3679. #define ADC_SMPR2_SMP7_Pos (21U)
  3680. #define ADC_SMPR2_SMP7_Msk (0x7UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */
  3681. #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!< ADC channel 7 sampling time selection */
  3682. #define ADC_SMPR2_SMP7_0 (0x1UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */
  3683. #define ADC_SMPR2_SMP7_1 (0x2UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */
  3684. #define ADC_SMPR2_SMP7_2 (0x4UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */
  3685. #define ADC_SMPR2_SMP8_Pos (24U)
  3686. #define ADC_SMPR2_SMP8_Msk (0x7UL << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */
  3687. #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!< ADC channel 8 sampling time selection */
  3688. #define ADC_SMPR2_SMP8_0 (0x1UL << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */
  3689. #define ADC_SMPR2_SMP8_1 (0x2UL << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */
  3690. #define ADC_SMPR2_SMP8_2 (0x4UL << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */
  3691. #define ADC_SMPR2_SMP9_Pos (27U)
  3692. #define ADC_SMPR2_SMP9_Msk (0x7UL << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */
  3693. #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!< ADC channel 9 sampling time selection */
  3694. #define ADC_SMPR2_SMP9_0 (0x1UL << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */
  3695. #define ADC_SMPR2_SMP9_1 (0x2UL << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */
  3696. #define ADC_SMPR2_SMP9_2 (0x4UL << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */
  3697. /****************** Bit definition for ADC_JOFR1 register *******************/
  3698. #define ADC_JOFR1_JOFFSET1_Pos (0U)
  3699. #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */
  3700. #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */
  3701. /****************** Bit definition for ADC_JOFR2 register *******************/
  3702. #define ADC_JOFR2_JOFFSET2_Pos (0U)
  3703. #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */
  3704. #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */
  3705. /****************** Bit definition for ADC_JOFR3 register *******************/
  3706. #define ADC_JOFR3_JOFFSET3_Pos (0U)
  3707. #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */
  3708. #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */
  3709. /****************** Bit definition for ADC_JOFR4 register *******************/
  3710. #define ADC_JOFR4_JOFFSET4_Pos (0U)
  3711. #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */
  3712. #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */
  3713. /******************* Bit definition for ADC_HTR register ********************/
  3714. #define ADC_HTR_HT_Pos (0U)
  3715. #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos) /*!< 0x00000FFF */
  3716. #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */
  3717. /******************* Bit definition for ADC_LTR register ********************/
  3718. #define ADC_LTR_LT_Pos (0U)
  3719. #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos) /*!< 0x00000FFF */
  3720. #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */
  3721. /******************* Bit definition for ADC_SQR1 register *******************/
  3722. #define ADC_SQR1_SQ13_Pos (0U)
  3723. #define ADC_SQR1_SQ13_Msk (0x1FUL << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */
  3724. #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!< ADC group regular sequencer rank 13 */
  3725. #define ADC_SQR1_SQ13_0 (0x01UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */
  3726. #define ADC_SQR1_SQ13_1 (0x02UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */
  3727. #define ADC_SQR1_SQ13_2 (0x04UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */
  3728. #define ADC_SQR1_SQ13_3 (0x08UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */
  3729. #define ADC_SQR1_SQ13_4 (0x10UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */
  3730. #define ADC_SQR1_SQ14_Pos (5U)
  3731. #define ADC_SQR1_SQ14_Msk (0x1FUL << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */
  3732. #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!< ADC group regular sequencer rank 14 */
  3733. #define ADC_SQR1_SQ14_0 (0x01UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */
  3734. #define ADC_SQR1_SQ14_1 (0x02UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */
  3735. #define ADC_SQR1_SQ14_2 (0x04UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */
  3736. #define ADC_SQR1_SQ14_3 (0x08UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */
  3737. #define ADC_SQR1_SQ14_4 (0x10UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */
  3738. #define ADC_SQR1_SQ15_Pos (10U)
  3739. #define ADC_SQR1_SQ15_Msk (0x1FUL << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */
  3740. #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!< ADC group regular sequencer rank 15 */
  3741. #define ADC_SQR1_SQ15_0 (0x01UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */
  3742. #define ADC_SQR1_SQ15_1 (0x02UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */
  3743. #define ADC_SQR1_SQ15_2 (0x04UL << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */
  3744. #define ADC_SQR1_SQ15_3 (0x08UL << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */
  3745. #define ADC_SQR1_SQ15_4 (0x10UL << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */
  3746. #define ADC_SQR1_SQ16_Pos (15U)
  3747. #define ADC_SQR1_SQ16_Msk (0x1FUL << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */
  3748. #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!< ADC group regular sequencer rank 16 */
  3749. #define ADC_SQR1_SQ16_0 (0x01UL << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */
  3750. #define ADC_SQR1_SQ16_1 (0x02UL << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */
  3751. #define ADC_SQR1_SQ16_2 (0x04UL << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */
  3752. #define ADC_SQR1_SQ16_3 (0x08UL << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */
  3753. #define ADC_SQR1_SQ16_4 (0x10UL << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */
  3754. #define ADC_SQR1_L_Pos (20U)
  3755. #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x00F00000 */
  3756. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */
  3757. #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00100000 */
  3758. #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00200000 */
  3759. #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00400000 */
  3760. #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00800000 */
  3761. /******************* Bit definition for ADC_SQR2 register *******************/
  3762. #define ADC_SQR2_SQ7_Pos (0U)
  3763. #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */
  3764. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */
  3765. #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */
  3766. #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */
  3767. #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */
  3768. #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */
  3769. #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */
  3770. #define ADC_SQR2_SQ8_Pos (5U)
  3771. #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */
  3772. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */
  3773. #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */
  3774. #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */
  3775. #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */
  3776. #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */
  3777. #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */
  3778. #define ADC_SQR2_SQ9_Pos (10U)
  3779. #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */
  3780. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */
  3781. #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */
  3782. #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */
  3783. #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */
  3784. #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */
  3785. #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */
  3786. #define ADC_SQR2_SQ10_Pos (15U)
  3787. #define ADC_SQR2_SQ10_Msk (0x1FUL << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */
  3788. #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!< ADC group regular sequencer rank 10 */
  3789. #define ADC_SQR2_SQ10_0 (0x01UL << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */
  3790. #define ADC_SQR2_SQ10_1 (0x02UL << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */
  3791. #define ADC_SQR2_SQ10_2 (0x04UL << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */
  3792. #define ADC_SQR2_SQ10_3 (0x08UL << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */
  3793. #define ADC_SQR2_SQ10_4 (0x10UL << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */
  3794. #define ADC_SQR2_SQ11_Pos (20U)
  3795. #define ADC_SQR2_SQ11_Msk (0x1FUL << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */
  3796. #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!< ADC group regular sequencer rank 1 */
  3797. #define ADC_SQR2_SQ11_0 (0x01UL << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */
  3798. #define ADC_SQR2_SQ11_1 (0x02UL << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */
  3799. #define ADC_SQR2_SQ11_2 (0x04UL << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */
  3800. #define ADC_SQR2_SQ11_3 (0x08UL << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */
  3801. #define ADC_SQR2_SQ11_4 (0x10UL << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */
  3802. #define ADC_SQR2_SQ12_Pos (25U)
  3803. #define ADC_SQR2_SQ12_Msk (0x1FUL << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */
  3804. #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!< ADC group regular sequencer rank 12 */
  3805. #define ADC_SQR2_SQ12_0 (0x01UL << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */
  3806. #define ADC_SQR2_SQ12_1 (0x02UL << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */
  3807. #define ADC_SQR2_SQ12_2 (0x04UL << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */
  3808. #define ADC_SQR2_SQ12_3 (0x08UL << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */
  3809. #define ADC_SQR2_SQ12_4 (0x10UL << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */
  3810. /******************* Bit definition for ADC_SQR3 register *******************/
  3811. #define ADC_SQR3_SQ1_Pos (0U)
  3812. #define ADC_SQR3_SQ1_Msk (0x1FUL << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */
  3813. #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!< ADC group regular sequencer rank 1 */
  3814. #define ADC_SQR3_SQ1_0 (0x01UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */
  3815. #define ADC_SQR3_SQ1_1 (0x02UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */
  3816. #define ADC_SQR3_SQ1_2 (0x04UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */
  3817. #define ADC_SQR3_SQ1_3 (0x08UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */
  3818. #define ADC_SQR3_SQ1_4 (0x10UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */
  3819. #define ADC_SQR3_SQ2_Pos (5U)
  3820. #define ADC_SQR3_SQ2_Msk (0x1FUL << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */
  3821. #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!< ADC group regular sequencer rank 2 */
  3822. #define ADC_SQR3_SQ2_0 (0x01UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */
  3823. #define ADC_SQR3_SQ2_1 (0x02UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */
  3824. #define ADC_SQR3_SQ2_2 (0x04UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */
  3825. #define ADC_SQR3_SQ2_3 (0x08UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */
  3826. #define ADC_SQR3_SQ2_4 (0x10UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */
  3827. #define ADC_SQR3_SQ3_Pos (10U)
  3828. #define ADC_SQR3_SQ3_Msk (0x1FUL << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */
  3829. #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!< ADC group regular sequencer rank 3 */
  3830. #define ADC_SQR3_SQ3_0 (0x01UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */
  3831. #define ADC_SQR3_SQ3_1 (0x02UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */
  3832. #define ADC_SQR3_SQ3_2 (0x04UL << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */
  3833. #define ADC_SQR3_SQ3_3 (0x08UL << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */
  3834. #define ADC_SQR3_SQ3_4 (0x10UL << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */
  3835. #define ADC_SQR3_SQ4_Pos (15U)
  3836. #define ADC_SQR3_SQ4_Msk (0x1FUL << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */
  3837. #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!< ADC group regular sequencer rank 4 */
  3838. #define ADC_SQR3_SQ4_0 (0x01UL << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */
  3839. #define ADC_SQR3_SQ4_1 (0x02UL << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */
  3840. #define ADC_SQR3_SQ4_2 (0x04UL << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */
  3841. #define ADC_SQR3_SQ4_3 (0x08UL << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */
  3842. #define ADC_SQR3_SQ4_4 (0x10UL << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */
  3843. #define ADC_SQR3_SQ5_Pos (20U)
  3844. #define ADC_SQR3_SQ5_Msk (0x1FUL << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */
  3845. #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!< ADC group regular sequencer rank 5 */
  3846. #define ADC_SQR3_SQ5_0 (0x01UL << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */
  3847. #define ADC_SQR3_SQ5_1 (0x02UL << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */
  3848. #define ADC_SQR3_SQ5_2 (0x04UL << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */
  3849. #define ADC_SQR3_SQ5_3 (0x08UL << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */
  3850. #define ADC_SQR3_SQ5_4 (0x10UL << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */
  3851. #define ADC_SQR3_SQ6_Pos (25U)
  3852. #define ADC_SQR3_SQ6_Msk (0x1FUL << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */
  3853. #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!< ADC group regular sequencer rank 6 */
  3854. #define ADC_SQR3_SQ6_0 (0x01UL << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */
  3855. #define ADC_SQR3_SQ6_1 (0x02UL << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */
  3856. #define ADC_SQR3_SQ6_2 (0x04UL << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */
  3857. #define ADC_SQR3_SQ6_3 (0x08UL << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */
  3858. #define ADC_SQR3_SQ6_4 (0x10UL << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */
  3859. /******************* Bit definition for ADC_JSQR register *******************/
  3860. #define ADC_JSQR_JSQ1_Pos (0U)
  3861. #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */
  3862. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */
  3863. #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */
  3864. #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */
  3865. #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */
  3866. #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */
  3867. #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */
  3868. #define ADC_JSQR_JSQ2_Pos (5U)
  3869. #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */
  3870. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */
  3871. #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */
  3872. #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */
  3873. #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */
  3874. #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */
  3875. #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */
  3876. #define ADC_JSQR_JSQ3_Pos (10U)
  3877. #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */
  3878. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */
  3879. #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */
  3880. #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */
  3881. #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */
  3882. #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */
  3883. #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */
  3884. #define ADC_JSQR_JSQ4_Pos (15U)
  3885. #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */
  3886. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */
  3887. #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */
  3888. #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */
  3889. #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */
  3890. #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */
  3891. #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */
  3892. #define ADC_JSQR_JL_Pos (20U)
  3893. #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00300000 */
  3894. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */
  3895. #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00100000 */
  3896. #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00200000 */
  3897. /******************* Bit definition for ADC_JDR1 register *******************/
  3898. #define ADC_JDR1_JDATA_Pos (0U)
  3899. #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
  3900. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */
  3901. /******************* Bit definition for ADC_JDR2 register *******************/
  3902. #define ADC_JDR2_JDATA_Pos (0U)
  3903. #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
  3904. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */
  3905. /******************* Bit definition for ADC_JDR3 register *******************/
  3906. #define ADC_JDR3_JDATA_Pos (0U)
  3907. #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
  3908. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */
  3909. /******************* Bit definition for ADC_JDR4 register *******************/
  3910. #define ADC_JDR4_JDATA_Pos (0U)
  3911. #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
  3912. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */
  3913. /******************** Bit definition for ADC_DR register ********************/
  3914. #define ADC_DR_DATA_Pos (0U)
  3915. #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  3916. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */
  3917. #define ADC_DR_ADC2DATA_Pos (16U)
  3918. #define ADC_DR_ADC2DATA_Msk (0xFFFFUL << ADC_DR_ADC2DATA_Pos) /*!< 0xFFFF0000 */
  3919. #define ADC_DR_ADC2DATA ADC_DR_ADC2DATA_Msk /*!< ADC group regular conversion data for ADC slave, in multimode */
  3920. /******************************************************************************/
  3921. /* */
  3922. /* Digital to Analog Converter */
  3923. /* */
  3924. /******************************************************************************/
  3925. /******************** Bit definition for DAC_CR register ********************/
  3926. #define DAC_CR_EN1_Pos (0U)
  3927. #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  3928. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */
  3929. #define DAC_CR_BOFF1_Pos (1U)
  3930. #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */
  3931. #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */
  3932. #define DAC_CR_TEN1_Pos (2U)
  3933. #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
  3934. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */
  3935. #define DAC_CR_TSEL1_Pos (3U)
  3936. #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
  3937. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */
  3938. #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  3939. #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  3940. #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  3941. #define DAC_CR_WAVE1_Pos (6U)
  3942. #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  3943. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  3944. #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  3945. #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  3946. #define DAC_CR_MAMP1_Pos (8U)
  3947. #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  3948. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  3949. #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  3950. #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  3951. #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  3952. #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  3953. #define DAC_CR_DMAEN1_Pos (12U)
  3954. #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  3955. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */
  3956. #define DAC_CR_EN2_Pos (16U)
  3957. #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  3958. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */
  3959. #define DAC_CR_BOFF2_Pos (17U)
  3960. #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */
  3961. #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */
  3962. #define DAC_CR_TEN2_Pos (18U)
  3963. #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00040000 */
  3964. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */
  3965. #define DAC_CR_TSEL2_Pos (19U)
  3966. #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */
  3967. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */
  3968. #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  3969. #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  3970. #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  3971. #define DAC_CR_WAVE2_Pos (22U)
  3972. #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  3973. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  3974. #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  3975. #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  3976. #define DAC_CR_MAMP2_Pos (24U)
  3977. #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  3978. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  3979. #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  3980. #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  3981. #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  3982. #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  3983. #define DAC_CR_DMAEN2_Pos (28U)
  3984. #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  3985. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */
  3986. /***************** Bit definition for DAC_SWTRIGR register ******************/
  3987. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  3988. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  3989. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */
  3990. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  3991. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  3992. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */
  3993. /***************** Bit definition for DAC_DHR12R1 register ******************/
  3994. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  3995. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  3996. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
  3997. /***************** Bit definition for DAC_DHR12L1 register ******************/
  3998. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  3999. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  4000. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
  4001. /****************** Bit definition for DAC_DHR8R1 register ******************/
  4002. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  4003. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  4004. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
  4005. /***************** Bit definition for DAC_DHR12R2 register ******************/
  4006. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  4007. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  4008. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
  4009. /***************** Bit definition for DAC_DHR12L2 register ******************/
  4010. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  4011. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  4012. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
  4013. /****************** Bit definition for DAC_DHR8R2 register ******************/
  4014. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  4015. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  4016. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
  4017. /***************** Bit definition for DAC_DHR12RD register ******************/
  4018. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  4019. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  4020. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
  4021. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  4022. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  4023. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
  4024. /***************** Bit definition for DAC_DHR12LD register ******************/
  4025. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  4026. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  4027. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
  4028. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  4029. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  4030. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
  4031. /****************** Bit definition for DAC_DHR8RD register ******************/
  4032. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  4033. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  4034. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
  4035. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  4036. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  4037. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
  4038. /******************* Bit definition for DAC_DOR1 register *******************/
  4039. #define DAC_DOR1_DACC1DOR_Pos (0U)
  4040. #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  4041. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!< DAC channel1 data output */
  4042. /******************* Bit definition for DAC_DOR2 register *******************/
  4043. #define DAC_DOR2_DACC2DOR_Pos (0U)
  4044. #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  4045. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */
  4046. /*****************************************************************************/
  4047. /* */
  4048. /* Timers (TIM) */
  4049. /* */
  4050. /*****************************************************************************/
  4051. /******************* Bit definition for TIM_CR1 register *******************/
  4052. #define TIM_CR1_CEN_Pos (0U)
  4053. #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  4054. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  4055. #define TIM_CR1_UDIS_Pos (1U)
  4056. #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  4057. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  4058. #define TIM_CR1_URS_Pos (2U)
  4059. #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  4060. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  4061. #define TIM_CR1_OPM_Pos (3U)
  4062. #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  4063. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  4064. #define TIM_CR1_DIR_Pos (4U)
  4065. #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  4066. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  4067. #define TIM_CR1_CMS_Pos (5U)
  4068. #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  4069. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  4070. #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  4071. #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  4072. #define TIM_CR1_ARPE_Pos (7U)
  4073. #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  4074. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  4075. #define TIM_CR1_CKD_Pos (8U)
  4076. #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  4077. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  4078. #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  4079. #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  4080. /******************* Bit definition for TIM_CR2 register *******************/
  4081. #define TIM_CR2_CCPC_Pos (0U)
  4082. #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  4083. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  4084. #define TIM_CR2_CCUS_Pos (2U)
  4085. #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  4086. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  4087. #define TIM_CR2_CCDS_Pos (3U)
  4088. #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  4089. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  4090. #define TIM_CR2_MMS_Pos (4U)
  4091. #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  4092. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  4093. #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  4094. #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  4095. #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  4096. #define TIM_CR2_TI1S_Pos (7U)
  4097. #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  4098. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  4099. #define TIM_CR2_OIS1_Pos (8U)
  4100. #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  4101. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  4102. #define TIM_CR2_OIS1N_Pos (9U)
  4103. #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  4104. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  4105. #define TIM_CR2_OIS2_Pos (10U)
  4106. #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  4107. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  4108. #define TIM_CR2_OIS2N_Pos (11U)
  4109. #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  4110. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  4111. #define TIM_CR2_OIS3_Pos (12U)
  4112. #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  4113. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  4114. #define TIM_CR2_OIS3N_Pos (13U)
  4115. #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  4116. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  4117. #define TIM_CR2_OIS4_Pos (14U)
  4118. #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  4119. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  4120. /******************* Bit definition for TIM_SMCR register ******************/
  4121. #define TIM_SMCR_SMS_Pos (0U)
  4122. #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
  4123. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  4124. #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  4125. #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  4126. #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  4127. #define TIM_SMCR_TS_Pos (4U)
  4128. #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  4129. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  4130. #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  4131. #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  4132. #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  4133. #define TIM_SMCR_MSM_Pos (7U)
  4134. #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  4135. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  4136. #define TIM_SMCR_ETF_Pos (8U)
  4137. #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  4138. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  4139. #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  4140. #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  4141. #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  4142. #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  4143. #define TIM_SMCR_ETPS_Pos (12U)
  4144. #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  4145. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  4146. #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  4147. #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  4148. #define TIM_SMCR_ECE_Pos (14U)
  4149. #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  4150. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  4151. #define TIM_SMCR_ETP_Pos (15U)
  4152. #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  4153. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  4154. /******************* Bit definition for TIM_DIER register ******************/
  4155. #define TIM_DIER_UIE_Pos (0U)
  4156. #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  4157. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  4158. #define TIM_DIER_CC1IE_Pos (1U)
  4159. #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  4160. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  4161. #define TIM_DIER_CC2IE_Pos (2U)
  4162. #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  4163. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  4164. #define TIM_DIER_CC3IE_Pos (3U)
  4165. #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  4166. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  4167. #define TIM_DIER_CC4IE_Pos (4U)
  4168. #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  4169. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  4170. #define TIM_DIER_COMIE_Pos (5U)
  4171. #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  4172. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  4173. #define TIM_DIER_TIE_Pos (6U)
  4174. #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  4175. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  4176. #define TIM_DIER_BIE_Pos (7U)
  4177. #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  4178. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  4179. #define TIM_DIER_UDE_Pos (8U)
  4180. #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  4181. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  4182. #define TIM_DIER_CC1DE_Pos (9U)
  4183. #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  4184. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  4185. #define TIM_DIER_CC2DE_Pos (10U)
  4186. #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  4187. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  4188. #define TIM_DIER_CC3DE_Pos (11U)
  4189. #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  4190. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  4191. #define TIM_DIER_CC4DE_Pos (12U)
  4192. #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  4193. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  4194. #define TIM_DIER_COMDE_Pos (13U)
  4195. #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  4196. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  4197. #define TIM_DIER_TDE_Pos (14U)
  4198. #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  4199. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  4200. /******************** Bit definition for TIM_SR register *******************/
  4201. #define TIM_SR_UIF_Pos (0U)
  4202. #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  4203. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  4204. #define TIM_SR_CC1IF_Pos (1U)
  4205. #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  4206. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  4207. #define TIM_SR_CC2IF_Pos (2U)
  4208. #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  4209. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  4210. #define TIM_SR_CC3IF_Pos (3U)
  4211. #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  4212. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  4213. #define TIM_SR_CC4IF_Pos (4U)
  4214. #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  4215. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  4216. #define TIM_SR_COMIF_Pos (5U)
  4217. #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  4218. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  4219. #define TIM_SR_TIF_Pos (6U)
  4220. #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  4221. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  4222. #define TIM_SR_BIF_Pos (7U)
  4223. #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  4224. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  4225. #define TIM_SR_CC1OF_Pos (9U)
  4226. #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  4227. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  4228. #define TIM_SR_CC2OF_Pos (10U)
  4229. #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  4230. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  4231. #define TIM_SR_CC3OF_Pos (11U)
  4232. #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  4233. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  4234. #define TIM_SR_CC4OF_Pos (12U)
  4235. #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  4236. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  4237. /******************* Bit definition for TIM_EGR register *******************/
  4238. #define TIM_EGR_UG_Pos (0U)
  4239. #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  4240. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  4241. #define TIM_EGR_CC1G_Pos (1U)
  4242. #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  4243. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  4244. #define TIM_EGR_CC2G_Pos (2U)
  4245. #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  4246. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  4247. #define TIM_EGR_CC3G_Pos (3U)
  4248. #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  4249. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  4250. #define TIM_EGR_CC4G_Pos (4U)
  4251. #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  4252. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  4253. #define TIM_EGR_COMG_Pos (5U)
  4254. #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  4255. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  4256. #define TIM_EGR_TG_Pos (6U)
  4257. #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  4258. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  4259. #define TIM_EGR_BG_Pos (7U)
  4260. #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  4261. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  4262. /****************** Bit definition for TIM_CCMR1 register ******************/
  4263. #define TIM_CCMR1_CC1S_Pos (0U)
  4264. #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  4265. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  4266. #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  4267. #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  4268. #define TIM_CCMR1_OC1FE_Pos (2U)
  4269. #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  4270. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  4271. #define TIM_CCMR1_OC1PE_Pos (3U)
  4272. #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  4273. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  4274. #define TIM_CCMR1_OC1M_Pos (4U)
  4275. #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
  4276. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  4277. #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  4278. #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  4279. #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  4280. #define TIM_CCMR1_OC1CE_Pos (7U)
  4281. #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  4282. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  4283. #define TIM_CCMR1_CC2S_Pos (8U)
  4284. #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  4285. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  4286. #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  4287. #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  4288. #define TIM_CCMR1_OC2FE_Pos (10U)
  4289. #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  4290. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  4291. #define TIM_CCMR1_OC2PE_Pos (11U)
  4292. #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  4293. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  4294. #define TIM_CCMR1_OC2M_Pos (12U)
  4295. #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
  4296. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  4297. #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  4298. #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  4299. #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  4300. #define TIM_CCMR1_OC2CE_Pos (15U)
  4301. #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  4302. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  4303. /*---------------------------------------------------------------------------*/
  4304. #define TIM_CCMR1_IC1PSC_Pos (2U)
  4305. #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  4306. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  4307. #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  4308. #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  4309. #define TIM_CCMR1_IC1F_Pos (4U)
  4310. #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  4311. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  4312. #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  4313. #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  4314. #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  4315. #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  4316. #define TIM_CCMR1_IC2PSC_Pos (10U)
  4317. #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  4318. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  4319. #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  4320. #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  4321. #define TIM_CCMR1_IC2F_Pos (12U)
  4322. #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  4323. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  4324. #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  4325. #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  4326. #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  4327. #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  4328. /****************** Bit definition for TIM_CCMR2 register ******************/
  4329. #define TIM_CCMR2_CC3S_Pos (0U)
  4330. #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  4331. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  4332. #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  4333. #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  4334. #define TIM_CCMR2_OC3FE_Pos (2U)
  4335. #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  4336. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  4337. #define TIM_CCMR2_OC3PE_Pos (3U)
  4338. #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  4339. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  4340. #define TIM_CCMR2_OC3M_Pos (4U)
  4341. #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  4342. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  4343. #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  4344. #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  4345. #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  4346. #define TIM_CCMR2_OC3CE_Pos (7U)
  4347. #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  4348. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  4349. #define TIM_CCMR2_CC4S_Pos (8U)
  4350. #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  4351. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  4352. #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  4353. #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  4354. #define TIM_CCMR2_OC4FE_Pos (10U)
  4355. #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  4356. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  4357. #define TIM_CCMR2_OC4PE_Pos (11U)
  4358. #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  4359. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  4360. #define TIM_CCMR2_OC4M_Pos (12U)
  4361. #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  4362. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  4363. #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  4364. #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  4365. #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  4366. #define TIM_CCMR2_OC4CE_Pos (15U)
  4367. #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  4368. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  4369. /*---------------------------------------------------------------------------*/
  4370. #define TIM_CCMR2_IC3PSC_Pos (2U)
  4371. #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  4372. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  4373. #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  4374. #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  4375. #define TIM_CCMR2_IC3F_Pos (4U)
  4376. #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  4377. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  4378. #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  4379. #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  4380. #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  4381. #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  4382. #define TIM_CCMR2_IC4PSC_Pos (10U)
  4383. #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  4384. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  4385. #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  4386. #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  4387. #define TIM_CCMR2_IC4F_Pos (12U)
  4388. #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  4389. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  4390. #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  4391. #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  4392. #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  4393. #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  4394. /******************* Bit definition for TIM_CCER register ******************/
  4395. #define TIM_CCER_CC1E_Pos (0U)
  4396. #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  4397. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  4398. #define TIM_CCER_CC1P_Pos (1U)
  4399. #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  4400. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  4401. #define TIM_CCER_CC1NE_Pos (2U)
  4402. #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  4403. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  4404. #define TIM_CCER_CC1NP_Pos (3U)
  4405. #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  4406. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  4407. #define TIM_CCER_CC2E_Pos (4U)
  4408. #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  4409. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  4410. #define TIM_CCER_CC2P_Pos (5U)
  4411. #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  4412. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  4413. #define TIM_CCER_CC2NE_Pos (6U)
  4414. #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  4415. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  4416. #define TIM_CCER_CC2NP_Pos (7U)
  4417. #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  4418. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  4419. #define TIM_CCER_CC3E_Pos (8U)
  4420. #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  4421. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  4422. #define TIM_CCER_CC3P_Pos (9U)
  4423. #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  4424. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  4425. #define TIM_CCER_CC3NE_Pos (10U)
  4426. #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  4427. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  4428. #define TIM_CCER_CC3NP_Pos (11U)
  4429. #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  4430. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  4431. #define TIM_CCER_CC4E_Pos (12U)
  4432. #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  4433. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  4434. #define TIM_CCER_CC4P_Pos (13U)
  4435. #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  4436. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  4437. /******************* Bit definition for TIM_CNT register *******************/
  4438. #define TIM_CNT_CNT_Pos (0U)
  4439. #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  4440. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  4441. /******************* Bit definition for TIM_PSC register *******************/
  4442. #define TIM_PSC_PSC_Pos (0U)
  4443. #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  4444. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  4445. /******************* Bit definition for TIM_ARR register *******************/
  4446. #define TIM_ARR_ARR_Pos (0U)
  4447. #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  4448. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  4449. /******************* Bit definition for TIM_RCR register *******************/
  4450. #define TIM_RCR_REP_Pos (0U)
  4451. #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos) /*!< 0x000000FF */
  4452. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  4453. /******************* Bit definition for TIM_CCR1 register ******************/
  4454. #define TIM_CCR1_CCR1_Pos (0U)
  4455. #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  4456. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  4457. /******************* Bit definition for TIM_CCR2 register ******************/
  4458. #define TIM_CCR2_CCR2_Pos (0U)
  4459. #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  4460. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  4461. /******************* Bit definition for TIM_CCR3 register ******************/
  4462. #define TIM_CCR3_CCR3_Pos (0U)
  4463. #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  4464. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  4465. /******************* Bit definition for TIM_CCR4 register ******************/
  4466. #define TIM_CCR4_CCR4_Pos (0U)
  4467. #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  4468. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  4469. /******************* Bit definition for TIM_BDTR register ******************/
  4470. #define TIM_BDTR_DTG_Pos (0U)
  4471. #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  4472. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  4473. #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  4474. #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  4475. #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  4476. #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  4477. #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  4478. #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  4479. #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  4480. #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  4481. #define TIM_BDTR_LOCK_Pos (8U)
  4482. #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  4483. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  4484. #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  4485. #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  4486. #define TIM_BDTR_OSSI_Pos (10U)
  4487. #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  4488. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  4489. #define TIM_BDTR_OSSR_Pos (11U)
  4490. #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  4491. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  4492. #define TIM_BDTR_BKE_Pos (12U)
  4493. #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  4494. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */
  4495. #define TIM_BDTR_BKP_Pos (13U)
  4496. #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  4497. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */
  4498. #define TIM_BDTR_AOE_Pos (14U)
  4499. #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  4500. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  4501. #define TIM_BDTR_MOE_Pos (15U)
  4502. #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  4503. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  4504. /******************* Bit definition for TIM_DCR register *******************/
  4505. #define TIM_DCR_DBA_Pos (0U)
  4506. #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  4507. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  4508. #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  4509. #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  4510. #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  4511. #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  4512. #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  4513. #define TIM_DCR_DBL_Pos (8U)
  4514. #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  4515. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  4516. #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  4517. #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  4518. #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  4519. #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  4520. #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  4521. /******************* Bit definition for TIM_DMAR register ******************/
  4522. #define TIM_DMAR_DMAB_Pos (0U)
  4523. #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  4524. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  4525. /******************************************************************************/
  4526. /* */
  4527. /* Real-Time Clock */
  4528. /* */
  4529. /******************************************************************************/
  4530. /******************* Bit definition for RTC_CRH register ********************/
  4531. #define RTC_CRH_SECIE_Pos (0U)
  4532. #define RTC_CRH_SECIE_Msk (0x1UL << RTC_CRH_SECIE_Pos) /*!< 0x00000001 */
  4533. #define RTC_CRH_SECIE RTC_CRH_SECIE_Msk /*!< Second Interrupt Enable */
  4534. #define RTC_CRH_ALRIE_Pos (1U)
  4535. #define RTC_CRH_ALRIE_Msk (0x1UL << RTC_CRH_ALRIE_Pos) /*!< 0x00000002 */
  4536. #define RTC_CRH_ALRIE RTC_CRH_ALRIE_Msk /*!< Alarm Interrupt Enable */
  4537. #define RTC_CRH_OWIE_Pos (2U)
  4538. #define RTC_CRH_OWIE_Msk (0x1UL << RTC_CRH_OWIE_Pos) /*!< 0x00000004 */
  4539. #define RTC_CRH_OWIE RTC_CRH_OWIE_Msk /*!< OverfloW Interrupt Enable */
  4540. /******************* Bit definition for RTC_CRL register ********************/
  4541. #define RTC_CRL_SECF_Pos (0U)
  4542. #define RTC_CRL_SECF_Msk (0x1UL << RTC_CRL_SECF_Pos) /*!< 0x00000001 */
  4543. #define RTC_CRL_SECF RTC_CRL_SECF_Msk /*!< Second Flag */
  4544. #define RTC_CRL_ALRF_Pos (1U)
  4545. #define RTC_CRL_ALRF_Msk (0x1UL << RTC_CRL_ALRF_Pos) /*!< 0x00000002 */
  4546. #define RTC_CRL_ALRF RTC_CRL_ALRF_Msk /*!< Alarm Flag */
  4547. #define RTC_CRL_OWF_Pos (2U)
  4548. #define RTC_CRL_OWF_Msk (0x1UL << RTC_CRL_OWF_Pos) /*!< 0x00000004 */
  4549. #define RTC_CRL_OWF RTC_CRL_OWF_Msk /*!< OverfloW Flag */
  4550. #define RTC_CRL_RSF_Pos (3U)
  4551. #define RTC_CRL_RSF_Msk (0x1UL << RTC_CRL_RSF_Pos) /*!< 0x00000008 */
  4552. #define RTC_CRL_RSF RTC_CRL_RSF_Msk /*!< Registers Synchronized Flag */
  4553. #define RTC_CRL_CNF_Pos (4U)
  4554. #define RTC_CRL_CNF_Msk (0x1UL << RTC_CRL_CNF_Pos) /*!< 0x00000010 */
  4555. #define RTC_CRL_CNF RTC_CRL_CNF_Msk /*!< Configuration Flag */
  4556. #define RTC_CRL_RTOFF_Pos (5U)
  4557. #define RTC_CRL_RTOFF_Msk (0x1UL << RTC_CRL_RTOFF_Pos) /*!< 0x00000020 */
  4558. #define RTC_CRL_RTOFF RTC_CRL_RTOFF_Msk /*!< RTC operation OFF */
  4559. /******************* Bit definition for RTC_PRLH register *******************/
  4560. #define RTC_PRLH_PRL_Pos (0U)
  4561. #define RTC_PRLH_PRL_Msk (0xFUL << RTC_PRLH_PRL_Pos) /*!< 0x0000000F */
  4562. #define RTC_PRLH_PRL RTC_PRLH_PRL_Msk /*!< RTC Prescaler Reload Value High */
  4563. /******************* Bit definition for RTC_PRLL register *******************/
  4564. #define RTC_PRLL_PRL_Pos (0U)
  4565. #define RTC_PRLL_PRL_Msk (0xFFFFUL << RTC_PRLL_PRL_Pos) /*!< 0x0000FFFF */
  4566. #define RTC_PRLL_PRL RTC_PRLL_PRL_Msk /*!< RTC Prescaler Reload Value Low */
  4567. /******************* Bit definition for RTC_DIVH register *******************/
  4568. #define RTC_DIVH_RTC_DIV_Pos (0U)
  4569. #define RTC_DIVH_RTC_DIV_Msk (0xFUL << RTC_DIVH_RTC_DIV_Pos) /*!< 0x0000000F */
  4570. #define RTC_DIVH_RTC_DIV RTC_DIVH_RTC_DIV_Msk /*!< RTC Clock Divider High */
  4571. /******************* Bit definition for RTC_DIVL register *******************/
  4572. #define RTC_DIVL_RTC_DIV_Pos (0U)
  4573. #define RTC_DIVL_RTC_DIV_Msk (0xFFFFUL << RTC_DIVL_RTC_DIV_Pos) /*!< 0x0000FFFF */
  4574. #define RTC_DIVL_RTC_DIV RTC_DIVL_RTC_DIV_Msk /*!< RTC Clock Divider Low */
  4575. /******************* Bit definition for RTC_CNTH register *******************/
  4576. #define RTC_CNTH_RTC_CNT_Pos (0U)
  4577. #define RTC_CNTH_RTC_CNT_Msk (0xFFFFUL << RTC_CNTH_RTC_CNT_Pos) /*!< 0x0000FFFF */
  4578. #define RTC_CNTH_RTC_CNT RTC_CNTH_RTC_CNT_Msk /*!< RTC Counter High */
  4579. /******************* Bit definition for RTC_CNTL register *******************/
  4580. #define RTC_CNTL_RTC_CNT_Pos (0U)
  4581. #define RTC_CNTL_RTC_CNT_Msk (0xFFFFUL << RTC_CNTL_RTC_CNT_Pos) /*!< 0x0000FFFF */
  4582. #define RTC_CNTL_RTC_CNT RTC_CNTL_RTC_CNT_Msk /*!< RTC Counter Low */
  4583. /******************* Bit definition for RTC_ALRH register *******************/
  4584. #define RTC_ALRH_RTC_ALR_Pos (0U)
  4585. #define RTC_ALRH_RTC_ALR_Msk (0xFFFFUL << RTC_ALRH_RTC_ALR_Pos) /*!< 0x0000FFFF */
  4586. #define RTC_ALRH_RTC_ALR RTC_ALRH_RTC_ALR_Msk /*!< RTC Alarm High */
  4587. /******************* Bit definition for RTC_ALRL register *******************/
  4588. #define RTC_ALRL_RTC_ALR_Pos (0U)
  4589. #define RTC_ALRL_RTC_ALR_Msk (0xFFFFUL << RTC_ALRL_RTC_ALR_Pos) /*!< 0x0000FFFF */
  4590. #define RTC_ALRL_RTC_ALR RTC_ALRL_RTC_ALR_Msk /*!< RTC Alarm Low */
  4591. /******************************************************************************/
  4592. /* */
  4593. /* Independent WATCHDOG (IWDG) */
  4594. /* */
  4595. /******************************************************************************/
  4596. /******************* Bit definition for IWDG_KR register ********************/
  4597. #define IWDG_KR_KEY_Pos (0U)
  4598. #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  4599. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */
  4600. /******************* Bit definition for IWDG_PR register ********************/
  4601. #define IWDG_PR_PR_Pos (0U)
  4602. #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  4603. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */
  4604. #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  4605. #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  4606. #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  4607. /******************* Bit definition for IWDG_RLR register *******************/
  4608. #define IWDG_RLR_RL_Pos (0U)
  4609. #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  4610. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */
  4611. /******************* Bit definition for IWDG_SR register ********************/
  4612. #define IWDG_SR_PVU_Pos (0U)
  4613. #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  4614. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  4615. #define IWDG_SR_RVU_Pos (1U)
  4616. #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  4617. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  4618. /******************************************************************************/
  4619. /* */
  4620. /* Window WATCHDOG (WWDG) */
  4621. /* */
  4622. /******************************************************************************/
  4623. /******************* Bit definition for WWDG_CR register ********************/
  4624. #define WWDG_CR_T_Pos (0U)
  4625. #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */
  4626. #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
  4627. #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */
  4628. #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */
  4629. #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */
  4630. #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */
  4631. #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */
  4632. #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */
  4633. #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */
  4634. /* Legacy defines */
  4635. #define WWDG_CR_T0 WWDG_CR_T_0
  4636. #define WWDG_CR_T1 WWDG_CR_T_1
  4637. #define WWDG_CR_T2 WWDG_CR_T_2
  4638. #define WWDG_CR_T3 WWDG_CR_T_3
  4639. #define WWDG_CR_T4 WWDG_CR_T_4
  4640. #define WWDG_CR_T5 WWDG_CR_T_5
  4641. #define WWDG_CR_T6 WWDG_CR_T_6
  4642. #define WWDG_CR_WDGA_Pos (7U)
  4643. #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  4644. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */
  4645. /******************* Bit definition for WWDG_CFR register *******************/
  4646. #define WWDG_CFR_W_Pos (0U)
  4647. #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  4648. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */
  4649. #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  4650. #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  4651. #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  4652. #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  4653. #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  4654. #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  4655. #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  4656. /* Legacy defines */
  4657. #define WWDG_CFR_W0 WWDG_CFR_W_0
  4658. #define WWDG_CFR_W1 WWDG_CFR_W_1
  4659. #define WWDG_CFR_W2 WWDG_CFR_W_2
  4660. #define WWDG_CFR_W3 WWDG_CFR_W_3
  4661. #define WWDG_CFR_W4 WWDG_CFR_W_4
  4662. #define WWDG_CFR_W5 WWDG_CFR_W_5
  4663. #define WWDG_CFR_W6 WWDG_CFR_W_6
  4664. #define WWDG_CFR_WDGTB_Pos (7U)
  4665. #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  4666. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */
  4667. #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
  4668. #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
  4669. /* Legacy defines */
  4670. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  4671. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  4672. #define WWDG_CFR_EWI_Pos (9U)
  4673. #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  4674. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */
  4675. /******************* Bit definition for WWDG_SR register ********************/
  4676. #define WWDG_SR_EWIF_Pos (0U)
  4677. #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  4678. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */
  4679. /******************************************************************************/
  4680. /* */
  4681. /* Flexible Static Memory Controller */
  4682. /* */
  4683. /******************************************************************************/
  4684. /****************** Bit definition for FSMC_BCRx (x=1..4) register **********/
  4685. #define FSMC_BCRx_MBKEN_Pos (0U)
  4686. #define FSMC_BCRx_MBKEN_Msk (0x1UL << FSMC_BCRx_MBKEN_Pos) /*!< 0x00000001 */
  4687. #define FSMC_BCRx_MBKEN FSMC_BCRx_MBKEN_Msk /*!< Memory bank enable bit */
  4688. #define FSMC_BCRx_MUXEN_Pos (1U)
  4689. #define FSMC_BCRx_MUXEN_Msk (0x1UL << FSMC_BCRx_MUXEN_Pos) /*!< 0x00000002 */
  4690. #define FSMC_BCRx_MUXEN FSMC_BCRx_MUXEN_Msk /*!< Address/data multiplexing enable bit */
  4691. #define FSMC_BCRx_MTYP_Pos (2U)
  4692. #define FSMC_BCRx_MTYP_Msk (0x3UL << FSMC_BCRx_MTYP_Pos) /*!< 0x0000000C */
  4693. #define FSMC_BCRx_MTYP FSMC_BCRx_MTYP_Msk /*!< MTYP[1:0] bits (Memory type) */
  4694. #define FSMC_BCRx_MTYP_0 (0x1UL << FSMC_BCRx_MTYP_Pos) /*!< 0x00000004 */
  4695. #define FSMC_BCRx_MTYP_1 (0x2UL << FSMC_BCRx_MTYP_Pos) /*!< 0x00000008 */
  4696. #define FSMC_BCRx_MWID_Pos (4U)
  4697. #define FSMC_BCRx_MWID_Msk (0x3UL << FSMC_BCRx_MWID_Pos) /*!< 0x00000030 */
  4698. #define FSMC_BCRx_MWID FSMC_BCRx_MWID_Msk /*!< MWID[1:0] bits (Memory data bus width) */
  4699. #define FSMC_BCRx_MWID_0 (0x1UL << FSMC_BCRx_MWID_Pos) /*!< 0x00000010 */
  4700. #define FSMC_BCRx_MWID_1 (0x2UL << FSMC_BCRx_MWID_Pos) /*!< 0x00000020 */
  4701. #define FSMC_BCRx_FACCEN_Pos (6U)
  4702. #define FSMC_BCRx_FACCEN_Msk (0x1UL << FSMC_BCRx_FACCEN_Pos) /*!< 0x00000040 */
  4703. #define FSMC_BCRx_FACCEN FSMC_BCRx_FACCEN_Msk /*!< Flash access enable */
  4704. #define FSMC_BCRx_BURSTEN_Pos (8U)
  4705. #define FSMC_BCRx_BURSTEN_Msk (0x1UL << FSMC_BCRx_BURSTEN_Pos) /*!< 0x00000100 */
  4706. #define FSMC_BCRx_BURSTEN FSMC_BCRx_BURSTEN_Msk /*!< Burst enable bit */
  4707. #define FSMC_BCRx_WAITPOL_Pos (9U)
  4708. #define FSMC_BCRx_WAITPOL_Msk (0x1UL << FSMC_BCRx_WAITPOL_Pos) /*!< 0x00000200 */
  4709. #define FSMC_BCRx_WAITPOL FSMC_BCRx_WAITPOL_Msk /*!< Wait signal polarity bit */
  4710. #define FSMC_BCRx_WRAPMOD_Pos (10U)
  4711. #define FSMC_BCRx_WRAPMOD_Msk (0x1UL << FSMC_BCRx_WRAPMOD_Pos) /*!< 0x00000400 */
  4712. #define FSMC_BCRx_WRAPMOD FSMC_BCRx_WRAPMOD_Msk /*!< Wrapped burst mode support */
  4713. #define FSMC_BCRx_WAITCFG_Pos (11U)
  4714. #define FSMC_BCRx_WAITCFG_Msk (0x1UL << FSMC_BCRx_WAITCFG_Pos) /*!< 0x00000800 */
  4715. #define FSMC_BCRx_WAITCFG FSMC_BCRx_WAITCFG_Msk /*!< Wait timing configuration */
  4716. #define FSMC_BCRx_WREN_Pos (12U)
  4717. #define FSMC_BCRx_WREN_Msk (0x1UL << FSMC_BCRx_WREN_Pos) /*!< 0x00001000 */
  4718. #define FSMC_BCRx_WREN FSMC_BCRx_WREN_Msk /*!< Write enable bit */
  4719. #define FSMC_BCRx_WAITEN_Pos (13U)
  4720. #define FSMC_BCRx_WAITEN_Msk (0x1UL << FSMC_BCRx_WAITEN_Pos) /*!< 0x00002000 */
  4721. #define FSMC_BCRx_WAITEN FSMC_BCRx_WAITEN_Msk /*!< Wait enable bit */
  4722. #define FSMC_BCRx_EXTMOD_Pos (14U)
  4723. #define FSMC_BCRx_EXTMOD_Msk (0x1UL << FSMC_BCRx_EXTMOD_Pos) /*!< 0x00004000 */
  4724. #define FSMC_BCRx_EXTMOD FSMC_BCRx_EXTMOD_Msk /*!< Extended mode enable */
  4725. #define FSMC_BCRx_ASYNCWAIT_Pos (15U)
  4726. #define FSMC_BCRx_ASYNCWAIT_Msk (0x1UL << FSMC_BCRx_ASYNCWAIT_Pos) /*!< 0x00008000 */
  4727. #define FSMC_BCRx_ASYNCWAIT FSMC_BCRx_ASYNCWAIT_Msk /*!< Asynchronous wait */
  4728. #define FSMC_BCRx_CBURSTRW_Pos (19U)
  4729. #define FSMC_BCRx_CBURSTRW_Msk (0x1UL << FSMC_BCRx_CBURSTRW_Pos) /*!< 0x00080000 */
  4730. #define FSMC_BCRx_CBURSTRW FSMC_BCRx_CBURSTRW_Msk /*!< Write burst enable */
  4731. /****************** Bit definition for FSMC_BTRx (x=1..4) register ******/
  4732. #define FSMC_BTRx_ADDSET_Pos (0U)
  4733. #define FSMC_BTRx_ADDSET_Msk (0xFUL << FSMC_BTRx_ADDSET_Pos) /*!< 0x0000000F */
  4734. #define FSMC_BTRx_ADDSET FSMC_BTRx_ADDSET_Msk /*!< ADDSET[3:0] bits (Address setup phase duration) */
  4735. #define FSMC_BTRx_ADDSET_0 (0x1UL << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000001 */
  4736. #define FSMC_BTRx_ADDSET_1 (0x2UL << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000002 */
  4737. #define FSMC_BTRx_ADDSET_2 (0x4UL << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000004 */
  4738. #define FSMC_BTRx_ADDSET_3 (0x8UL << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000008 */
  4739. #define FSMC_BTRx_ADDHLD_Pos (4U)
  4740. #define FSMC_BTRx_ADDHLD_Msk (0xFUL << FSMC_BTRx_ADDHLD_Pos) /*!< 0x000000F0 */
  4741. #define FSMC_BTRx_ADDHLD FSMC_BTRx_ADDHLD_Msk /*!< ADDHLD[3:0] bits (Address-hold phase duration) */
  4742. #define FSMC_BTRx_ADDHLD_0 (0x1UL << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000010 */
  4743. #define FSMC_BTRx_ADDHLD_1 (0x2UL << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000020 */
  4744. #define FSMC_BTRx_ADDHLD_2 (0x4UL << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000040 */
  4745. #define FSMC_BTRx_ADDHLD_3 (0x8UL << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000080 */
  4746. #define FSMC_BTRx_DATAST_Pos (8U)
  4747. #define FSMC_BTRx_DATAST_Msk (0xFFUL << FSMC_BTRx_DATAST_Pos) /*!< 0x0000FF00 */
  4748. #define FSMC_BTRx_DATAST FSMC_BTRx_DATAST_Msk /*!< DATAST [3:0] bits (Data-phase duration) */
  4749. #define FSMC_BTRx_DATAST_0 (0x01UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00000100 */
  4750. #define FSMC_BTRx_DATAST_1 (0x02UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00000200 */
  4751. #define FSMC_BTRx_DATAST_2 (0x04UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00000400 */
  4752. #define FSMC_BTRx_DATAST_3 (0x08UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00000800 */
  4753. #define FSMC_BTRx_DATAST_4 (0x10UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00001000 */
  4754. #define FSMC_BTRx_DATAST_5 (0x20UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00002000 */
  4755. #define FSMC_BTRx_DATAST_6 (0x40UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00004000 */
  4756. #define FSMC_BTRx_DATAST_7 (0x80UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00008000 */
  4757. #define FSMC_BTRx_BUSTURN_Pos (16U)
  4758. #define FSMC_BTRx_BUSTURN_Msk (0xFUL << FSMC_BTRx_BUSTURN_Pos) /*!< 0x000F0000 */
  4759. #define FSMC_BTRx_BUSTURN FSMC_BTRx_BUSTURN_Msk /*!< BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4760. #define FSMC_BTRx_BUSTURN_0 (0x1UL << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00010000 */
  4761. #define FSMC_BTRx_BUSTURN_1 (0x2UL << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00020000 */
  4762. #define FSMC_BTRx_BUSTURN_2 (0x4UL << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00040000 */
  4763. #define FSMC_BTRx_BUSTURN_3 (0x8UL << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00080000 */
  4764. #define FSMC_BTRx_CLKDIV_Pos (20U)
  4765. #define FSMC_BTRx_CLKDIV_Msk (0xFUL << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00F00000 */
  4766. #define FSMC_BTRx_CLKDIV FSMC_BTRx_CLKDIV_Msk /*!< CLKDIV[3:0] bits (Clock divide ratio) */
  4767. #define FSMC_BTRx_CLKDIV_0 (0x1UL << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00100000 */
  4768. #define FSMC_BTRx_CLKDIV_1 (0x2UL << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00200000 */
  4769. #define FSMC_BTRx_CLKDIV_2 (0x4UL << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00400000 */
  4770. #define FSMC_BTRx_CLKDIV_3 (0x8UL << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00800000 */
  4771. #define FSMC_BTRx_DATLAT_Pos (24U)
  4772. #define FSMC_BTRx_DATLAT_Msk (0xFUL << FSMC_BTRx_DATLAT_Pos) /*!< 0x0F000000 */
  4773. #define FSMC_BTRx_DATLAT FSMC_BTRx_DATLAT_Msk /*!< DATLA[3:0] bits (Data latency) */
  4774. #define FSMC_BTRx_DATLAT_0 (0x1UL << FSMC_BTRx_DATLAT_Pos) /*!< 0x01000000 */
  4775. #define FSMC_BTRx_DATLAT_1 (0x2UL << FSMC_BTRx_DATLAT_Pos) /*!< 0x02000000 */
  4776. #define FSMC_BTRx_DATLAT_2 (0x4UL << FSMC_BTRx_DATLAT_Pos) /*!< 0x04000000 */
  4777. #define FSMC_BTRx_DATLAT_3 (0x8UL << FSMC_BTRx_DATLAT_Pos) /*!< 0x08000000 */
  4778. #define FSMC_BTRx_ACCMOD_Pos (28U)
  4779. #define FSMC_BTRx_ACCMOD_Msk (0x3UL << FSMC_BTRx_ACCMOD_Pos) /*!< 0x30000000 */
  4780. #define FSMC_BTRx_ACCMOD FSMC_BTRx_ACCMOD_Msk /*!< ACCMOD[1:0] bits (Access mode) */
  4781. #define FSMC_BTRx_ACCMOD_0 (0x1UL << FSMC_BTRx_ACCMOD_Pos) /*!< 0x10000000 */
  4782. #define FSMC_BTRx_ACCMOD_1 (0x2UL << FSMC_BTRx_ACCMOD_Pos) /*!< 0x20000000 */
  4783. /****************** Bit definition for FSMC_BWTRx (x=1..4) register ******/
  4784. #define FSMC_BWTRx_ADDSET_Pos (0U)
  4785. #define FSMC_BWTRx_ADDSET_Msk (0xFUL << FSMC_BWTRx_ADDSET_Pos) /*!< 0x0000000F */
  4786. #define FSMC_BWTRx_ADDSET FSMC_BWTRx_ADDSET_Msk /*!< ADDSET[3:0] bits (Address setup phase duration) */
  4787. #define FSMC_BWTRx_ADDSET_0 (0x1UL << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000001 */
  4788. #define FSMC_BWTRx_ADDSET_1 (0x2UL << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000002 */
  4789. #define FSMC_BWTRx_ADDSET_2 (0x4UL << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000004 */
  4790. #define FSMC_BWTRx_ADDSET_3 (0x8UL << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000008 */
  4791. #define FSMC_BWTRx_ADDHLD_Pos (4U)
  4792. #define FSMC_BWTRx_ADDHLD_Msk (0xFUL << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x000000F0 */
  4793. #define FSMC_BWTRx_ADDHLD FSMC_BWTRx_ADDHLD_Msk /*!< ADDHLD[3:0] bits (Address-hold phase duration) */
  4794. #define FSMC_BWTRx_ADDHLD_0 (0x1UL << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000010 */
  4795. #define FSMC_BWTRx_ADDHLD_1 (0x2UL << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000020 */
  4796. #define FSMC_BWTRx_ADDHLD_2 (0x4UL << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000040 */
  4797. #define FSMC_BWTRx_ADDHLD_3 (0x8UL << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000080 */
  4798. #define FSMC_BWTRx_DATAST_Pos (8U)
  4799. #define FSMC_BWTRx_DATAST_Msk (0xFFUL << FSMC_BWTRx_DATAST_Pos) /*!< 0x0000FF00 */
  4800. #define FSMC_BWTRx_DATAST FSMC_BWTRx_DATAST_Msk /*!< DATAST [3:0] bits (Data-phase duration) */
  4801. #define FSMC_BWTRx_DATAST_0 (0x01UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000100 */
  4802. #define FSMC_BWTRx_DATAST_1 (0x02UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000200 */
  4803. #define FSMC_BWTRx_DATAST_2 (0x04UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000400 */
  4804. #define FSMC_BWTRx_DATAST_3 (0x08UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000800 */
  4805. #define FSMC_BWTRx_DATAST_4 (0x10UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00001000 */
  4806. #define FSMC_BWTRx_DATAST_5 (0x20UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00002000 */
  4807. #define FSMC_BWTRx_DATAST_6 (0x40UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00004000 */
  4808. #define FSMC_BWTRx_DATAST_7 (0x80UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00008000 */
  4809. #define FSMC_BWTRx_BUSTURN_Pos (16U)
  4810. #define FSMC_BWTRx_BUSTURN_Msk (0xFUL << FSMC_BWTRx_BUSTURN_Pos) /*!< 0x000F0000 */
  4811. #define FSMC_BWTRx_BUSTURN FSMC_BWTRx_BUSTURN_Msk /*!< BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4812. #define FSMC_BWTRx_BUSTURN_0 (0x1UL << FSMC_BWTRx_BUSTURN_Pos) /*!< 0x00010000 */
  4813. #define FSMC_BWTRx_BUSTURN_1 (0x2UL << FSMC_BWTRx_BUSTURN_Pos) /*!< 0x00020000 */
  4814. #define FSMC_BWTRx_BUSTURN_2 (0x4UL << FSMC_BWTRx_BUSTURN_Pos) /*!< 0x00040000 */
  4815. #define FSMC_BWTRx_BUSTURN_3 (0x8UL << FSMC_BWTRx_BUSTURN_Pos) /*!< 0x00080000 */
  4816. #define FSMC_BWTRx_ACCMOD_Pos (28U)
  4817. #define FSMC_BWTRx_ACCMOD_Msk (0x3UL << FSMC_BWTRx_ACCMOD_Pos) /*!< 0x30000000 */
  4818. #define FSMC_BWTRx_ACCMOD FSMC_BWTRx_ACCMOD_Msk /*!< ACCMOD[1:0] bits (Access mode) */
  4819. #define FSMC_BWTRx_ACCMOD_0 (0x1UL << FSMC_BWTRx_ACCMOD_Pos) /*!< 0x10000000 */
  4820. #define FSMC_BWTRx_ACCMOD_1 (0x2UL << FSMC_BWTRx_ACCMOD_Pos) /*!< 0x20000000 */
  4821. /****************** Bit definition for FSMC_PCRx (x = 2 to 4) register *******************/
  4822. #define FSMC_PCRx_PWAITEN_Pos (1U)
  4823. #define FSMC_PCRx_PWAITEN_Msk (0x1UL << FSMC_PCRx_PWAITEN_Pos) /*!< 0x00000002 */
  4824. #define FSMC_PCRx_PWAITEN FSMC_PCRx_PWAITEN_Msk /*!< Wait feature enable bit */
  4825. #define FSMC_PCRx_PBKEN_Pos (2U)
  4826. #define FSMC_PCRx_PBKEN_Msk (0x1UL << FSMC_PCRx_PBKEN_Pos) /*!< 0x00000004 */
  4827. #define FSMC_PCRx_PBKEN FSMC_PCRx_PBKEN_Msk /*!< PC Card/NAND Flash memory bank enable bit */
  4828. #define FSMC_PCRx_PTYP_Pos (3U)
  4829. #define FSMC_PCRx_PTYP_Msk (0x1UL << FSMC_PCRx_PTYP_Pos) /*!< 0x00000008 */
  4830. #define FSMC_PCRx_PTYP FSMC_PCRx_PTYP_Msk /*!< Memory type */
  4831. #define FSMC_PCRx_PWID_Pos (4U)
  4832. #define FSMC_PCRx_PWID_Msk (0x3UL << FSMC_PCRx_PWID_Pos) /*!< 0x00000030 */
  4833. #define FSMC_PCRx_PWID FSMC_PCRx_PWID_Msk /*!< PWID[1:0] bits (NAND Flash databus width) */
  4834. #define FSMC_PCRx_PWID_0 (0x1UL << FSMC_PCRx_PWID_Pos) /*!< 0x00000010 */
  4835. #define FSMC_PCRx_PWID_1 (0x2UL << FSMC_PCRx_PWID_Pos) /*!< 0x00000020 */
  4836. #define FSMC_PCRx_ECCEN_Pos (6U)
  4837. #define FSMC_PCRx_ECCEN_Msk (0x1UL << FSMC_PCRx_ECCEN_Pos) /*!< 0x00000040 */
  4838. #define FSMC_PCRx_ECCEN FSMC_PCRx_ECCEN_Msk /*!< ECC computation logic enable bit */
  4839. #define FSMC_PCRx_TCLR_Pos (9U)
  4840. #define FSMC_PCRx_TCLR_Msk (0xFUL << FSMC_PCRx_TCLR_Pos) /*!< 0x00001E00 */
  4841. #define FSMC_PCRx_TCLR FSMC_PCRx_TCLR_Msk /*!< TCLR[3:0] bits (CLE to RE delay) */
  4842. #define FSMC_PCRx_TCLR_0 (0x1UL << FSMC_PCRx_TCLR_Pos) /*!< 0x00000200 */
  4843. #define FSMC_PCRx_TCLR_1 (0x2UL << FSMC_PCRx_TCLR_Pos) /*!< 0x00000400 */
  4844. #define FSMC_PCRx_TCLR_2 (0x4UL << FSMC_PCRx_TCLR_Pos) /*!< 0x00000800 */
  4845. #define FSMC_PCRx_TCLR_3 (0x8UL << FSMC_PCRx_TCLR_Pos) /*!< 0x00001000 */
  4846. #define FSMC_PCRx_TAR_Pos (13U)
  4847. #define FSMC_PCRx_TAR_Msk (0xFUL << FSMC_PCRx_TAR_Pos) /*!< 0x0001E000 */
  4848. #define FSMC_PCRx_TAR FSMC_PCRx_TAR_Msk /*!< TAR[3:0] bits (ALE to RE delay) */
  4849. #define FSMC_PCRx_TAR_0 (0x1UL << FSMC_PCRx_TAR_Pos) /*!< 0x00002000 */
  4850. #define FSMC_PCRx_TAR_1 (0x2UL << FSMC_PCRx_TAR_Pos) /*!< 0x00004000 */
  4851. #define FSMC_PCRx_TAR_2 (0x4UL << FSMC_PCRx_TAR_Pos) /*!< 0x00008000 */
  4852. #define FSMC_PCRx_TAR_3 (0x8UL << FSMC_PCRx_TAR_Pos) /*!< 0x00010000 */
  4853. #define FSMC_PCRx_ECCPS_Pos (17U)
  4854. #define FSMC_PCRx_ECCPS_Msk (0x7UL << FSMC_PCRx_ECCPS_Pos) /*!< 0x000E0000 */
  4855. #define FSMC_PCRx_ECCPS FSMC_PCRx_ECCPS_Msk /*!< ECCPS[1:0] bits (ECC page size) */
  4856. #define FSMC_PCRx_ECCPS_0 (0x1UL << FSMC_PCRx_ECCPS_Pos) /*!< 0x00020000 */
  4857. #define FSMC_PCRx_ECCPS_1 (0x2UL << FSMC_PCRx_ECCPS_Pos) /*!< 0x00040000 */
  4858. #define FSMC_PCRx_ECCPS_2 (0x4UL << FSMC_PCRx_ECCPS_Pos) /*!< 0x00080000 */
  4859. /******************* Bit definition for FSMC_SRx (x = 2 to 4) register *******************/
  4860. #define FSMC_SRx_IRS_Pos (0U)
  4861. #define FSMC_SRx_IRS_Msk (0x1UL << FSMC_SRx_IRS_Pos) /*!< 0x00000001 */
  4862. #define FSMC_SRx_IRS FSMC_SRx_IRS_Msk /*!< Interrupt Rising Edge status */
  4863. #define FSMC_SRx_ILS_Pos (1U)
  4864. #define FSMC_SRx_ILS_Msk (0x1UL << FSMC_SRx_ILS_Pos) /*!< 0x00000002 */
  4865. #define FSMC_SRx_ILS FSMC_SRx_ILS_Msk /*!< Interrupt Level status */
  4866. #define FSMC_SRx_IFS_Pos (2U)
  4867. #define FSMC_SRx_IFS_Msk (0x1UL << FSMC_SRx_IFS_Pos) /*!< 0x00000004 */
  4868. #define FSMC_SRx_IFS FSMC_SRx_IFS_Msk /*!< Interrupt Falling Edge status */
  4869. #define FSMC_SRx_IREN_Pos (3U)
  4870. #define FSMC_SRx_IREN_Msk (0x1UL << FSMC_SRx_IREN_Pos) /*!< 0x00000008 */
  4871. #define FSMC_SRx_IREN FSMC_SRx_IREN_Msk /*!< Interrupt Rising Edge detection Enable bit */
  4872. #define FSMC_SRx_ILEN_Pos (4U)
  4873. #define FSMC_SRx_ILEN_Msk (0x1UL << FSMC_SRx_ILEN_Pos) /*!< 0x00000010 */
  4874. #define FSMC_SRx_ILEN FSMC_SRx_ILEN_Msk /*!< Interrupt Level detection Enable bit */
  4875. #define FSMC_SRx_IFEN_Pos (5U)
  4876. #define FSMC_SRx_IFEN_Msk (0x1UL << FSMC_SRx_IFEN_Pos) /*!< 0x00000020 */
  4877. #define FSMC_SRx_IFEN FSMC_SRx_IFEN_Msk /*!< Interrupt Falling Edge detection Enable bit */
  4878. #define FSMC_SRx_FEMPT_Pos (6U)
  4879. #define FSMC_SRx_FEMPT_Msk (0x1UL << FSMC_SRx_FEMPT_Pos) /*!< 0x00000040 */
  4880. #define FSMC_SRx_FEMPT FSMC_SRx_FEMPT_Msk /*!< FIFO empty */
  4881. /****************** Bit definition for FSMC_PMEMx (x = 2 to 4) register ******************/
  4882. #define FSMC_PMEMx_MEMSETx_Pos (0U)
  4883. #define FSMC_PMEMx_MEMSETx_Msk (0xFFUL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x000000FF */
  4884. #define FSMC_PMEMx_MEMSETx FSMC_PMEMx_MEMSETx_Msk /*!< MEMSETx[7:0] bits (Common memory x setup time) */
  4885. #define FSMC_PMEMx_MEMSETx_0 (0x01UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000001 */
  4886. #define FSMC_PMEMx_MEMSETx_1 (0x02UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000002 */
  4887. #define FSMC_PMEMx_MEMSETx_2 (0x04UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000004 */
  4888. #define FSMC_PMEMx_MEMSETx_3 (0x08UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000008 */
  4889. #define FSMC_PMEMx_MEMSETx_4 (0x10UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000010 */
  4890. #define FSMC_PMEMx_MEMSETx_5 (0x20UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000020 */
  4891. #define FSMC_PMEMx_MEMSETx_6 (0x40UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000040 */
  4892. #define FSMC_PMEMx_MEMSETx_7 (0x80UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000080 */
  4893. #define FSMC_PMEMx_MEMWAITx_Pos (8U)
  4894. #define FSMC_PMEMx_MEMWAITx_Msk (0xFFUL << FSMC_PMEMx_MEMWAITx_Pos) /*!< 0x0000FF00 */
  4895. #define FSMC_PMEMx_MEMWAITx FSMC_PMEMx_MEMWAITx_Msk /*!< MEMWAITx[7:0] bits (Common memory x wait time) */
  4896. #define FSMC_PMEMx_MEMWAIT2_0 0x00000100U /*!< Bit 0 */
  4897. #define FSMC_PMEMx_MEMWAITx_1 0x00000200U /*!< Bit 1 */
  4898. #define FSMC_PMEMx_MEMWAITx_2 0x00000400U /*!< Bit 2 */
  4899. #define FSMC_PMEMx_MEMWAITx_3 0x00000800U /*!< Bit 3 */
  4900. #define FSMC_PMEMx_MEMWAITx_4 0x00001000U /*!< Bit 4 */
  4901. #define FSMC_PMEMx_MEMWAITx_5 0x00002000U /*!< Bit 5 */
  4902. #define FSMC_PMEMx_MEMWAITx_6 0x00004000U /*!< Bit 6 */
  4903. #define FSMC_PMEMx_MEMWAITx_7 0x00008000U /*!< Bit 7 */
  4904. #define FSMC_PMEMx_MEMHOLDx_Pos (16U)
  4905. #define FSMC_PMEMx_MEMHOLDx_Msk (0xFFUL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00FF0000 */
  4906. #define FSMC_PMEMx_MEMHOLDx FSMC_PMEMx_MEMHOLDx_Msk /*!< MEMHOLDx[7:0] bits (Common memory x hold time) */
  4907. #define FSMC_PMEMx_MEMHOLDx_0 (0x01UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00010000 */
  4908. #define FSMC_PMEMx_MEMHOLDx_1 (0x02UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00020000 */
  4909. #define FSMC_PMEMx_MEMHOLDx_2 (0x04UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00040000 */
  4910. #define FSMC_PMEMx_MEMHOLDx_3 (0x08UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00080000 */
  4911. #define FSMC_PMEMx_MEMHOLDx_4 (0x10UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00100000 */
  4912. #define FSMC_PMEMx_MEMHOLDx_5 (0x20UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00200000 */
  4913. #define FSMC_PMEMx_MEMHOLDx_6 (0x40UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00400000 */
  4914. #define FSMC_PMEMx_MEMHOLDx_7 (0x80UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00800000 */
  4915. #define FSMC_PMEMx_MEMHIZx_Pos (24U)
  4916. #define FSMC_PMEMx_MEMHIZx_Msk (0xFFUL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0xFF000000 */
  4917. #define FSMC_PMEMx_MEMHIZx FSMC_PMEMx_MEMHIZx_Msk /*!< MEMHIZx[7:0] bits (Common memory x databus HiZ time) */
  4918. #define FSMC_PMEMx_MEMHIZx_0 (0x01UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x01000000 */
  4919. #define FSMC_PMEMx_MEMHIZx_1 (0x02UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x02000000 */
  4920. #define FSMC_PMEMx_MEMHIZx_2 (0x04UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x04000000 */
  4921. #define FSMC_PMEMx_MEMHIZx_3 (0x08UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x08000000 */
  4922. #define FSMC_PMEMx_MEMHIZx_4 (0x10UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x10000000 */
  4923. #define FSMC_PMEMx_MEMHIZx_5 (0x20UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x20000000 */
  4924. #define FSMC_PMEMx_MEMHIZx_6 (0x40UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x40000000 */
  4925. #define FSMC_PMEMx_MEMHIZx_7 (0x80UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x80000000 */
  4926. /****************** Bit definition for FSMC_PATTx (x = 2 to 4) register ******************/
  4927. #define FSMC_PATTx_ATTSETx_Pos (0U)
  4928. #define FSMC_PATTx_ATTSETx_Msk (0xFFUL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x000000FF */
  4929. #define FSMC_PATTx_ATTSETx FSMC_PATTx_ATTSETx_Msk /*!< ATTSETx[7:0] bits (Attribute memory x setup time) */
  4930. #define FSMC_PATTx_ATTSETx_0 (0x01UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000001 */
  4931. #define FSMC_PATTx_ATTSETx_1 (0x02UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000002 */
  4932. #define FSMC_PATTx_ATTSETx_2 (0x04UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000004 */
  4933. #define FSMC_PATTx_ATTSETx_3 (0x08UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000008 */
  4934. #define FSMC_PATTx_ATTSETx_4 (0x10UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000010 */
  4935. #define FSMC_PATTx_ATTSETx_5 (0x20UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000020 */
  4936. #define FSMC_PATTx_ATTSETx_6 (0x40UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000040 */
  4937. #define FSMC_PATTx_ATTSETx_7 (0x80UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000080 */
  4938. #define FSMC_PATTx_ATTWAITx_Pos (8U)
  4939. #define FSMC_PATTx_ATTWAITx_Msk (0xFFUL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x0000FF00 */
  4940. #define FSMC_PATTx_ATTWAITx FSMC_PATTx_ATTWAITx_Msk /*!< ATTWAITx[7:0] bits (Attribute memory x wait time) */
  4941. #define FSMC_PATTx_ATTWAITx_0 (0x01UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00000100 */
  4942. #define FSMC_PATTx_ATTWAITx_1 (0x02UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00000200 */
  4943. #define FSMC_PATTx_ATTWAITx_2 (0x04UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00000400 */
  4944. #define FSMC_PATTx_ATTWAITx_3 (0x08UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00000800 */
  4945. #define FSMC_PATTx_ATTWAITx_4 (0x10UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00001000 */
  4946. #define FSMC_PATTx_ATTWAITx_5 (0x20UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00002000 */
  4947. #define FSMC_PATTx_ATTWAITx_6 (0x40UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00004000 */
  4948. #define FSMC_PATTx_ATTWAITx_7 (0x80UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00008000 */
  4949. #define FSMC_PATTx_ATTHOLDx_Pos (16U)
  4950. #define FSMC_PATTx_ATTHOLDx_Msk (0xFFUL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00FF0000 */
  4951. #define FSMC_PATTx_ATTHOLDx FSMC_PATTx_ATTHOLDx_Msk /*!< ATTHOLDx[7:0] bits (Attribute memory x hold time) */
  4952. #define FSMC_PATTx_ATTHOLDx_0 (0x01UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00010000 */
  4953. #define FSMC_PATTx_ATTHOLDx_1 (0x02UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00020000 */
  4954. #define FSMC_PATTx_ATTHOLDx_2 (0x04UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00040000 */
  4955. #define FSMC_PATTx_ATTHOLDx_3 (0x08UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00080000 */
  4956. #define FSMC_PATTx_ATTHOLDx_4 (0x10UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00100000 */
  4957. #define FSMC_PATTx_ATTHOLDx_5 (0x20UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00200000 */
  4958. #define FSMC_PATTx_ATTHOLDx_6 (0x40UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00400000 */
  4959. #define FSMC_PATTx_ATTHOLDx_7 (0x80UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00800000 */
  4960. #define FSMC_PATTx_ATTHIZx_Pos (24U)
  4961. #define FSMC_PATTx_ATTHIZx_Msk (0xFFUL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0xFF000000 */
  4962. #define FSMC_PATTx_ATTHIZx FSMC_PATTx_ATTHIZx_Msk /*!< ATTHIZx[7:0] bits (Attribute memory x databus HiZ time) */
  4963. #define FSMC_PATTx_ATTHIZx_0 (0x01UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x01000000 */
  4964. #define FSMC_PATTx_ATTHIZx_1 (0x02UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x02000000 */
  4965. #define FSMC_PATTx_ATTHIZx_2 (0x04UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x04000000 */
  4966. #define FSMC_PATTx_ATTHIZx_3 (0x08UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x08000000 */
  4967. #define FSMC_PATTx_ATTHIZx_4 (0x10UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x10000000 */
  4968. #define FSMC_PATTx_ATTHIZx_5 (0x20UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x20000000 */
  4969. #define FSMC_PATTx_ATTHIZx_6 (0x40UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x40000000 */
  4970. #define FSMC_PATTx_ATTHIZx_7 (0x80UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x80000000 */
  4971. /****************** Bit definition for FSMC_PIO4 register *******************/
  4972. #define FSMC_PIO4_IOSET4_Pos (0U)
  4973. #define FSMC_PIO4_IOSET4_Msk (0xFFUL << FSMC_PIO4_IOSET4_Pos) /*!< 0x000000FF */
  4974. #define FSMC_PIO4_IOSET4 FSMC_PIO4_IOSET4_Msk /*!< IOSET4[7:0] bits (I/O 4 setup time) */
  4975. #define FSMC_PIO4_IOSET4_0 (0x01UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000001 */
  4976. #define FSMC_PIO4_IOSET4_1 (0x02UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000002 */
  4977. #define FSMC_PIO4_IOSET4_2 (0x04UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000004 */
  4978. #define FSMC_PIO4_IOSET4_3 (0x08UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000008 */
  4979. #define FSMC_PIO4_IOSET4_4 (0x10UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000010 */
  4980. #define FSMC_PIO4_IOSET4_5 (0x20UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000020 */
  4981. #define FSMC_PIO4_IOSET4_6 (0x40UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000040 */
  4982. #define FSMC_PIO4_IOSET4_7 (0x80UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000080 */
  4983. #define FSMC_PIO4_IOWAIT4_Pos (8U)
  4984. #define FSMC_PIO4_IOWAIT4_Msk (0xFFUL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x0000FF00 */
  4985. #define FSMC_PIO4_IOWAIT4 FSMC_PIO4_IOWAIT4_Msk /*!< IOWAIT4[7:0] bits (I/O 4 wait time) */
  4986. #define FSMC_PIO4_IOWAIT4_0 (0x01UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00000100 */
  4987. #define FSMC_PIO4_IOWAIT4_1 (0x02UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00000200 */
  4988. #define FSMC_PIO4_IOWAIT4_2 (0x04UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00000400 */
  4989. #define FSMC_PIO4_IOWAIT4_3 (0x08UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00000800 */
  4990. #define FSMC_PIO4_IOWAIT4_4 (0x10UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00001000 */
  4991. #define FSMC_PIO4_IOWAIT4_5 (0x20UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00002000 */
  4992. #define FSMC_PIO4_IOWAIT4_6 (0x40UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00004000 */
  4993. #define FSMC_PIO4_IOWAIT4_7 (0x80UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00008000 */
  4994. #define FSMC_PIO4_IOHOLD4_Pos (16U)
  4995. #define FSMC_PIO4_IOHOLD4_Msk (0xFFUL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00FF0000 */
  4996. #define FSMC_PIO4_IOHOLD4 FSMC_PIO4_IOHOLD4_Msk /*!< IOHOLD4[7:0] bits (I/O 4 hold time) */
  4997. #define FSMC_PIO4_IOHOLD4_0 (0x01UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00010000 */
  4998. #define FSMC_PIO4_IOHOLD4_1 (0x02UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00020000 */
  4999. #define FSMC_PIO4_IOHOLD4_2 (0x04UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00040000 */
  5000. #define FSMC_PIO4_IOHOLD4_3 (0x08UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00080000 */
  5001. #define FSMC_PIO4_IOHOLD4_4 (0x10UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00100000 */
  5002. #define FSMC_PIO4_IOHOLD4_5 (0x20UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00200000 */
  5003. #define FSMC_PIO4_IOHOLD4_6 (0x40UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00400000 */
  5004. #define FSMC_PIO4_IOHOLD4_7 (0x80UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00800000 */
  5005. #define FSMC_PIO4_IOHIZ4_Pos (24U)
  5006. #define FSMC_PIO4_IOHIZ4_Msk (0xFFUL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0xFF000000 */
  5007. #define FSMC_PIO4_IOHIZ4 FSMC_PIO4_IOHIZ4_Msk /*!< IOHIZ4[7:0] bits (I/O 4 databus HiZ time) */
  5008. #define FSMC_PIO4_IOHIZ4_0 (0x01UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x01000000 */
  5009. #define FSMC_PIO4_IOHIZ4_1 (0x02UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x02000000 */
  5010. #define FSMC_PIO4_IOHIZ4_2 (0x04UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x04000000 */
  5011. #define FSMC_PIO4_IOHIZ4_3 (0x08UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x08000000 */
  5012. #define FSMC_PIO4_IOHIZ4_4 (0x10UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x10000000 */
  5013. #define FSMC_PIO4_IOHIZ4_5 (0x20UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x20000000 */
  5014. #define FSMC_PIO4_IOHIZ4_6 (0x40UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x40000000 */
  5015. #define FSMC_PIO4_IOHIZ4_7 (0x80UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x80000000 */
  5016. /****************** Bit definition for FSMC_ECCR2 register ******************/
  5017. #define FSMC_ECCR2_ECC2_Pos (0U)
  5018. #define FSMC_ECCR2_ECC2_Msk (0xFFFFFFFFUL << FSMC_ECCR2_ECC2_Pos) /*!< 0xFFFFFFFF */
  5019. #define FSMC_ECCR2_ECC2 FSMC_ECCR2_ECC2_Msk /*!< ECC result */
  5020. /****************** Bit definition for FSMC_ECCR3 register ******************/
  5021. #define FSMC_ECCR3_ECC3_Pos (0U)
  5022. #define FSMC_ECCR3_ECC3_Msk (0xFFFFFFFFUL << FSMC_ECCR3_ECC3_Pos) /*!< 0xFFFFFFFF */
  5023. #define FSMC_ECCR3_ECC3 FSMC_ECCR3_ECC3_Msk /*!< ECC result */
  5024. /******************************************************************************/
  5025. /* */
  5026. /* SD host Interface */
  5027. /* */
  5028. /******************************************************************************/
  5029. /****************** Bit definition for SDIO_POWER register ******************/
  5030. #define SDIO_POWER_PWRCTRL_Pos (0U)
  5031. #define SDIO_POWER_PWRCTRL_Msk (0x3UL << SDIO_POWER_PWRCTRL_Pos) /*!< 0x00000003 */
  5032. #define SDIO_POWER_PWRCTRL SDIO_POWER_PWRCTRL_Msk /*!< PWRCTRL[1:0] bits (Power supply control bits) */
  5033. #define SDIO_POWER_PWRCTRL_0 (0x1UL << SDIO_POWER_PWRCTRL_Pos) /*!< 0x01 */
  5034. #define SDIO_POWER_PWRCTRL_1 (0x2UL << SDIO_POWER_PWRCTRL_Pos) /*!< 0x02 */
  5035. /****************** Bit definition for SDIO_CLKCR register ******************/
  5036. #define SDIO_CLKCR_CLKDIV_Pos (0U)
  5037. #define SDIO_CLKCR_CLKDIV_Msk (0xFFUL << SDIO_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */
  5038. #define SDIO_CLKCR_CLKDIV SDIO_CLKCR_CLKDIV_Msk /*!< Clock divide factor */
  5039. #define SDIO_CLKCR_CLKEN_Pos (8U)
  5040. #define SDIO_CLKCR_CLKEN_Msk (0x1UL << SDIO_CLKCR_CLKEN_Pos) /*!< 0x00000100 */
  5041. #define SDIO_CLKCR_CLKEN SDIO_CLKCR_CLKEN_Msk /*!< Clock enable bit */
  5042. #define SDIO_CLKCR_PWRSAV_Pos (9U)
  5043. #define SDIO_CLKCR_PWRSAV_Msk (0x1UL << SDIO_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */
  5044. #define SDIO_CLKCR_PWRSAV SDIO_CLKCR_PWRSAV_Msk /*!< Power saving configuration bit */
  5045. #define SDIO_CLKCR_BYPASS_Pos (10U)
  5046. #define SDIO_CLKCR_BYPASS_Msk (0x1UL << SDIO_CLKCR_BYPASS_Pos) /*!< 0x00000400 */
  5047. #define SDIO_CLKCR_BYPASS SDIO_CLKCR_BYPASS_Msk /*!< Clock divider bypass enable bit */
  5048. #define SDIO_CLKCR_WIDBUS_Pos (11U)
  5049. #define SDIO_CLKCR_WIDBUS_Msk (0x3UL << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */
  5050. #define SDIO_CLKCR_WIDBUS SDIO_CLKCR_WIDBUS_Msk /*!< WIDBUS[1:0] bits (Wide bus mode enable bit) */
  5051. #define SDIO_CLKCR_WIDBUS_0 (0x1UL << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x0800 */
  5052. #define SDIO_CLKCR_WIDBUS_1 (0x2UL << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x1000 */
  5053. #define SDIO_CLKCR_NEGEDGE_Pos (13U)
  5054. #define SDIO_CLKCR_NEGEDGE_Msk (0x1UL << SDIO_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */
  5055. #define SDIO_CLKCR_NEGEDGE SDIO_CLKCR_NEGEDGE_Msk /*!< SDIO_CK dephasing selection bit */
  5056. #define SDIO_CLKCR_HWFC_EN_Pos (14U)
  5057. #define SDIO_CLKCR_HWFC_EN_Msk (0x1UL << SDIO_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */
  5058. #define SDIO_CLKCR_HWFC_EN SDIO_CLKCR_HWFC_EN_Msk /*!< HW Flow Control enable */
  5059. /******************* Bit definition for SDIO_ARG register *******************/
  5060. #define SDIO_ARG_CMDARG_Pos (0U)
  5061. #define SDIO_ARG_CMDARG_Msk (0xFFFFFFFFUL << SDIO_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */
  5062. #define SDIO_ARG_CMDARG SDIO_ARG_CMDARG_Msk /*!< Command argument */
  5063. /******************* Bit definition for SDIO_CMD register *******************/
  5064. #define SDIO_CMD_CMDINDEX_Pos (0U)
  5065. #define SDIO_CMD_CMDINDEX_Msk (0x3FUL << SDIO_CMD_CMDINDEX_Pos) /*!< 0x0000003F */
  5066. #define SDIO_CMD_CMDINDEX SDIO_CMD_CMDINDEX_Msk /*!< Command Index */
  5067. #define SDIO_CMD_WAITRESP_Pos (6U)
  5068. #define SDIO_CMD_WAITRESP_Msk (0x3UL << SDIO_CMD_WAITRESP_Pos) /*!< 0x000000C0 */
  5069. #define SDIO_CMD_WAITRESP SDIO_CMD_WAITRESP_Msk /*!< WAITRESP[1:0] bits (Wait for response bits) */
  5070. #define SDIO_CMD_WAITRESP_0 (0x1UL << SDIO_CMD_WAITRESP_Pos) /*!< 0x0040 */
  5071. #define SDIO_CMD_WAITRESP_1 (0x2UL << SDIO_CMD_WAITRESP_Pos) /*!< 0x0080 */
  5072. #define SDIO_CMD_WAITINT_Pos (8U)
  5073. #define SDIO_CMD_WAITINT_Msk (0x1UL << SDIO_CMD_WAITINT_Pos) /*!< 0x00000100 */
  5074. #define SDIO_CMD_WAITINT SDIO_CMD_WAITINT_Msk /*!< CPSM Waits for Interrupt Request */
  5075. #define SDIO_CMD_WAITPEND_Pos (9U)
  5076. #define SDIO_CMD_WAITPEND_Msk (0x1UL << SDIO_CMD_WAITPEND_Pos) /*!< 0x00000200 */
  5077. #define SDIO_CMD_WAITPEND SDIO_CMD_WAITPEND_Msk /*!< CPSM Waits for ends of data transfer (CmdPend internal signal) */
  5078. #define SDIO_CMD_CPSMEN_Pos (10U)
  5079. #define SDIO_CMD_CPSMEN_Msk (0x1UL << SDIO_CMD_CPSMEN_Pos) /*!< 0x00000400 */
  5080. #define SDIO_CMD_CPSMEN SDIO_CMD_CPSMEN_Msk /*!< Command path state machine (CPSM) Enable bit */
  5081. #define SDIO_CMD_SDIOSUSPEND_Pos (11U)
  5082. #define SDIO_CMD_SDIOSUSPEND_Msk (0x1UL << SDIO_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */
  5083. #define SDIO_CMD_SDIOSUSPEND SDIO_CMD_SDIOSUSPEND_Msk /*!< SD I/O suspend command */
  5084. #define SDIO_CMD_ENCMDCOMPL_Pos (12U)
  5085. #define SDIO_CMD_ENCMDCOMPL_Msk (0x1UL << SDIO_CMD_ENCMDCOMPL_Pos) /*!< 0x00001000 */
  5086. #define SDIO_CMD_ENCMDCOMPL SDIO_CMD_ENCMDCOMPL_Msk /*!< Enable CMD completion */
  5087. #define SDIO_CMD_NIEN_Pos (13U)
  5088. #define SDIO_CMD_NIEN_Msk (0x1UL << SDIO_CMD_NIEN_Pos) /*!< 0x00002000 */
  5089. #define SDIO_CMD_NIEN SDIO_CMD_NIEN_Msk /*!< Not Interrupt Enable */
  5090. #define SDIO_CMD_CEATACMD_Pos (14U)
  5091. #define SDIO_CMD_CEATACMD_Msk (0x1UL << SDIO_CMD_CEATACMD_Pos) /*!< 0x00004000 */
  5092. #define SDIO_CMD_CEATACMD SDIO_CMD_CEATACMD_Msk /*!< CE-ATA command */
  5093. /***************** Bit definition for SDIO_RESPCMD register *****************/
  5094. #define SDIO_RESPCMD_RESPCMD_Pos (0U)
  5095. #define SDIO_RESPCMD_RESPCMD_Msk (0x3FUL << SDIO_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */
  5096. #define SDIO_RESPCMD_RESPCMD SDIO_RESPCMD_RESPCMD_Msk /*!< Response command index */
  5097. /****************** Bit definition for SDIO_RESP0 register ******************/
  5098. #define SDIO_RESP0_CARDSTATUS0_Pos (0U)
  5099. #define SDIO_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFUL << SDIO_RESP0_CARDSTATUS0_Pos) /*!< 0xFFFFFFFF */
  5100. #define SDIO_RESP0_CARDSTATUS0 SDIO_RESP0_CARDSTATUS0_Msk /*!< Card Status */
  5101. /****************** Bit definition for SDIO_RESP1 register ******************/
  5102. #define SDIO_RESP1_CARDSTATUS1_Pos (0U)
  5103. #define SDIO_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFUL << SDIO_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
  5104. #define SDIO_RESP1_CARDSTATUS1 SDIO_RESP1_CARDSTATUS1_Msk /*!< Card Status */
  5105. /****************** Bit definition for SDIO_RESP2 register ******************/
  5106. #define SDIO_RESP2_CARDSTATUS2_Pos (0U)
  5107. #define SDIO_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFUL << SDIO_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
  5108. #define SDIO_RESP2_CARDSTATUS2 SDIO_RESP2_CARDSTATUS2_Msk /*!< Card Status */
  5109. /****************** Bit definition for SDIO_RESP3 register ******************/
  5110. #define SDIO_RESP3_CARDSTATUS3_Pos (0U)
  5111. #define SDIO_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFUL << SDIO_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
  5112. #define SDIO_RESP3_CARDSTATUS3 SDIO_RESP3_CARDSTATUS3_Msk /*!< Card Status */
  5113. /****************** Bit definition for SDIO_RESP4 register ******************/
  5114. #define SDIO_RESP4_CARDSTATUS4_Pos (0U)
  5115. #define SDIO_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFUL << SDIO_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
  5116. #define SDIO_RESP4_CARDSTATUS4 SDIO_RESP4_CARDSTATUS4_Msk /*!< Card Status */
  5117. /****************** Bit definition for SDIO_DTIMER register *****************/
  5118. #define SDIO_DTIMER_DATATIME_Pos (0U)
  5119. #define SDIO_DTIMER_DATATIME_Msk (0xFFFFFFFFUL << SDIO_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
  5120. #define SDIO_DTIMER_DATATIME SDIO_DTIMER_DATATIME_Msk /*!< Data timeout period. */
  5121. /****************** Bit definition for SDIO_DLEN register *******************/
  5122. #define SDIO_DLEN_DATALENGTH_Pos (0U)
  5123. #define SDIO_DLEN_DATALENGTH_Msk (0x1FFFFFFUL << SDIO_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
  5124. #define SDIO_DLEN_DATALENGTH SDIO_DLEN_DATALENGTH_Msk /*!< Data length value */
  5125. /****************** Bit definition for SDIO_DCTRL register ******************/
  5126. #define SDIO_DCTRL_DTEN_Pos (0U)
  5127. #define SDIO_DCTRL_DTEN_Msk (0x1UL << SDIO_DCTRL_DTEN_Pos) /*!< 0x00000001 */
  5128. #define SDIO_DCTRL_DTEN SDIO_DCTRL_DTEN_Msk /*!< Data transfer enabled bit */
  5129. #define SDIO_DCTRL_DTDIR_Pos (1U)
  5130. #define SDIO_DCTRL_DTDIR_Msk (0x1UL << SDIO_DCTRL_DTDIR_Pos) /*!< 0x00000002 */
  5131. #define SDIO_DCTRL_DTDIR SDIO_DCTRL_DTDIR_Msk /*!< Data transfer direction selection */
  5132. #define SDIO_DCTRL_DTMODE_Pos (2U)
  5133. #define SDIO_DCTRL_DTMODE_Msk (0x1UL << SDIO_DCTRL_DTMODE_Pos) /*!< 0x00000004 */
  5134. #define SDIO_DCTRL_DTMODE SDIO_DCTRL_DTMODE_Msk /*!< Data transfer mode selection */
  5135. #define SDIO_DCTRL_DMAEN_Pos (3U)
  5136. #define SDIO_DCTRL_DMAEN_Msk (0x1UL << SDIO_DCTRL_DMAEN_Pos) /*!< 0x00000008 */
  5137. #define SDIO_DCTRL_DMAEN SDIO_DCTRL_DMAEN_Msk /*!< DMA enabled bit */
  5138. #define SDIO_DCTRL_DBLOCKSIZE_Pos (4U)
  5139. #define SDIO_DCTRL_DBLOCKSIZE_Msk (0xFUL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */
  5140. #define SDIO_DCTRL_DBLOCKSIZE SDIO_DCTRL_DBLOCKSIZE_Msk /*!< DBLOCKSIZE[3:0] bits (Data block size) */
  5141. #define SDIO_DCTRL_DBLOCKSIZE_0 (0x1UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0010 */
  5142. #define SDIO_DCTRL_DBLOCKSIZE_1 (0x2UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0020 */
  5143. #define SDIO_DCTRL_DBLOCKSIZE_2 (0x4UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0040 */
  5144. #define SDIO_DCTRL_DBLOCKSIZE_3 (0x8UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0080 */
  5145. #define SDIO_DCTRL_RWSTART_Pos (8U)
  5146. #define SDIO_DCTRL_RWSTART_Msk (0x1UL << SDIO_DCTRL_RWSTART_Pos) /*!< 0x00000100 */
  5147. #define SDIO_DCTRL_RWSTART SDIO_DCTRL_RWSTART_Msk /*!< Read wait start */
  5148. #define SDIO_DCTRL_RWSTOP_Pos (9U)
  5149. #define SDIO_DCTRL_RWSTOP_Msk (0x1UL << SDIO_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */
  5150. #define SDIO_DCTRL_RWSTOP SDIO_DCTRL_RWSTOP_Msk /*!< Read wait stop */
  5151. #define SDIO_DCTRL_RWMOD_Pos (10U)
  5152. #define SDIO_DCTRL_RWMOD_Msk (0x1UL << SDIO_DCTRL_RWMOD_Pos) /*!< 0x00000400 */
  5153. #define SDIO_DCTRL_RWMOD SDIO_DCTRL_RWMOD_Msk /*!< Read wait mode */
  5154. #define SDIO_DCTRL_SDIOEN_Pos (11U)
  5155. #define SDIO_DCTRL_SDIOEN_Msk (0x1UL << SDIO_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */
  5156. #define SDIO_DCTRL_SDIOEN SDIO_DCTRL_SDIOEN_Msk /*!< SD I/O enable functions */
  5157. /****************** Bit definition for SDIO_DCOUNT register *****************/
  5158. #define SDIO_DCOUNT_DATACOUNT_Pos (0U)
  5159. #define SDIO_DCOUNT_DATACOUNT_Msk (0x1FFFFFFUL << SDIO_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
  5160. #define SDIO_DCOUNT_DATACOUNT SDIO_DCOUNT_DATACOUNT_Msk /*!< Data count value */
  5161. /****************** Bit definition for SDIO_STA register ********************/
  5162. #define SDIO_STA_CCRCFAIL_Pos (0U)
  5163. #define SDIO_STA_CCRCFAIL_Msk (0x1UL << SDIO_STA_CCRCFAIL_Pos) /*!< 0x00000001 */
  5164. #define SDIO_STA_CCRCFAIL SDIO_STA_CCRCFAIL_Msk /*!< Command response received (CRC check failed) */
  5165. #define SDIO_STA_DCRCFAIL_Pos (1U)
  5166. #define SDIO_STA_DCRCFAIL_Msk (0x1UL << SDIO_STA_DCRCFAIL_Pos) /*!< 0x00000002 */
  5167. #define SDIO_STA_DCRCFAIL SDIO_STA_DCRCFAIL_Msk /*!< Data block sent/received (CRC check failed) */
  5168. #define SDIO_STA_CTIMEOUT_Pos (2U)
  5169. #define SDIO_STA_CTIMEOUT_Msk (0x1UL << SDIO_STA_CTIMEOUT_Pos) /*!< 0x00000004 */
  5170. #define SDIO_STA_CTIMEOUT SDIO_STA_CTIMEOUT_Msk /*!< Command response timeout */
  5171. #define SDIO_STA_DTIMEOUT_Pos (3U)
  5172. #define SDIO_STA_DTIMEOUT_Msk (0x1UL << SDIO_STA_DTIMEOUT_Pos) /*!< 0x00000008 */
  5173. #define SDIO_STA_DTIMEOUT SDIO_STA_DTIMEOUT_Msk /*!< Data timeout */
  5174. #define SDIO_STA_TXUNDERR_Pos (4U)
  5175. #define SDIO_STA_TXUNDERR_Msk (0x1UL << SDIO_STA_TXUNDERR_Pos) /*!< 0x00000010 */
  5176. #define SDIO_STA_TXUNDERR SDIO_STA_TXUNDERR_Msk /*!< Transmit FIFO underrun error */
  5177. #define SDIO_STA_RXOVERR_Pos (5U)
  5178. #define SDIO_STA_RXOVERR_Msk (0x1UL << SDIO_STA_RXOVERR_Pos) /*!< 0x00000020 */
  5179. #define SDIO_STA_RXOVERR SDIO_STA_RXOVERR_Msk /*!< Received FIFO overrun error */
  5180. #define SDIO_STA_CMDREND_Pos (6U)
  5181. #define SDIO_STA_CMDREND_Msk (0x1UL << SDIO_STA_CMDREND_Pos) /*!< 0x00000040 */
  5182. #define SDIO_STA_CMDREND SDIO_STA_CMDREND_Msk /*!< Command response received (CRC check passed) */
  5183. #define SDIO_STA_CMDSENT_Pos (7U)
  5184. #define SDIO_STA_CMDSENT_Msk (0x1UL << SDIO_STA_CMDSENT_Pos) /*!< 0x00000080 */
  5185. #define SDIO_STA_CMDSENT SDIO_STA_CMDSENT_Msk /*!< Command sent (no response required) */
  5186. #define SDIO_STA_DATAEND_Pos (8U)
  5187. #define SDIO_STA_DATAEND_Msk (0x1UL << SDIO_STA_DATAEND_Pos) /*!< 0x00000100 */
  5188. #define SDIO_STA_DATAEND SDIO_STA_DATAEND_Msk /*!< Data end (data counter, SDIDCOUNT, is zero) */
  5189. #define SDIO_STA_STBITERR_Pos (9U)
  5190. #define SDIO_STA_STBITERR_Msk (0x1UL << SDIO_STA_STBITERR_Pos) /*!< 0x00000200 */
  5191. #define SDIO_STA_STBITERR SDIO_STA_STBITERR_Msk /*!< Start bit not detected on all data signals in wide bus mode */
  5192. #define SDIO_STA_DBCKEND_Pos (10U)
  5193. #define SDIO_STA_DBCKEND_Msk (0x1UL << SDIO_STA_DBCKEND_Pos) /*!< 0x00000400 */
  5194. #define SDIO_STA_DBCKEND SDIO_STA_DBCKEND_Msk /*!< Data block sent/received (CRC check passed) */
  5195. #define SDIO_STA_CMDACT_Pos (11U)
  5196. #define SDIO_STA_CMDACT_Msk (0x1UL << SDIO_STA_CMDACT_Pos) /*!< 0x00000800 */
  5197. #define SDIO_STA_CMDACT SDIO_STA_CMDACT_Msk /*!< Command transfer in progress */
  5198. #define SDIO_STA_TXACT_Pos (12U)
  5199. #define SDIO_STA_TXACT_Msk (0x1UL << SDIO_STA_TXACT_Pos) /*!< 0x00001000 */
  5200. #define SDIO_STA_TXACT SDIO_STA_TXACT_Msk /*!< Data transmit in progress */
  5201. #define SDIO_STA_RXACT_Pos (13U)
  5202. #define SDIO_STA_RXACT_Msk (0x1UL << SDIO_STA_RXACT_Pos) /*!< 0x00002000 */
  5203. #define SDIO_STA_RXACT SDIO_STA_RXACT_Msk /*!< Data receive in progress */
  5204. #define SDIO_STA_TXFIFOHE_Pos (14U)
  5205. #define SDIO_STA_TXFIFOHE_Msk (0x1UL << SDIO_STA_TXFIFOHE_Pos) /*!< 0x00004000 */
  5206. #define SDIO_STA_TXFIFOHE SDIO_STA_TXFIFOHE_Msk /*!< Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  5207. #define SDIO_STA_RXFIFOHF_Pos (15U)
  5208. #define SDIO_STA_RXFIFOHF_Msk (0x1UL << SDIO_STA_RXFIFOHF_Pos) /*!< 0x00008000 */
  5209. #define SDIO_STA_RXFIFOHF SDIO_STA_RXFIFOHF_Msk /*!< Receive FIFO Half Full: there are at least 8 words in the FIFO */
  5210. #define SDIO_STA_TXFIFOF_Pos (16U)
  5211. #define SDIO_STA_TXFIFOF_Msk (0x1UL << SDIO_STA_TXFIFOF_Pos) /*!< 0x00010000 */
  5212. #define SDIO_STA_TXFIFOF SDIO_STA_TXFIFOF_Msk /*!< Transmit FIFO full */
  5213. #define SDIO_STA_RXFIFOF_Pos (17U)
  5214. #define SDIO_STA_RXFIFOF_Msk (0x1UL << SDIO_STA_RXFIFOF_Pos) /*!< 0x00020000 */
  5215. #define SDIO_STA_RXFIFOF SDIO_STA_RXFIFOF_Msk /*!< Receive FIFO full */
  5216. #define SDIO_STA_TXFIFOE_Pos (18U)
  5217. #define SDIO_STA_TXFIFOE_Msk (0x1UL << SDIO_STA_TXFIFOE_Pos) /*!< 0x00040000 */
  5218. #define SDIO_STA_TXFIFOE SDIO_STA_TXFIFOE_Msk /*!< Transmit FIFO empty */
  5219. #define SDIO_STA_RXFIFOE_Pos (19U)
  5220. #define SDIO_STA_RXFIFOE_Msk (0x1UL << SDIO_STA_RXFIFOE_Pos) /*!< 0x00080000 */
  5221. #define SDIO_STA_RXFIFOE SDIO_STA_RXFIFOE_Msk /*!< Receive FIFO empty */
  5222. #define SDIO_STA_TXDAVL_Pos (20U)
  5223. #define SDIO_STA_TXDAVL_Msk (0x1UL << SDIO_STA_TXDAVL_Pos) /*!< 0x00100000 */
  5224. #define SDIO_STA_TXDAVL SDIO_STA_TXDAVL_Msk /*!< Data available in transmit FIFO */
  5225. #define SDIO_STA_RXDAVL_Pos (21U)
  5226. #define SDIO_STA_RXDAVL_Msk (0x1UL << SDIO_STA_RXDAVL_Pos) /*!< 0x00200000 */
  5227. #define SDIO_STA_RXDAVL SDIO_STA_RXDAVL_Msk /*!< Data available in receive FIFO */
  5228. #define SDIO_STA_SDIOIT_Pos (22U)
  5229. #define SDIO_STA_SDIOIT_Msk (0x1UL << SDIO_STA_SDIOIT_Pos) /*!< 0x00400000 */
  5230. #define SDIO_STA_SDIOIT SDIO_STA_SDIOIT_Msk /*!< SDIO interrupt received */
  5231. #define SDIO_STA_CEATAEND_Pos (23U)
  5232. #define SDIO_STA_CEATAEND_Msk (0x1UL << SDIO_STA_CEATAEND_Pos) /*!< 0x00800000 */
  5233. #define SDIO_STA_CEATAEND SDIO_STA_CEATAEND_Msk /*!< CE-ATA command completion signal received for CMD61 */
  5234. /******************* Bit definition for SDIO_ICR register *******************/
  5235. #define SDIO_ICR_CCRCFAILC_Pos (0U)
  5236. #define SDIO_ICR_CCRCFAILC_Msk (0x1UL << SDIO_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */
  5237. #define SDIO_ICR_CCRCFAILC SDIO_ICR_CCRCFAILC_Msk /*!< CCRCFAIL flag clear bit */
  5238. #define SDIO_ICR_DCRCFAILC_Pos (1U)
  5239. #define SDIO_ICR_DCRCFAILC_Msk (0x1UL << SDIO_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */
  5240. #define SDIO_ICR_DCRCFAILC SDIO_ICR_DCRCFAILC_Msk /*!< DCRCFAIL flag clear bit */
  5241. #define SDIO_ICR_CTIMEOUTC_Pos (2U)
  5242. #define SDIO_ICR_CTIMEOUTC_Msk (0x1UL << SDIO_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */
  5243. #define SDIO_ICR_CTIMEOUTC SDIO_ICR_CTIMEOUTC_Msk /*!< CTIMEOUT flag clear bit */
  5244. #define SDIO_ICR_DTIMEOUTC_Pos (3U)
  5245. #define SDIO_ICR_DTIMEOUTC_Msk (0x1UL << SDIO_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */
  5246. #define SDIO_ICR_DTIMEOUTC SDIO_ICR_DTIMEOUTC_Msk /*!< DTIMEOUT flag clear bit */
  5247. #define SDIO_ICR_TXUNDERRC_Pos (4U)
  5248. #define SDIO_ICR_TXUNDERRC_Msk (0x1UL << SDIO_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */
  5249. #define SDIO_ICR_TXUNDERRC SDIO_ICR_TXUNDERRC_Msk /*!< TXUNDERR flag clear bit */
  5250. #define SDIO_ICR_RXOVERRC_Pos (5U)
  5251. #define SDIO_ICR_RXOVERRC_Msk (0x1UL << SDIO_ICR_RXOVERRC_Pos) /*!< 0x00000020 */
  5252. #define SDIO_ICR_RXOVERRC SDIO_ICR_RXOVERRC_Msk /*!< RXOVERR flag clear bit */
  5253. #define SDIO_ICR_CMDRENDC_Pos (6U)
  5254. #define SDIO_ICR_CMDRENDC_Msk (0x1UL << SDIO_ICR_CMDRENDC_Pos) /*!< 0x00000040 */
  5255. #define SDIO_ICR_CMDRENDC SDIO_ICR_CMDRENDC_Msk /*!< CMDREND flag clear bit */
  5256. #define SDIO_ICR_CMDSENTC_Pos (7U)
  5257. #define SDIO_ICR_CMDSENTC_Msk (0x1UL << SDIO_ICR_CMDSENTC_Pos) /*!< 0x00000080 */
  5258. #define SDIO_ICR_CMDSENTC SDIO_ICR_CMDSENTC_Msk /*!< CMDSENT flag clear bit */
  5259. #define SDIO_ICR_DATAENDC_Pos (8U)
  5260. #define SDIO_ICR_DATAENDC_Msk (0x1UL << SDIO_ICR_DATAENDC_Pos) /*!< 0x00000100 */
  5261. #define SDIO_ICR_DATAENDC SDIO_ICR_DATAENDC_Msk /*!< DATAEND flag clear bit */
  5262. #define SDIO_ICR_STBITERRC_Pos (9U)
  5263. #define SDIO_ICR_STBITERRC_Msk (0x1UL << SDIO_ICR_STBITERRC_Pos) /*!< 0x00000200 */
  5264. #define SDIO_ICR_STBITERRC SDIO_ICR_STBITERRC_Msk /*!< STBITERR flag clear bit */
  5265. #define SDIO_ICR_DBCKENDC_Pos (10U)
  5266. #define SDIO_ICR_DBCKENDC_Msk (0x1UL << SDIO_ICR_DBCKENDC_Pos) /*!< 0x00000400 */
  5267. #define SDIO_ICR_DBCKENDC SDIO_ICR_DBCKENDC_Msk /*!< DBCKEND flag clear bit */
  5268. #define SDIO_ICR_SDIOITC_Pos (22U)
  5269. #define SDIO_ICR_SDIOITC_Msk (0x1UL << SDIO_ICR_SDIOITC_Pos) /*!< 0x00400000 */
  5270. #define SDIO_ICR_SDIOITC SDIO_ICR_SDIOITC_Msk /*!< SDIOIT flag clear bit */
  5271. #define SDIO_ICR_CEATAENDC_Pos (23U)
  5272. #define SDIO_ICR_CEATAENDC_Msk (0x1UL << SDIO_ICR_CEATAENDC_Pos) /*!< 0x00800000 */
  5273. #define SDIO_ICR_CEATAENDC SDIO_ICR_CEATAENDC_Msk /*!< CEATAEND flag clear bit */
  5274. /****************** Bit definition for SDIO_MASK register *******************/
  5275. #define SDIO_MASK_CCRCFAILIE_Pos (0U)
  5276. #define SDIO_MASK_CCRCFAILIE_Msk (0x1UL << SDIO_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */
  5277. #define SDIO_MASK_CCRCFAILIE SDIO_MASK_CCRCFAILIE_Msk /*!< Command CRC Fail Interrupt Enable */
  5278. #define SDIO_MASK_DCRCFAILIE_Pos (1U)
  5279. #define SDIO_MASK_DCRCFAILIE_Msk (0x1UL << SDIO_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */
  5280. #define SDIO_MASK_DCRCFAILIE SDIO_MASK_DCRCFAILIE_Msk /*!< Data CRC Fail Interrupt Enable */
  5281. #define SDIO_MASK_CTIMEOUTIE_Pos (2U)
  5282. #define SDIO_MASK_CTIMEOUTIE_Msk (0x1UL << SDIO_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */
  5283. #define SDIO_MASK_CTIMEOUTIE SDIO_MASK_CTIMEOUTIE_Msk /*!< Command TimeOut Interrupt Enable */
  5284. #define SDIO_MASK_DTIMEOUTIE_Pos (3U)
  5285. #define SDIO_MASK_DTIMEOUTIE_Msk (0x1UL << SDIO_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */
  5286. #define SDIO_MASK_DTIMEOUTIE SDIO_MASK_DTIMEOUTIE_Msk /*!< Data TimeOut Interrupt Enable */
  5287. #define SDIO_MASK_TXUNDERRIE_Pos (4U)
  5288. #define SDIO_MASK_TXUNDERRIE_Msk (0x1UL << SDIO_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */
  5289. #define SDIO_MASK_TXUNDERRIE SDIO_MASK_TXUNDERRIE_Msk /*!< Tx FIFO UnderRun Error Interrupt Enable */
  5290. #define SDIO_MASK_RXOVERRIE_Pos (5U)
  5291. #define SDIO_MASK_RXOVERRIE_Msk (0x1UL << SDIO_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */
  5292. #define SDIO_MASK_RXOVERRIE SDIO_MASK_RXOVERRIE_Msk /*!< Rx FIFO OverRun Error Interrupt Enable */
  5293. #define SDIO_MASK_CMDRENDIE_Pos (6U)
  5294. #define SDIO_MASK_CMDRENDIE_Msk (0x1UL << SDIO_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */
  5295. #define SDIO_MASK_CMDRENDIE SDIO_MASK_CMDRENDIE_Msk /*!< Command Response Received Interrupt Enable */
  5296. #define SDIO_MASK_CMDSENTIE_Pos (7U)
  5297. #define SDIO_MASK_CMDSENTIE_Msk (0x1UL << SDIO_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */
  5298. #define SDIO_MASK_CMDSENTIE SDIO_MASK_CMDSENTIE_Msk /*!< Command Sent Interrupt Enable */
  5299. #define SDIO_MASK_DATAENDIE_Pos (8U)
  5300. #define SDIO_MASK_DATAENDIE_Msk (0x1UL << SDIO_MASK_DATAENDIE_Pos) /*!< 0x00000100 */
  5301. #define SDIO_MASK_DATAENDIE SDIO_MASK_DATAENDIE_Msk /*!< Data End Interrupt Enable */
  5302. #define SDIO_MASK_STBITERRIE_Pos (9U)
  5303. #define SDIO_MASK_STBITERRIE_Msk (0x1UL << SDIO_MASK_STBITERRIE_Pos) /*!< 0x00000200 */
  5304. #define SDIO_MASK_STBITERRIE SDIO_MASK_STBITERRIE_Msk /*!< Start Bit Error Interrupt Enable */
  5305. #define SDIO_MASK_DBCKENDIE_Pos (10U)
  5306. #define SDIO_MASK_DBCKENDIE_Msk (0x1UL << SDIO_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */
  5307. #define SDIO_MASK_DBCKENDIE SDIO_MASK_DBCKENDIE_Msk /*!< Data Block End Interrupt Enable */
  5308. #define SDIO_MASK_CMDACTIE_Pos (11U)
  5309. #define SDIO_MASK_CMDACTIE_Msk (0x1UL << SDIO_MASK_CMDACTIE_Pos) /*!< 0x00000800 */
  5310. #define SDIO_MASK_CMDACTIE SDIO_MASK_CMDACTIE_Msk /*!< Command Acting Interrupt Enable */
  5311. #define SDIO_MASK_TXACTIE_Pos (12U)
  5312. #define SDIO_MASK_TXACTIE_Msk (0x1UL << SDIO_MASK_TXACTIE_Pos) /*!< 0x00001000 */
  5313. #define SDIO_MASK_TXACTIE SDIO_MASK_TXACTIE_Msk /*!< Data Transmit Acting Interrupt Enable */
  5314. #define SDIO_MASK_RXACTIE_Pos (13U)
  5315. #define SDIO_MASK_RXACTIE_Msk (0x1UL << SDIO_MASK_RXACTIE_Pos) /*!< 0x00002000 */
  5316. #define SDIO_MASK_RXACTIE SDIO_MASK_RXACTIE_Msk /*!< Data receive acting interrupt enabled */
  5317. #define SDIO_MASK_TXFIFOHEIE_Pos (14U)
  5318. #define SDIO_MASK_TXFIFOHEIE_Msk (0x1UL << SDIO_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */
  5319. #define SDIO_MASK_TXFIFOHEIE SDIO_MASK_TXFIFOHEIE_Msk /*!< Tx FIFO Half Empty interrupt Enable */
  5320. #define SDIO_MASK_RXFIFOHFIE_Pos (15U)
  5321. #define SDIO_MASK_RXFIFOHFIE_Msk (0x1UL << SDIO_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */
  5322. #define SDIO_MASK_RXFIFOHFIE SDIO_MASK_RXFIFOHFIE_Msk /*!< Rx FIFO Half Full interrupt Enable */
  5323. #define SDIO_MASK_TXFIFOFIE_Pos (16U)
  5324. #define SDIO_MASK_TXFIFOFIE_Msk (0x1UL << SDIO_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */
  5325. #define SDIO_MASK_TXFIFOFIE SDIO_MASK_TXFIFOFIE_Msk /*!< Tx FIFO Full interrupt Enable */
  5326. #define SDIO_MASK_RXFIFOFIE_Pos (17U)
  5327. #define SDIO_MASK_RXFIFOFIE_Msk (0x1UL << SDIO_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */
  5328. #define SDIO_MASK_RXFIFOFIE SDIO_MASK_RXFIFOFIE_Msk /*!< Rx FIFO Full interrupt Enable */
  5329. #define SDIO_MASK_TXFIFOEIE_Pos (18U)
  5330. #define SDIO_MASK_TXFIFOEIE_Msk (0x1UL << SDIO_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */
  5331. #define SDIO_MASK_TXFIFOEIE SDIO_MASK_TXFIFOEIE_Msk /*!< Tx FIFO Empty interrupt Enable */
  5332. #define SDIO_MASK_RXFIFOEIE_Pos (19U)
  5333. #define SDIO_MASK_RXFIFOEIE_Msk (0x1UL << SDIO_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */
  5334. #define SDIO_MASK_RXFIFOEIE SDIO_MASK_RXFIFOEIE_Msk /*!< Rx FIFO Empty interrupt Enable */
  5335. #define SDIO_MASK_TXDAVLIE_Pos (20U)
  5336. #define SDIO_MASK_TXDAVLIE_Msk (0x1UL << SDIO_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */
  5337. #define SDIO_MASK_TXDAVLIE SDIO_MASK_TXDAVLIE_Msk /*!< Data available in Tx FIFO interrupt Enable */
  5338. #define SDIO_MASK_RXDAVLIE_Pos (21U)
  5339. #define SDIO_MASK_RXDAVLIE_Msk (0x1UL << SDIO_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */
  5340. #define SDIO_MASK_RXDAVLIE SDIO_MASK_RXDAVLIE_Msk /*!< Data available in Rx FIFO interrupt Enable */
  5341. #define SDIO_MASK_SDIOITIE_Pos (22U)
  5342. #define SDIO_MASK_SDIOITIE_Msk (0x1UL << SDIO_MASK_SDIOITIE_Pos) /*!< 0x00400000 */
  5343. #define SDIO_MASK_SDIOITIE SDIO_MASK_SDIOITIE_Msk /*!< SDIO Mode Interrupt Received interrupt Enable */
  5344. #define SDIO_MASK_CEATAENDIE_Pos (23U)
  5345. #define SDIO_MASK_CEATAENDIE_Msk (0x1UL << SDIO_MASK_CEATAENDIE_Pos) /*!< 0x00800000 */
  5346. #define SDIO_MASK_CEATAENDIE SDIO_MASK_CEATAENDIE_Msk /*!< CE-ATA command completion signal received Interrupt Enable */
  5347. /***************** Bit definition for SDIO_FIFOCNT register *****************/
  5348. #define SDIO_FIFOCNT_FIFOCOUNT_Pos (0U)
  5349. #define SDIO_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFUL << SDIO_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */
  5350. #define SDIO_FIFOCNT_FIFOCOUNT SDIO_FIFOCNT_FIFOCOUNT_Msk /*!< Remaining number of words to be written to or read from the FIFO */
  5351. /****************** Bit definition for SDIO_FIFO register *******************/
  5352. #define SDIO_FIFO_FIFODATA_Pos (0U)
  5353. #define SDIO_FIFO_FIFODATA_Msk (0xFFFFFFFFUL << SDIO_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
  5354. #define SDIO_FIFO_FIFODATA SDIO_FIFO_FIFODATA_Msk /*!< Receive and transmit FIFO data */
  5355. /******************************************************************************/
  5356. /* */
  5357. /* USB Device FS */
  5358. /* */
  5359. /******************************************************************************/
  5360. /*!< Endpoint-specific registers */
  5361. #define USB_EP0R USB_BASE /*!< Endpoint 0 register address */
  5362. #define USB_EP1R (USB_BASE + 0x00000004) /*!< Endpoint 1 register address */
  5363. #define USB_EP2R (USB_BASE + 0x00000008) /*!< Endpoint 2 register address */
  5364. #define USB_EP3R (USB_BASE + 0x0000000C) /*!< Endpoint 3 register address */
  5365. #define USB_EP4R (USB_BASE + 0x00000010) /*!< Endpoint 4 register address */
  5366. #define USB_EP5R (USB_BASE + 0x00000014) /*!< Endpoint 5 register address */
  5367. #define USB_EP6R (USB_BASE + 0x00000018) /*!< Endpoint 6 register address */
  5368. #define USB_EP7R (USB_BASE + 0x0000001C) /*!< Endpoint 7 register address */
  5369. /* bit positions */
  5370. #define USB_EP_CTR_RX_Pos (15U)
  5371. #define USB_EP_CTR_RX_Msk (0x1UL << USB_EP_CTR_RX_Pos) /*!< 0x00008000 */
  5372. #define USB_EP_CTR_RX USB_EP_CTR_RX_Msk /*!< EndPoint Correct TRansfer RX */
  5373. #define USB_EP_DTOG_RX_Pos (14U)
  5374. #define USB_EP_DTOG_RX_Msk (0x1UL << USB_EP_DTOG_RX_Pos) /*!< 0x00004000 */
  5375. #define USB_EP_DTOG_RX USB_EP_DTOG_RX_Msk /*!< EndPoint Data TOGGLE RX */
  5376. #define USB_EPRX_STAT_Pos (12U)
  5377. #define USB_EPRX_STAT_Msk (0x3UL << USB_EPRX_STAT_Pos) /*!< 0x00003000 */
  5378. #define USB_EPRX_STAT USB_EPRX_STAT_Msk /*!< EndPoint RX STATus bit field */
  5379. #define USB_EP_SETUP_Pos (11U)
  5380. #define USB_EP_SETUP_Msk (0x1UL << USB_EP_SETUP_Pos) /*!< 0x00000800 */
  5381. #define USB_EP_SETUP USB_EP_SETUP_Msk /*!< EndPoint SETUP */
  5382. #define USB_EP_T_FIELD_Pos (9U)
  5383. #define USB_EP_T_FIELD_Msk (0x3UL << USB_EP_T_FIELD_Pos) /*!< 0x00000600 */
  5384. #define USB_EP_T_FIELD USB_EP_T_FIELD_Msk /*!< EndPoint TYPE */
  5385. #define USB_EP_KIND_Pos (8U)
  5386. #define USB_EP_KIND_Msk (0x1UL << USB_EP_KIND_Pos) /*!< 0x00000100 */
  5387. #define USB_EP_KIND USB_EP_KIND_Msk /*!< EndPoint KIND */
  5388. #define USB_EP_CTR_TX_Pos (7U)
  5389. #define USB_EP_CTR_TX_Msk (0x1UL << USB_EP_CTR_TX_Pos) /*!< 0x00000080 */
  5390. #define USB_EP_CTR_TX USB_EP_CTR_TX_Msk /*!< EndPoint Correct TRansfer TX */
  5391. #define USB_EP_DTOG_TX_Pos (6U)
  5392. #define USB_EP_DTOG_TX_Msk (0x1UL << USB_EP_DTOG_TX_Pos) /*!< 0x00000040 */
  5393. #define USB_EP_DTOG_TX USB_EP_DTOG_TX_Msk /*!< EndPoint Data TOGGLE TX */
  5394. #define USB_EPTX_STAT_Pos (4U)
  5395. #define USB_EPTX_STAT_Msk (0x3UL << USB_EPTX_STAT_Pos) /*!< 0x00000030 */
  5396. #define USB_EPTX_STAT USB_EPTX_STAT_Msk /*!< EndPoint TX STATus bit field */
  5397. #define USB_EPADDR_FIELD_Pos (0U)
  5398. #define USB_EPADDR_FIELD_Msk (0xFUL << USB_EPADDR_FIELD_Pos) /*!< 0x0000000F */
  5399. #define USB_EPADDR_FIELD USB_EPADDR_FIELD_Msk /*!< EndPoint ADDRess FIELD */
  5400. /* EndPoint REGister MASK (no toggle fields) */
  5401. #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
  5402. /*!< EP_TYPE[1:0] EndPoint TYPE */
  5403. #define USB_EP_TYPE_MASK_Pos (9U)
  5404. #define USB_EP_TYPE_MASK_Msk (0x3UL << USB_EP_TYPE_MASK_Pos) /*!< 0x00000600 */
  5405. #define USB_EP_TYPE_MASK USB_EP_TYPE_MASK_Msk /*!< EndPoint TYPE Mask */
  5406. #define USB_EP_BULK 0x00000000U /*!< EndPoint BULK */
  5407. #define USB_EP_CONTROL 0x00000200U /*!< EndPoint CONTROL */
  5408. #define USB_EP_ISOCHRONOUS 0x00000400U /*!< EndPoint ISOCHRONOUS */
  5409. #define USB_EP_INTERRUPT 0x00000600U /*!< EndPoint INTERRUPT */
  5410. #define USB_EP_T_MASK (~USB_EP_T_FIELD & USB_EPREG_MASK)
  5411. #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
  5412. /*!< STAT_TX[1:0] STATus for TX transfer */
  5413. #define USB_EP_TX_DIS 0x00000000U /*!< EndPoint TX DISabled */
  5414. #define USB_EP_TX_STALL 0x00000010U /*!< EndPoint TX STALLed */
  5415. #define USB_EP_TX_NAK 0x00000020U /*!< EndPoint TX NAKed */
  5416. #define USB_EP_TX_VALID 0x00000030U /*!< EndPoint TX VALID */
  5417. #define USB_EPTX_DTOG1 0x00000010U /*!< EndPoint TX Data TOGgle bit1 */
  5418. #define USB_EPTX_DTOG2 0x00000020U /*!< EndPoint TX Data TOGgle bit2 */
  5419. #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
  5420. /*!< STAT_RX[1:0] STATus for RX transfer */
  5421. #define USB_EP_RX_DIS 0x00000000U /*!< EndPoint RX DISabled */
  5422. #define USB_EP_RX_STALL 0x00001000U /*!< EndPoint RX STALLed */
  5423. #define USB_EP_RX_NAK 0x00002000U /*!< EndPoint RX NAKed */
  5424. #define USB_EP_RX_VALID 0x00003000U /*!< EndPoint RX VALID */
  5425. #define USB_EPRX_DTOG1 0x00001000U /*!< EndPoint RX Data TOGgle bit1 */
  5426. #define USB_EPRX_DTOG2 0x00002000U /*!< EndPoint RX Data TOGgle bit1 */
  5427. #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
  5428. /******************* Bit definition for USB_EP0R register *******************/
  5429. #define USB_EP0R_EA_Pos (0U)
  5430. #define USB_EP0R_EA_Msk (0xFUL << USB_EP0R_EA_Pos) /*!< 0x0000000F */
  5431. #define USB_EP0R_EA USB_EP0R_EA_Msk /*!< Endpoint Address */
  5432. #define USB_EP0R_STAT_TX_Pos (4U)
  5433. #define USB_EP0R_STAT_TX_Msk (0x3UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000030 */
  5434. #define USB_EP0R_STAT_TX USB_EP0R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5435. #define USB_EP0R_STAT_TX_0 (0x1UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000010 */
  5436. #define USB_EP0R_STAT_TX_1 (0x2UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000020 */
  5437. #define USB_EP0R_DTOG_TX_Pos (6U)
  5438. #define USB_EP0R_DTOG_TX_Msk (0x1UL << USB_EP0R_DTOG_TX_Pos) /*!< 0x00000040 */
  5439. #define USB_EP0R_DTOG_TX USB_EP0R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  5440. #define USB_EP0R_CTR_TX_Pos (7U)
  5441. #define USB_EP0R_CTR_TX_Msk (0x1UL << USB_EP0R_CTR_TX_Pos) /*!< 0x00000080 */
  5442. #define USB_EP0R_CTR_TX USB_EP0R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  5443. #define USB_EP0R_EP_KIND_Pos (8U)
  5444. #define USB_EP0R_EP_KIND_Msk (0x1UL << USB_EP0R_EP_KIND_Pos) /*!< 0x00000100 */
  5445. #define USB_EP0R_EP_KIND USB_EP0R_EP_KIND_Msk /*!< Endpoint Kind */
  5446. #define USB_EP0R_EP_TYPE_Pos (9U)
  5447. #define USB_EP0R_EP_TYPE_Msk (0x3UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000600 */
  5448. #define USB_EP0R_EP_TYPE USB_EP0R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  5449. #define USB_EP0R_EP_TYPE_0 (0x1UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000200 */
  5450. #define USB_EP0R_EP_TYPE_1 (0x2UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000400 */
  5451. #define USB_EP0R_SETUP_Pos (11U)
  5452. #define USB_EP0R_SETUP_Msk (0x1UL << USB_EP0R_SETUP_Pos) /*!< 0x00000800 */
  5453. #define USB_EP0R_SETUP USB_EP0R_SETUP_Msk /*!< Setup transaction completed */
  5454. #define USB_EP0R_STAT_RX_Pos (12U)
  5455. #define USB_EP0R_STAT_RX_Msk (0x3UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00003000 */
  5456. #define USB_EP0R_STAT_RX USB_EP0R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5457. #define USB_EP0R_STAT_RX_0 (0x1UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00001000 */
  5458. #define USB_EP0R_STAT_RX_1 (0x2UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00002000 */
  5459. #define USB_EP0R_DTOG_RX_Pos (14U)
  5460. #define USB_EP0R_DTOG_RX_Msk (0x1UL << USB_EP0R_DTOG_RX_Pos) /*!< 0x00004000 */
  5461. #define USB_EP0R_DTOG_RX USB_EP0R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  5462. #define USB_EP0R_CTR_RX_Pos (15U)
  5463. #define USB_EP0R_CTR_RX_Msk (0x1UL << USB_EP0R_CTR_RX_Pos) /*!< 0x00008000 */
  5464. #define USB_EP0R_CTR_RX USB_EP0R_CTR_RX_Msk /*!< Correct Transfer for reception */
  5465. /******************* Bit definition for USB_EP1R register *******************/
  5466. #define USB_EP1R_EA_Pos (0U)
  5467. #define USB_EP1R_EA_Msk (0xFUL << USB_EP1R_EA_Pos) /*!< 0x0000000F */
  5468. #define USB_EP1R_EA USB_EP1R_EA_Msk /*!< Endpoint Address */
  5469. #define USB_EP1R_STAT_TX_Pos (4U)
  5470. #define USB_EP1R_STAT_TX_Msk (0x3UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000030 */
  5471. #define USB_EP1R_STAT_TX USB_EP1R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5472. #define USB_EP1R_STAT_TX_0 (0x1UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000010 */
  5473. #define USB_EP1R_STAT_TX_1 (0x2UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000020 */
  5474. #define USB_EP1R_DTOG_TX_Pos (6U)
  5475. #define USB_EP1R_DTOG_TX_Msk (0x1UL << USB_EP1R_DTOG_TX_Pos) /*!< 0x00000040 */
  5476. #define USB_EP1R_DTOG_TX USB_EP1R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  5477. #define USB_EP1R_CTR_TX_Pos (7U)
  5478. #define USB_EP1R_CTR_TX_Msk (0x1UL << USB_EP1R_CTR_TX_Pos) /*!< 0x00000080 */
  5479. #define USB_EP1R_CTR_TX USB_EP1R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  5480. #define USB_EP1R_EP_KIND_Pos (8U)
  5481. #define USB_EP1R_EP_KIND_Msk (0x1UL << USB_EP1R_EP_KIND_Pos) /*!< 0x00000100 */
  5482. #define USB_EP1R_EP_KIND USB_EP1R_EP_KIND_Msk /*!< Endpoint Kind */
  5483. #define USB_EP1R_EP_TYPE_Pos (9U)
  5484. #define USB_EP1R_EP_TYPE_Msk (0x3UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000600 */
  5485. #define USB_EP1R_EP_TYPE USB_EP1R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  5486. #define USB_EP1R_EP_TYPE_0 (0x1UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000200 */
  5487. #define USB_EP1R_EP_TYPE_1 (0x2UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000400 */
  5488. #define USB_EP1R_SETUP_Pos (11U)
  5489. #define USB_EP1R_SETUP_Msk (0x1UL << USB_EP1R_SETUP_Pos) /*!< 0x00000800 */
  5490. #define USB_EP1R_SETUP USB_EP1R_SETUP_Msk /*!< Setup transaction completed */
  5491. #define USB_EP1R_STAT_RX_Pos (12U)
  5492. #define USB_EP1R_STAT_RX_Msk (0x3UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00003000 */
  5493. #define USB_EP1R_STAT_RX USB_EP1R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5494. #define USB_EP1R_STAT_RX_0 (0x1UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00001000 */
  5495. #define USB_EP1R_STAT_RX_1 (0x2UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00002000 */
  5496. #define USB_EP1R_DTOG_RX_Pos (14U)
  5497. #define USB_EP1R_DTOG_RX_Msk (0x1UL << USB_EP1R_DTOG_RX_Pos) /*!< 0x00004000 */
  5498. #define USB_EP1R_DTOG_RX USB_EP1R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  5499. #define USB_EP1R_CTR_RX_Pos (15U)
  5500. #define USB_EP1R_CTR_RX_Msk (0x1UL << USB_EP1R_CTR_RX_Pos) /*!< 0x00008000 */
  5501. #define USB_EP1R_CTR_RX USB_EP1R_CTR_RX_Msk /*!< Correct Transfer for reception */
  5502. /******************* Bit definition for USB_EP2R register *******************/
  5503. #define USB_EP2R_EA_Pos (0U)
  5504. #define USB_EP2R_EA_Msk (0xFUL << USB_EP2R_EA_Pos) /*!< 0x0000000F */
  5505. #define USB_EP2R_EA USB_EP2R_EA_Msk /*!< Endpoint Address */
  5506. #define USB_EP2R_STAT_TX_Pos (4U)
  5507. #define USB_EP2R_STAT_TX_Msk (0x3UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000030 */
  5508. #define USB_EP2R_STAT_TX USB_EP2R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5509. #define USB_EP2R_STAT_TX_0 (0x1UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000010 */
  5510. #define USB_EP2R_STAT_TX_1 (0x2UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000020 */
  5511. #define USB_EP2R_DTOG_TX_Pos (6U)
  5512. #define USB_EP2R_DTOG_TX_Msk (0x1UL << USB_EP2R_DTOG_TX_Pos) /*!< 0x00000040 */
  5513. #define USB_EP2R_DTOG_TX USB_EP2R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  5514. #define USB_EP2R_CTR_TX_Pos (7U)
  5515. #define USB_EP2R_CTR_TX_Msk (0x1UL << USB_EP2R_CTR_TX_Pos) /*!< 0x00000080 */
  5516. #define USB_EP2R_CTR_TX USB_EP2R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  5517. #define USB_EP2R_EP_KIND_Pos (8U)
  5518. #define USB_EP2R_EP_KIND_Msk (0x1UL << USB_EP2R_EP_KIND_Pos) /*!< 0x00000100 */
  5519. #define USB_EP2R_EP_KIND USB_EP2R_EP_KIND_Msk /*!< Endpoint Kind */
  5520. #define USB_EP2R_EP_TYPE_Pos (9U)
  5521. #define USB_EP2R_EP_TYPE_Msk (0x3UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000600 */
  5522. #define USB_EP2R_EP_TYPE USB_EP2R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  5523. #define USB_EP2R_EP_TYPE_0 (0x1UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000200 */
  5524. #define USB_EP2R_EP_TYPE_1 (0x2UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000400 */
  5525. #define USB_EP2R_SETUP_Pos (11U)
  5526. #define USB_EP2R_SETUP_Msk (0x1UL << USB_EP2R_SETUP_Pos) /*!< 0x00000800 */
  5527. #define USB_EP2R_SETUP USB_EP2R_SETUP_Msk /*!< Setup transaction completed */
  5528. #define USB_EP2R_STAT_RX_Pos (12U)
  5529. #define USB_EP2R_STAT_RX_Msk (0x3UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00003000 */
  5530. #define USB_EP2R_STAT_RX USB_EP2R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5531. #define USB_EP2R_STAT_RX_0 (0x1UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00001000 */
  5532. #define USB_EP2R_STAT_RX_1 (0x2UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00002000 */
  5533. #define USB_EP2R_DTOG_RX_Pos (14U)
  5534. #define USB_EP2R_DTOG_RX_Msk (0x1UL << USB_EP2R_DTOG_RX_Pos) /*!< 0x00004000 */
  5535. #define USB_EP2R_DTOG_RX USB_EP2R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  5536. #define USB_EP2R_CTR_RX_Pos (15U)
  5537. #define USB_EP2R_CTR_RX_Msk (0x1UL << USB_EP2R_CTR_RX_Pos) /*!< 0x00008000 */
  5538. #define USB_EP2R_CTR_RX USB_EP2R_CTR_RX_Msk /*!< Correct Transfer for reception */
  5539. /******************* Bit definition for USB_EP3R register *******************/
  5540. #define USB_EP3R_EA_Pos (0U)
  5541. #define USB_EP3R_EA_Msk (0xFUL << USB_EP3R_EA_Pos) /*!< 0x0000000F */
  5542. #define USB_EP3R_EA USB_EP3R_EA_Msk /*!< Endpoint Address */
  5543. #define USB_EP3R_STAT_TX_Pos (4U)
  5544. #define USB_EP3R_STAT_TX_Msk (0x3UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000030 */
  5545. #define USB_EP3R_STAT_TX USB_EP3R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5546. #define USB_EP3R_STAT_TX_0 (0x1UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000010 */
  5547. #define USB_EP3R_STAT_TX_1 (0x2UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000020 */
  5548. #define USB_EP3R_DTOG_TX_Pos (6U)
  5549. #define USB_EP3R_DTOG_TX_Msk (0x1UL << USB_EP3R_DTOG_TX_Pos) /*!< 0x00000040 */
  5550. #define USB_EP3R_DTOG_TX USB_EP3R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  5551. #define USB_EP3R_CTR_TX_Pos (7U)
  5552. #define USB_EP3R_CTR_TX_Msk (0x1UL << USB_EP3R_CTR_TX_Pos) /*!< 0x00000080 */
  5553. #define USB_EP3R_CTR_TX USB_EP3R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  5554. #define USB_EP3R_EP_KIND_Pos (8U)
  5555. #define USB_EP3R_EP_KIND_Msk (0x1UL << USB_EP3R_EP_KIND_Pos) /*!< 0x00000100 */
  5556. #define USB_EP3R_EP_KIND USB_EP3R_EP_KIND_Msk /*!< Endpoint Kind */
  5557. #define USB_EP3R_EP_TYPE_Pos (9U)
  5558. #define USB_EP3R_EP_TYPE_Msk (0x3UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000600 */
  5559. #define USB_EP3R_EP_TYPE USB_EP3R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  5560. #define USB_EP3R_EP_TYPE_0 (0x1UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000200 */
  5561. #define USB_EP3R_EP_TYPE_1 (0x2UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000400 */
  5562. #define USB_EP3R_SETUP_Pos (11U)
  5563. #define USB_EP3R_SETUP_Msk (0x1UL << USB_EP3R_SETUP_Pos) /*!< 0x00000800 */
  5564. #define USB_EP3R_SETUP USB_EP3R_SETUP_Msk /*!< Setup transaction completed */
  5565. #define USB_EP3R_STAT_RX_Pos (12U)
  5566. #define USB_EP3R_STAT_RX_Msk (0x3UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00003000 */
  5567. #define USB_EP3R_STAT_RX USB_EP3R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5568. #define USB_EP3R_STAT_RX_0 (0x1UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00001000 */
  5569. #define USB_EP3R_STAT_RX_1 (0x2UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00002000 */
  5570. #define USB_EP3R_DTOG_RX_Pos (14U)
  5571. #define USB_EP3R_DTOG_RX_Msk (0x1UL << USB_EP3R_DTOG_RX_Pos) /*!< 0x00004000 */
  5572. #define USB_EP3R_DTOG_RX USB_EP3R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  5573. #define USB_EP3R_CTR_RX_Pos (15U)
  5574. #define USB_EP3R_CTR_RX_Msk (0x1UL << USB_EP3R_CTR_RX_Pos) /*!< 0x00008000 */
  5575. #define USB_EP3R_CTR_RX USB_EP3R_CTR_RX_Msk /*!< Correct Transfer for reception */
  5576. /******************* Bit definition for USB_EP4R register *******************/
  5577. #define USB_EP4R_EA_Pos (0U)
  5578. #define USB_EP4R_EA_Msk (0xFUL << USB_EP4R_EA_Pos) /*!< 0x0000000F */
  5579. #define USB_EP4R_EA USB_EP4R_EA_Msk /*!< Endpoint Address */
  5580. #define USB_EP4R_STAT_TX_Pos (4U)
  5581. #define USB_EP4R_STAT_TX_Msk (0x3UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000030 */
  5582. #define USB_EP4R_STAT_TX USB_EP4R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5583. #define USB_EP4R_STAT_TX_0 (0x1UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000010 */
  5584. #define USB_EP4R_STAT_TX_1 (0x2UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000020 */
  5585. #define USB_EP4R_DTOG_TX_Pos (6U)
  5586. #define USB_EP4R_DTOG_TX_Msk (0x1UL << USB_EP4R_DTOG_TX_Pos) /*!< 0x00000040 */
  5587. #define USB_EP4R_DTOG_TX USB_EP4R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  5588. #define USB_EP4R_CTR_TX_Pos (7U)
  5589. #define USB_EP4R_CTR_TX_Msk (0x1UL << USB_EP4R_CTR_TX_Pos) /*!< 0x00000080 */
  5590. #define USB_EP4R_CTR_TX USB_EP4R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  5591. #define USB_EP4R_EP_KIND_Pos (8U)
  5592. #define USB_EP4R_EP_KIND_Msk (0x1UL << USB_EP4R_EP_KIND_Pos) /*!< 0x00000100 */
  5593. #define USB_EP4R_EP_KIND USB_EP4R_EP_KIND_Msk /*!< Endpoint Kind */
  5594. #define USB_EP4R_EP_TYPE_Pos (9U)
  5595. #define USB_EP4R_EP_TYPE_Msk (0x3UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000600 */
  5596. #define USB_EP4R_EP_TYPE USB_EP4R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  5597. #define USB_EP4R_EP_TYPE_0 (0x1UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000200 */
  5598. #define USB_EP4R_EP_TYPE_1 (0x2UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000400 */
  5599. #define USB_EP4R_SETUP_Pos (11U)
  5600. #define USB_EP4R_SETUP_Msk (0x1UL << USB_EP4R_SETUP_Pos) /*!< 0x00000800 */
  5601. #define USB_EP4R_SETUP USB_EP4R_SETUP_Msk /*!< Setup transaction completed */
  5602. #define USB_EP4R_STAT_RX_Pos (12U)
  5603. #define USB_EP4R_STAT_RX_Msk (0x3UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00003000 */
  5604. #define USB_EP4R_STAT_RX USB_EP4R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5605. #define USB_EP4R_STAT_RX_0 (0x1UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00001000 */
  5606. #define USB_EP4R_STAT_RX_1 (0x2UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00002000 */
  5607. #define USB_EP4R_DTOG_RX_Pos (14U)
  5608. #define USB_EP4R_DTOG_RX_Msk (0x1UL << USB_EP4R_DTOG_RX_Pos) /*!< 0x00004000 */
  5609. #define USB_EP4R_DTOG_RX USB_EP4R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  5610. #define USB_EP4R_CTR_RX_Pos (15U)
  5611. #define USB_EP4R_CTR_RX_Msk (0x1UL << USB_EP4R_CTR_RX_Pos) /*!< 0x00008000 */
  5612. #define USB_EP4R_CTR_RX USB_EP4R_CTR_RX_Msk /*!< Correct Transfer for reception */
  5613. /******************* Bit definition for USB_EP5R register *******************/
  5614. #define USB_EP5R_EA_Pos (0U)
  5615. #define USB_EP5R_EA_Msk (0xFUL << USB_EP5R_EA_Pos) /*!< 0x0000000F */
  5616. #define USB_EP5R_EA USB_EP5R_EA_Msk /*!< Endpoint Address */
  5617. #define USB_EP5R_STAT_TX_Pos (4U)
  5618. #define USB_EP5R_STAT_TX_Msk (0x3UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000030 */
  5619. #define USB_EP5R_STAT_TX USB_EP5R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5620. #define USB_EP5R_STAT_TX_0 (0x1UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000010 */
  5621. #define USB_EP5R_STAT_TX_1 (0x2UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000020 */
  5622. #define USB_EP5R_DTOG_TX_Pos (6U)
  5623. #define USB_EP5R_DTOG_TX_Msk (0x1UL << USB_EP5R_DTOG_TX_Pos) /*!< 0x00000040 */
  5624. #define USB_EP5R_DTOG_TX USB_EP5R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  5625. #define USB_EP5R_CTR_TX_Pos (7U)
  5626. #define USB_EP5R_CTR_TX_Msk (0x1UL << USB_EP5R_CTR_TX_Pos) /*!< 0x00000080 */
  5627. #define USB_EP5R_CTR_TX USB_EP5R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  5628. #define USB_EP5R_EP_KIND_Pos (8U)
  5629. #define USB_EP5R_EP_KIND_Msk (0x1UL << USB_EP5R_EP_KIND_Pos) /*!< 0x00000100 */
  5630. #define USB_EP5R_EP_KIND USB_EP5R_EP_KIND_Msk /*!< Endpoint Kind */
  5631. #define USB_EP5R_EP_TYPE_Pos (9U)
  5632. #define USB_EP5R_EP_TYPE_Msk (0x3UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000600 */
  5633. #define USB_EP5R_EP_TYPE USB_EP5R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  5634. #define USB_EP5R_EP_TYPE_0 (0x1UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000200 */
  5635. #define USB_EP5R_EP_TYPE_1 (0x2UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000400 */
  5636. #define USB_EP5R_SETUP_Pos (11U)
  5637. #define USB_EP5R_SETUP_Msk (0x1UL << USB_EP5R_SETUP_Pos) /*!< 0x00000800 */
  5638. #define USB_EP5R_SETUP USB_EP5R_SETUP_Msk /*!< Setup transaction completed */
  5639. #define USB_EP5R_STAT_RX_Pos (12U)
  5640. #define USB_EP5R_STAT_RX_Msk (0x3UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00003000 */
  5641. #define USB_EP5R_STAT_RX USB_EP5R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5642. #define USB_EP5R_STAT_RX_0 (0x1UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00001000 */
  5643. #define USB_EP5R_STAT_RX_1 (0x2UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00002000 */
  5644. #define USB_EP5R_DTOG_RX_Pos (14U)
  5645. #define USB_EP5R_DTOG_RX_Msk (0x1UL << USB_EP5R_DTOG_RX_Pos) /*!< 0x00004000 */
  5646. #define USB_EP5R_DTOG_RX USB_EP5R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  5647. #define USB_EP5R_CTR_RX_Pos (15U)
  5648. #define USB_EP5R_CTR_RX_Msk (0x1UL << USB_EP5R_CTR_RX_Pos) /*!< 0x00008000 */
  5649. #define USB_EP5R_CTR_RX USB_EP5R_CTR_RX_Msk /*!< Correct Transfer for reception */
  5650. /******************* Bit definition for USB_EP6R register *******************/
  5651. #define USB_EP6R_EA_Pos (0U)
  5652. #define USB_EP6R_EA_Msk (0xFUL << USB_EP6R_EA_Pos) /*!< 0x0000000F */
  5653. #define USB_EP6R_EA USB_EP6R_EA_Msk /*!< Endpoint Address */
  5654. #define USB_EP6R_STAT_TX_Pos (4U)
  5655. #define USB_EP6R_STAT_TX_Msk (0x3UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000030 */
  5656. #define USB_EP6R_STAT_TX USB_EP6R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5657. #define USB_EP6R_STAT_TX_0 (0x1UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000010 */
  5658. #define USB_EP6R_STAT_TX_1 (0x2UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000020 */
  5659. #define USB_EP6R_DTOG_TX_Pos (6U)
  5660. #define USB_EP6R_DTOG_TX_Msk (0x1UL << USB_EP6R_DTOG_TX_Pos) /*!< 0x00000040 */
  5661. #define USB_EP6R_DTOG_TX USB_EP6R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  5662. #define USB_EP6R_CTR_TX_Pos (7U)
  5663. #define USB_EP6R_CTR_TX_Msk (0x1UL << USB_EP6R_CTR_TX_Pos) /*!< 0x00000080 */
  5664. #define USB_EP6R_CTR_TX USB_EP6R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  5665. #define USB_EP6R_EP_KIND_Pos (8U)
  5666. #define USB_EP6R_EP_KIND_Msk (0x1UL << USB_EP6R_EP_KIND_Pos) /*!< 0x00000100 */
  5667. #define USB_EP6R_EP_KIND USB_EP6R_EP_KIND_Msk /*!< Endpoint Kind */
  5668. #define USB_EP6R_EP_TYPE_Pos (9U)
  5669. #define USB_EP6R_EP_TYPE_Msk (0x3UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000600 */
  5670. #define USB_EP6R_EP_TYPE USB_EP6R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  5671. #define USB_EP6R_EP_TYPE_0 (0x1UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000200 */
  5672. #define USB_EP6R_EP_TYPE_1 (0x2UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000400 */
  5673. #define USB_EP6R_SETUP_Pos (11U)
  5674. #define USB_EP6R_SETUP_Msk (0x1UL << USB_EP6R_SETUP_Pos) /*!< 0x00000800 */
  5675. #define USB_EP6R_SETUP USB_EP6R_SETUP_Msk /*!< Setup transaction completed */
  5676. #define USB_EP6R_STAT_RX_Pos (12U)
  5677. #define USB_EP6R_STAT_RX_Msk (0x3UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00003000 */
  5678. #define USB_EP6R_STAT_RX USB_EP6R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5679. #define USB_EP6R_STAT_RX_0 (0x1UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00001000 */
  5680. #define USB_EP6R_STAT_RX_1 (0x2UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00002000 */
  5681. #define USB_EP6R_DTOG_RX_Pos (14U)
  5682. #define USB_EP6R_DTOG_RX_Msk (0x1UL << USB_EP6R_DTOG_RX_Pos) /*!< 0x00004000 */
  5683. #define USB_EP6R_DTOG_RX USB_EP6R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  5684. #define USB_EP6R_CTR_RX_Pos (15U)
  5685. #define USB_EP6R_CTR_RX_Msk (0x1UL << USB_EP6R_CTR_RX_Pos) /*!< 0x00008000 */
  5686. #define USB_EP6R_CTR_RX USB_EP6R_CTR_RX_Msk /*!< Correct Transfer for reception */
  5687. /******************* Bit definition for USB_EP7R register *******************/
  5688. #define USB_EP7R_EA_Pos (0U)
  5689. #define USB_EP7R_EA_Msk (0xFUL << USB_EP7R_EA_Pos) /*!< 0x0000000F */
  5690. #define USB_EP7R_EA USB_EP7R_EA_Msk /*!< Endpoint Address */
  5691. #define USB_EP7R_STAT_TX_Pos (4U)
  5692. #define USB_EP7R_STAT_TX_Msk (0x3UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000030 */
  5693. #define USB_EP7R_STAT_TX USB_EP7R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5694. #define USB_EP7R_STAT_TX_0 (0x1UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000010 */
  5695. #define USB_EP7R_STAT_TX_1 (0x2UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000020 */
  5696. #define USB_EP7R_DTOG_TX_Pos (6U)
  5697. #define USB_EP7R_DTOG_TX_Msk (0x1UL << USB_EP7R_DTOG_TX_Pos) /*!< 0x00000040 */
  5698. #define USB_EP7R_DTOG_TX USB_EP7R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  5699. #define USB_EP7R_CTR_TX_Pos (7U)
  5700. #define USB_EP7R_CTR_TX_Msk (0x1UL << USB_EP7R_CTR_TX_Pos) /*!< 0x00000080 */
  5701. #define USB_EP7R_CTR_TX USB_EP7R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  5702. #define USB_EP7R_EP_KIND_Pos (8U)
  5703. #define USB_EP7R_EP_KIND_Msk (0x1UL << USB_EP7R_EP_KIND_Pos) /*!< 0x00000100 */
  5704. #define USB_EP7R_EP_KIND USB_EP7R_EP_KIND_Msk /*!< Endpoint Kind */
  5705. #define USB_EP7R_EP_TYPE_Pos (9U)
  5706. #define USB_EP7R_EP_TYPE_Msk (0x3UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000600 */
  5707. #define USB_EP7R_EP_TYPE USB_EP7R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  5708. #define USB_EP7R_EP_TYPE_0 (0x1UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000200 */
  5709. #define USB_EP7R_EP_TYPE_1 (0x2UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000400 */
  5710. #define USB_EP7R_SETUP_Pos (11U)
  5711. #define USB_EP7R_SETUP_Msk (0x1UL << USB_EP7R_SETUP_Pos) /*!< 0x00000800 */
  5712. #define USB_EP7R_SETUP USB_EP7R_SETUP_Msk /*!< Setup transaction completed */
  5713. #define USB_EP7R_STAT_RX_Pos (12U)
  5714. #define USB_EP7R_STAT_RX_Msk (0x3UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00003000 */
  5715. #define USB_EP7R_STAT_RX USB_EP7R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5716. #define USB_EP7R_STAT_RX_0 (0x1UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00001000 */
  5717. #define USB_EP7R_STAT_RX_1 (0x2UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00002000 */
  5718. #define USB_EP7R_DTOG_RX_Pos (14U)
  5719. #define USB_EP7R_DTOG_RX_Msk (0x1UL << USB_EP7R_DTOG_RX_Pos) /*!< 0x00004000 */
  5720. #define USB_EP7R_DTOG_RX USB_EP7R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  5721. #define USB_EP7R_CTR_RX_Pos (15U)
  5722. #define USB_EP7R_CTR_RX_Msk (0x1UL << USB_EP7R_CTR_RX_Pos) /*!< 0x00008000 */
  5723. #define USB_EP7R_CTR_RX USB_EP7R_CTR_RX_Msk /*!< Correct Transfer for reception */
  5724. /*!< Common registers */
  5725. /******************* Bit definition for USB_CNTR register *******************/
  5726. #define USB_CNTR_FRES_Pos (0U)
  5727. #define USB_CNTR_FRES_Msk (0x1UL << USB_CNTR_FRES_Pos) /*!< 0x00000001 */
  5728. #define USB_CNTR_FRES USB_CNTR_FRES_Msk /*!< Force USB Reset */
  5729. #define USB_CNTR_PDWN_Pos (1U)
  5730. #define USB_CNTR_PDWN_Msk (0x1UL << USB_CNTR_PDWN_Pos) /*!< 0x00000002 */
  5731. #define USB_CNTR_PDWN USB_CNTR_PDWN_Msk /*!< Power down */
  5732. #define USB_CNTR_LP_MODE_Pos (2U)
  5733. #define USB_CNTR_LP_MODE_Msk (0x1UL << USB_CNTR_LP_MODE_Pos) /*!< 0x00000004 */
  5734. #define USB_CNTR_LP_MODE USB_CNTR_LP_MODE_Msk /*!< Low-power mode */
  5735. #define USB_CNTR_FSUSP_Pos (3U)
  5736. #define USB_CNTR_FSUSP_Msk (0x1UL << USB_CNTR_FSUSP_Pos) /*!< 0x00000008 */
  5737. #define USB_CNTR_FSUSP USB_CNTR_FSUSP_Msk /*!< Force suspend */
  5738. #define USB_CNTR_RESUME_Pos (4U)
  5739. #define USB_CNTR_RESUME_Msk (0x1UL << USB_CNTR_RESUME_Pos) /*!< 0x00000010 */
  5740. #define USB_CNTR_RESUME USB_CNTR_RESUME_Msk /*!< Resume request */
  5741. #define USB_CNTR_ESOFM_Pos (8U)
  5742. #define USB_CNTR_ESOFM_Msk (0x1UL << USB_CNTR_ESOFM_Pos) /*!< 0x00000100 */
  5743. #define USB_CNTR_ESOFM USB_CNTR_ESOFM_Msk /*!< Expected Start Of Frame Interrupt Mask */
  5744. #define USB_CNTR_SOFM_Pos (9U)
  5745. #define USB_CNTR_SOFM_Msk (0x1UL << USB_CNTR_SOFM_Pos) /*!< 0x00000200 */
  5746. #define USB_CNTR_SOFM USB_CNTR_SOFM_Msk /*!< Start Of Frame Interrupt Mask */
  5747. #define USB_CNTR_RESETM_Pos (10U)
  5748. #define USB_CNTR_RESETM_Msk (0x1UL << USB_CNTR_RESETM_Pos) /*!< 0x00000400 */
  5749. #define USB_CNTR_RESETM USB_CNTR_RESETM_Msk /*!< RESET Interrupt Mask */
  5750. #define USB_CNTR_SUSPM_Pos (11U)
  5751. #define USB_CNTR_SUSPM_Msk (0x1UL << USB_CNTR_SUSPM_Pos) /*!< 0x00000800 */
  5752. #define USB_CNTR_SUSPM USB_CNTR_SUSPM_Msk /*!< Suspend mode Interrupt Mask */
  5753. #define USB_CNTR_WKUPM_Pos (12U)
  5754. #define USB_CNTR_WKUPM_Msk (0x1UL << USB_CNTR_WKUPM_Pos) /*!< 0x00001000 */
  5755. #define USB_CNTR_WKUPM USB_CNTR_WKUPM_Msk /*!< Wakeup Interrupt Mask */
  5756. #define USB_CNTR_ERRM_Pos (13U)
  5757. #define USB_CNTR_ERRM_Msk (0x1UL << USB_CNTR_ERRM_Pos) /*!< 0x00002000 */
  5758. #define USB_CNTR_ERRM USB_CNTR_ERRM_Msk /*!< Error Interrupt Mask */
  5759. #define USB_CNTR_PMAOVRM_Pos (14U)
  5760. #define USB_CNTR_PMAOVRM_Msk (0x1UL << USB_CNTR_PMAOVRM_Pos) /*!< 0x00004000 */
  5761. #define USB_CNTR_PMAOVRM USB_CNTR_PMAOVRM_Msk /*!< Packet Memory Area Over / Underrun Interrupt Mask */
  5762. #define USB_CNTR_CTRM_Pos (15U)
  5763. #define USB_CNTR_CTRM_Msk (0x1UL << USB_CNTR_CTRM_Pos) /*!< 0x00008000 */
  5764. #define USB_CNTR_CTRM USB_CNTR_CTRM_Msk /*!< Correct Transfer Interrupt Mask */
  5765. /******************* Bit definition for USB_ISTR register *******************/
  5766. #define USB_ISTR_EP_ID_Pos (0U)
  5767. #define USB_ISTR_EP_ID_Msk (0xFUL << USB_ISTR_EP_ID_Pos) /*!< 0x0000000F */
  5768. #define USB_ISTR_EP_ID USB_ISTR_EP_ID_Msk /*!< Endpoint Identifier */
  5769. #define USB_ISTR_DIR_Pos (4U)
  5770. #define USB_ISTR_DIR_Msk (0x1UL << USB_ISTR_DIR_Pos) /*!< 0x00000010 */
  5771. #define USB_ISTR_DIR USB_ISTR_DIR_Msk /*!< Direction of transaction */
  5772. #define USB_ISTR_ESOF_Pos (8U)
  5773. #define USB_ISTR_ESOF_Msk (0x1UL << USB_ISTR_ESOF_Pos) /*!< 0x00000100 */
  5774. #define USB_ISTR_ESOF USB_ISTR_ESOF_Msk /*!< Expected Start Of Frame */
  5775. #define USB_ISTR_SOF_Pos (9U)
  5776. #define USB_ISTR_SOF_Msk (0x1UL << USB_ISTR_SOF_Pos) /*!< 0x00000200 */
  5777. #define USB_ISTR_SOF USB_ISTR_SOF_Msk /*!< Start Of Frame */
  5778. #define USB_ISTR_RESET_Pos (10U)
  5779. #define USB_ISTR_RESET_Msk (0x1UL << USB_ISTR_RESET_Pos) /*!< 0x00000400 */
  5780. #define USB_ISTR_RESET USB_ISTR_RESET_Msk /*!< USB RESET request */
  5781. #define USB_ISTR_SUSP_Pos (11U)
  5782. #define USB_ISTR_SUSP_Msk (0x1UL << USB_ISTR_SUSP_Pos) /*!< 0x00000800 */
  5783. #define USB_ISTR_SUSP USB_ISTR_SUSP_Msk /*!< Suspend mode request */
  5784. #define USB_ISTR_WKUP_Pos (12U)
  5785. #define USB_ISTR_WKUP_Msk (0x1UL << USB_ISTR_WKUP_Pos) /*!< 0x00001000 */
  5786. #define USB_ISTR_WKUP USB_ISTR_WKUP_Msk /*!< Wake up */
  5787. #define USB_ISTR_ERR_Pos (13U)
  5788. #define USB_ISTR_ERR_Msk (0x1UL << USB_ISTR_ERR_Pos) /*!< 0x00002000 */
  5789. #define USB_ISTR_ERR USB_ISTR_ERR_Msk /*!< Error */
  5790. #define USB_ISTR_PMAOVR_Pos (14U)
  5791. #define USB_ISTR_PMAOVR_Msk (0x1UL << USB_ISTR_PMAOVR_Pos) /*!< 0x00004000 */
  5792. #define USB_ISTR_PMAOVR USB_ISTR_PMAOVR_Msk /*!< Packet Memory Area Over / Underrun */
  5793. #define USB_ISTR_CTR_Pos (15U)
  5794. #define USB_ISTR_CTR_Msk (0x1UL << USB_ISTR_CTR_Pos) /*!< 0x00008000 */
  5795. #define USB_ISTR_CTR USB_ISTR_CTR_Msk /*!< Correct Transfer */
  5796. /******************* Bit definition for USB_FNR register ********************/
  5797. #define USB_FNR_FN_Pos (0U)
  5798. #define USB_FNR_FN_Msk (0x7FFUL << USB_FNR_FN_Pos) /*!< 0x000007FF */
  5799. #define USB_FNR_FN USB_FNR_FN_Msk /*!< Frame Number */
  5800. #define USB_FNR_LSOF_Pos (11U)
  5801. #define USB_FNR_LSOF_Msk (0x3UL << USB_FNR_LSOF_Pos) /*!< 0x00001800 */
  5802. #define USB_FNR_LSOF USB_FNR_LSOF_Msk /*!< Lost SOF */
  5803. #define USB_FNR_LCK_Pos (13U)
  5804. #define USB_FNR_LCK_Msk (0x1UL << USB_FNR_LCK_Pos) /*!< 0x00002000 */
  5805. #define USB_FNR_LCK USB_FNR_LCK_Msk /*!< Locked */
  5806. #define USB_FNR_RXDM_Pos (14U)
  5807. #define USB_FNR_RXDM_Msk (0x1UL << USB_FNR_RXDM_Pos) /*!< 0x00004000 */
  5808. #define USB_FNR_RXDM USB_FNR_RXDM_Msk /*!< Receive Data - Line Status */
  5809. #define USB_FNR_RXDP_Pos (15U)
  5810. #define USB_FNR_RXDP_Msk (0x1UL << USB_FNR_RXDP_Pos) /*!< 0x00008000 */
  5811. #define USB_FNR_RXDP USB_FNR_RXDP_Msk /*!< Receive Data + Line Status */
  5812. /****************** Bit definition for USB_DADDR register *******************/
  5813. #define USB_DADDR_ADD_Pos (0U)
  5814. #define USB_DADDR_ADD_Msk (0x7FUL << USB_DADDR_ADD_Pos) /*!< 0x0000007F */
  5815. #define USB_DADDR_ADD USB_DADDR_ADD_Msk /*!< ADD[6:0] bits (Device Address) */
  5816. #define USB_DADDR_ADD0_Pos (0U)
  5817. #define USB_DADDR_ADD0_Msk (0x1UL << USB_DADDR_ADD0_Pos) /*!< 0x00000001 */
  5818. #define USB_DADDR_ADD0 USB_DADDR_ADD0_Msk /*!< Bit 0 */
  5819. #define USB_DADDR_ADD1_Pos (1U)
  5820. #define USB_DADDR_ADD1_Msk (0x1UL << USB_DADDR_ADD1_Pos) /*!< 0x00000002 */
  5821. #define USB_DADDR_ADD1 USB_DADDR_ADD1_Msk /*!< Bit 1 */
  5822. #define USB_DADDR_ADD2_Pos (2U)
  5823. #define USB_DADDR_ADD2_Msk (0x1UL << USB_DADDR_ADD2_Pos) /*!< 0x00000004 */
  5824. #define USB_DADDR_ADD2 USB_DADDR_ADD2_Msk /*!< Bit 2 */
  5825. #define USB_DADDR_ADD3_Pos (3U)
  5826. #define USB_DADDR_ADD3_Msk (0x1UL << USB_DADDR_ADD3_Pos) /*!< 0x00000008 */
  5827. #define USB_DADDR_ADD3 USB_DADDR_ADD3_Msk /*!< Bit 3 */
  5828. #define USB_DADDR_ADD4_Pos (4U)
  5829. #define USB_DADDR_ADD4_Msk (0x1UL << USB_DADDR_ADD4_Pos) /*!< 0x00000010 */
  5830. #define USB_DADDR_ADD4 USB_DADDR_ADD4_Msk /*!< Bit 4 */
  5831. #define USB_DADDR_ADD5_Pos (5U)
  5832. #define USB_DADDR_ADD5_Msk (0x1UL << USB_DADDR_ADD5_Pos) /*!< 0x00000020 */
  5833. #define USB_DADDR_ADD5 USB_DADDR_ADD5_Msk /*!< Bit 5 */
  5834. #define USB_DADDR_ADD6_Pos (6U)
  5835. #define USB_DADDR_ADD6_Msk (0x1UL << USB_DADDR_ADD6_Pos) /*!< 0x00000040 */
  5836. #define USB_DADDR_ADD6 USB_DADDR_ADD6_Msk /*!< Bit 6 */
  5837. #define USB_DADDR_EF_Pos (7U)
  5838. #define USB_DADDR_EF_Msk (0x1UL << USB_DADDR_EF_Pos) /*!< 0x00000080 */
  5839. #define USB_DADDR_EF USB_DADDR_EF_Msk /*!< Enable Function */
  5840. /****************** Bit definition for USB_BTABLE register ******************/
  5841. #define USB_BTABLE_BTABLE_Pos (3U)
  5842. #define USB_BTABLE_BTABLE_Msk (0x1FFFUL << USB_BTABLE_BTABLE_Pos) /*!< 0x0000FFF8 */
  5843. #define USB_BTABLE_BTABLE USB_BTABLE_BTABLE_Msk /*!< Buffer Table */
  5844. /*!< Buffer descriptor table */
  5845. /***************** Bit definition for USB_ADDR0_TX register *****************/
  5846. #define USB_ADDR0_TX_ADDR0_TX_Pos (1U)
  5847. #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos) /*!< 0x0000FFFE */
  5848. #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */
  5849. /***************** Bit definition for USB_ADDR1_TX register *****************/
  5850. #define USB_ADDR1_TX_ADDR1_TX_Pos (1U)
  5851. #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos) /*!< 0x0000FFFE */
  5852. #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */
  5853. /***************** Bit definition for USB_ADDR2_TX register *****************/
  5854. #define USB_ADDR2_TX_ADDR2_TX_Pos (1U)
  5855. #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos) /*!< 0x0000FFFE */
  5856. #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */
  5857. /***************** Bit definition for USB_ADDR3_TX register *****************/
  5858. #define USB_ADDR3_TX_ADDR3_TX_Pos (1U)
  5859. #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos) /*!< 0x0000FFFE */
  5860. #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */
  5861. /***************** Bit definition for USB_ADDR4_TX register *****************/
  5862. #define USB_ADDR4_TX_ADDR4_TX_Pos (1U)
  5863. #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos) /*!< 0x0000FFFE */
  5864. #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */
  5865. /***************** Bit definition for USB_ADDR5_TX register *****************/
  5866. #define USB_ADDR5_TX_ADDR5_TX_Pos (1U)
  5867. #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos) /*!< 0x0000FFFE */
  5868. #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */
  5869. /***************** Bit definition for USB_ADDR6_TX register *****************/
  5870. #define USB_ADDR6_TX_ADDR6_TX_Pos (1U)
  5871. #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos) /*!< 0x0000FFFE */
  5872. #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */
  5873. /***************** Bit definition for USB_ADDR7_TX register *****************/
  5874. #define USB_ADDR7_TX_ADDR7_TX_Pos (1U)
  5875. #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos) /*!< 0x0000FFFE */
  5876. #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */
  5877. /*----------------------------------------------------------------------------*/
  5878. /***************** Bit definition for USB_COUNT0_TX register ****************/
  5879. #define USB_COUNT0_TX_COUNT0_TX_Pos (0U)
  5880. #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos) /*!< 0x000003FF */
  5881. #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */
  5882. /***************** Bit definition for USB_COUNT1_TX register ****************/
  5883. #define USB_COUNT1_TX_COUNT1_TX_Pos (0U)
  5884. #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos) /*!< 0x000003FF */
  5885. #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */
  5886. /***************** Bit definition for USB_COUNT2_TX register ****************/
  5887. #define USB_COUNT2_TX_COUNT2_TX_Pos (0U)
  5888. #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos) /*!< 0x000003FF */
  5889. #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */
  5890. /***************** Bit definition for USB_COUNT3_TX register ****************/
  5891. #define USB_COUNT3_TX_COUNT3_TX_Pos (0U)
  5892. #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos) /*!< 0x000003FF */
  5893. #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */
  5894. /***************** Bit definition for USB_COUNT4_TX register ****************/
  5895. #define USB_COUNT4_TX_COUNT4_TX_Pos (0U)
  5896. #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos) /*!< 0x000003FF */
  5897. #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */
  5898. /***************** Bit definition for USB_COUNT5_TX register ****************/
  5899. #define USB_COUNT5_TX_COUNT5_TX_Pos (0U)
  5900. #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos) /*!< 0x000003FF */
  5901. #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */
  5902. /***************** Bit definition for USB_COUNT6_TX register ****************/
  5903. #define USB_COUNT6_TX_COUNT6_TX_Pos (0U)
  5904. #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos) /*!< 0x000003FF */
  5905. #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */
  5906. /***************** Bit definition for USB_COUNT7_TX register ****************/
  5907. #define USB_COUNT7_TX_COUNT7_TX_Pos (0U)
  5908. #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos) /*!< 0x000003FF */
  5909. #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */
  5910. /*----------------------------------------------------------------------------*/
  5911. /**************** Bit definition for USB_COUNT0_TX_0 register ***************/
  5912. #define USB_COUNT0_TX_0_COUNT0_TX_0 0x000003FFU /*!< Transmission Byte Count 0 (low) */
  5913. /**************** Bit definition for USB_COUNT0_TX_1 register ***************/
  5914. #define USB_COUNT0_TX_1_COUNT0_TX_1 0x03FF0000U /*!< Transmission Byte Count 0 (high) */
  5915. /**************** Bit definition for USB_COUNT1_TX_0 register ***************/
  5916. #define USB_COUNT1_TX_0_COUNT1_TX_0 0x000003FFU /*!< Transmission Byte Count 1 (low) */
  5917. /**************** Bit definition for USB_COUNT1_TX_1 register ***************/
  5918. #define USB_COUNT1_TX_1_COUNT1_TX_1 0x03FF0000U /*!< Transmission Byte Count 1 (high) */
  5919. /**************** Bit definition for USB_COUNT2_TX_0 register ***************/
  5920. #define USB_COUNT2_TX_0_COUNT2_TX_0 0x000003FFU /*!< Transmission Byte Count 2 (low) */
  5921. /**************** Bit definition for USB_COUNT2_TX_1 register ***************/
  5922. #define USB_COUNT2_TX_1_COUNT2_TX_1 0x03FF0000U /*!< Transmission Byte Count 2 (high) */
  5923. /**************** Bit definition for USB_COUNT3_TX_0 register ***************/
  5924. #define USB_COUNT3_TX_0_COUNT3_TX_0 0x000003FFU /*!< Transmission Byte Count 3 (low) */
  5925. /**************** Bit definition for USB_COUNT3_TX_1 register ***************/
  5926. #define USB_COUNT3_TX_1_COUNT3_TX_1 0x03FF0000U /*!< Transmission Byte Count 3 (high) */
  5927. /**************** Bit definition for USB_COUNT4_TX_0 register ***************/
  5928. #define USB_COUNT4_TX_0_COUNT4_TX_0 0x000003FFU /*!< Transmission Byte Count 4 (low) */
  5929. /**************** Bit definition for USB_COUNT4_TX_1 register ***************/
  5930. #define USB_COUNT4_TX_1_COUNT4_TX_1 0x03FF0000U /*!< Transmission Byte Count 4 (high) */
  5931. /**************** Bit definition for USB_COUNT5_TX_0 register ***************/
  5932. #define USB_COUNT5_TX_0_COUNT5_TX_0 0x000003FFU /*!< Transmission Byte Count 5 (low) */
  5933. /**************** Bit definition for USB_COUNT5_TX_1 register ***************/
  5934. #define USB_COUNT5_TX_1_COUNT5_TX_1 0x03FF0000U /*!< Transmission Byte Count 5 (high) */
  5935. /**************** Bit definition for USB_COUNT6_TX_0 register ***************/
  5936. #define USB_COUNT6_TX_0_COUNT6_TX_0 0x000003FFU /*!< Transmission Byte Count 6 (low) */
  5937. /**************** Bit definition for USB_COUNT6_TX_1 register ***************/
  5938. #define USB_COUNT6_TX_1_COUNT6_TX_1 0x03FF0000U /*!< Transmission Byte Count 6 (high) */
  5939. /**************** Bit definition for USB_COUNT7_TX_0 register ***************/
  5940. #define USB_COUNT7_TX_0_COUNT7_TX_0 0x000003FFU /*!< Transmission Byte Count 7 (low) */
  5941. /**************** Bit definition for USB_COUNT7_TX_1 register ***************/
  5942. #define USB_COUNT7_TX_1_COUNT7_TX_1 0x03FF0000U /*!< Transmission Byte Count 7 (high) */
  5943. /*----------------------------------------------------------------------------*/
  5944. /***************** Bit definition for USB_ADDR0_RX register *****************/
  5945. #define USB_ADDR0_RX_ADDR0_RX_Pos (1U)
  5946. #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos) /*!< 0x0000FFFE */
  5947. #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */
  5948. /***************** Bit definition for USB_ADDR1_RX register *****************/
  5949. #define USB_ADDR1_RX_ADDR1_RX_Pos (1U)
  5950. #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos) /*!< 0x0000FFFE */
  5951. #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */
  5952. /***************** Bit definition for USB_ADDR2_RX register *****************/
  5953. #define USB_ADDR2_RX_ADDR2_RX_Pos (1U)
  5954. #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos) /*!< 0x0000FFFE */
  5955. #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */
  5956. /***************** Bit definition for USB_ADDR3_RX register *****************/
  5957. #define USB_ADDR3_RX_ADDR3_RX_Pos (1U)
  5958. #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos) /*!< 0x0000FFFE */
  5959. #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */
  5960. /***************** Bit definition for USB_ADDR4_RX register *****************/
  5961. #define USB_ADDR4_RX_ADDR4_RX_Pos (1U)
  5962. #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos) /*!< 0x0000FFFE */
  5963. #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */
  5964. /***************** Bit definition for USB_ADDR5_RX register *****************/
  5965. #define USB_ADDR5_RX_ADDR5_RX_Pos (1U)
  5966. #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos) /*!< 0x0000FFFE */
  5967. #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */
  5968. /***************** Bit definition for USB_ADDR6_RX register *****************/
  5969. #define USB_ADDR6_RX_ADDR6_RX_Pos (1U)
  5970. #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos) /*!< 0x0000FFFE */
  5971. #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */
  5972. /***************** Bit definition for USB_ADDR7_RX register *****************/
  5973. #define USB_ADDR7_RX_ADDR7_RX_Pos (1U)
  5974. #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos) /*!< 0x0000FFFE */
  5975. #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */
  5976. /*----------------------------------------------------------------------------*/
  5977. /***************** Bit definition for USB_COUNT0_RX register ****************/
  5978. #define USB_COUNT0_RX_COUNT0_RX_Pos (0U)
  5979. #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos) /*!< 0x000003FF */
  5980. #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */
  5981. #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U)
  5982. #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  5983. #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  5984. #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  5985. #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  5986. #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  5987. #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  5988. #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  5989. #define USB_COUNT0_RX_BLSIZE_Pos (15U)
  5990. #define USB_COUNT0_RX_BLSIZE_Msk (0x1UL << USB_COUNT0_RX_BLSIZE_Pos) /*!< 0x00008000 */
  5991. #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */
  5992. /***************** Bit definition for USB_COUNT1_RX register ****************/
  5993. #define USB_COUNT1_RX_COUNT1_RX_Pos (0U)
  5994. #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos) /*!< 0x000003FF */
  5995. #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */
  5996. #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U)
  5997. #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  5998. #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  5999. #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6000. #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6001. #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6002. #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6003. #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6004. #define USB_COUNT1_RX_BLSIZE_Pos (15U)
  6005. #define USB_COUNT1_RX_BLSIZE_Msk (0x1UL << USB_COUNT1_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6006. #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */
  6007. /***************** Bit definition for USB_COUNT2_RX register ****************/
  6008. #define USB_COUNT2_RX_COUNT2_RX_Pos (0U)
  6009. #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos) /*!< 0x000003FF */
  6010. #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */
  6011. #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U)
  6012. #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6013. #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6014. #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6015. #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6016. #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6017. #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6018. #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6019. #define USB_COUNT2_RX_BLSIZE_Pos (15U)
  6020. #define USB_COUNT2_RX_BLSIZE_Msk (0x1UL << USB_COUNT2_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6021. #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */
  6022. /***************** Bit definition for USB_COUNT3_RX register ****************/
  6023. #define USB_COUNT3_RX_COUNT3_RX_Pos (0U)
  6024. #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos) /*!< 0x000003FF */
  6025. #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */
  6026. #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U)
  6027. #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6028. #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6029. #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6030. #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6031. #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6032. #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6033. #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6034. #define USB_COUNT3_RX_BLSIZE_Pos (15U)
  6035. #define USB_COUNT3_RX_BLSIZE_Msk (0x1UL << USB_COUNT3_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6036. #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */
  6037. /***************** Bit definition for USB_COUNT4_RX register ****************/
  6038. #define USB_COUNT4_RX_COUNT4_RX_Pos (0U)
  6039. #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos) /*!< 0x000003FF */
  6040. #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */
  6041. #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U)
  6042. #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6043. #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6044. #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6045. #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6046. #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6047. #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6048. #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6049. #define USB_COUNT4_RX_BLSIZE_Pos (15U)
  6050. #define USB_COUNT4_RX_BLSIZE_Msk (0x1UL << USB_COUNT4_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6051. #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */
  6052. /***************** Bit definition for USB_COUNT5_RX register ****************/
  6053. #define USB_COUNT5_RX_COUNT5_RX_Pos (0U)
  6054. #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos) /*!< 0x000003FF */
  6055. #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */
  6056. #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U)
  6057. #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6058. #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6059. #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6060. #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6061. #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6062. #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6063. #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6064. #define USB_COUNT5_RX_BLSIZE_Pos (15U)
  6065. #define USB_COUNT5_RX_BLSIZE_Msk (0x1UL << USB_COUNT5_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6066. #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */
  6067. /***************** Bit definition for USB_COUNT6_RX register ****************/
  6068. #define USB_COUNT6_RX_COUNT6_RX_Pos (0U)
  6069. #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos) /*!< 0x000003FF */
  6070. #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */
  6071. #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U)
  6072. #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6073. #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6074. #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6075. #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6076. #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6077. #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6078. #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6079. #define USB_COUNT6_RX_BLSIZE_Pos (15U)
  6080. #define USB_COUNT6_RX_BLSIZE_Msk (0x1UL << USB_COUNT6_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6081. #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */
  6082. /***************** Bit definition for USB_COUNT7_RX register ****************/
  6083. #define USB_COUNT7_RX_COUNT7_RX_Pos (0U)
  6084. #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos) /*!< 0x000003FF */
  6085. #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */
  6086. #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U)
  6087. #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6088. #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6089. #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6090. #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6091. #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6092. #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6093. #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6094. #define USB_COUNT7_RX_BLSIZE_Pos (15U)
  6095. #define USB_COUNT7_RX_BLSIZE_Msk (0x1UL << USB_COUNT7_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6096. #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */
  6097. /*----------------------------------------------------------------------------*/
  6098. /**************** Bit definition for USB_COUNT0_RX_0 register ***************/
  6099. #define USB_COUNT0_RX_0_COUNT0_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  6100. #define USB_COUNT0_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6101. #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  6102. #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  6103. #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  6104. #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  6105. #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  6106. #define USB_COUNT0_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  6107. /**************** Bit definition for USB_COUNT0_RX_1 register ***************/
  6108. #define USB_COUNT0_RX_1_COUNT0_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  6109. #define USB_COUNT0_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6110. #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 1 */
  6111. #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  6112. #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  6113. #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  6114. #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  6115. #define USB_COUNT0_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  6116. /**************** Bit definition for USB_COUNT1_RX_0 register ***************/
  6117. #define USB_COUNT1_RX_0_COUNT1_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  6118. #define USB_COUNT1_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6119. #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  6120. #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  6121. #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  6122. #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  6123. #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  6124. #define USB_COUNT1_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  6125. /**************** Bit definition for USB_COUNT1_RX_1 register ***************/
  6126. #define USB_COUNT1_RX_1_COUNT1_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  6127. #define USB_COUNT1_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6128. #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  6129. #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  6130. #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  6131. #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  6132. #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  6133. #define USB_COUNT1_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  6134. /**************** Bit definition for USB_COUNT2_RX_0 register ***************/
  6135. #define USB_COUNT2_RX_0_COUNT2_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  6136. #define USB_COUNT2_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6137. #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  6138. #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  6139. #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  6140. #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  6141. #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  6142. #define USB_COUNT2_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  6143. /**************** Bit definition for USB_COUNT2_RX_1 register ***************/
  6144. #define USB_COUNT2_RX_1_COUNT2_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  6145. #define USB_COUNT2_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6146. #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  6147. #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  6148. #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  6149. #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  6150. #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  6151. #define USB_COUNT2_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  6152. /**************** Bit definition for USB_COUNT3_RX_0 register ***************/
  6153. #define USB_COUNT3_RX_0_COUNT3_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  6154. #define USB_COUNT3_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6155. #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  6156. #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  6157. #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  6158. #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  6159. #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  6160. #define USB_COUNT3_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  6161. /**************** Bit definition for USB_COUNT3_RX_1 register ***************/
  6162. #define USB_COUNT3_RX_1_COUNT3_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  6163. #define USB_COUNT3_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6164. #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  6165. #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  6166. #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  6167. #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  6168. #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  6169. #define USB_COUNT3_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  6170. /**************** Bit definition for USB_COUNT4_RX_0 register ***************/
  6171. #define USB_COUNT4_RX_0_COUNT4_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  6172. #define USB_COUNT4_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6173. #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  6174. #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  6175. #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  6176. #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  6177. #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  6178. #define USB_COUNT4_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  6179. /**************** Bit definition for USB_COUNT4_RX_1 register ***************/
  6180. #define USB_COUNT4_RX_1_COUNT4_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  6181. #define USB_COUNT4_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6182. #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  6183. #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  6184. #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  6185. #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  6186. #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  6187. #define USB_COUNT4_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  6188. /**************** Bit definition for USB_COUNT5_RX_0 register ***************/
  6189. #define USB_COUNT5_RX_0_COUNT5_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  6190. #define USB_COUNT5_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6191. #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  6192. #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  6193. #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  6194. #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  6195. #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  6196. #define USB_COUNT5_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  6197. /**************** Bit definition for USB_COUNT5_RX_1 register ***************/
  6198. #define USB_COUNT5_RX_1_COUNT5_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  6199. #define USB_COUNT5_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6200. #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  6201. #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  6202. #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  6203. #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  6204. #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  6205. #define USB_COUNT5_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  6206. /*************** Bit definition for USB_COUNT6_RX_0 register ***************/
  6207. #define USB_COUNT6_RX_0_COUNT6_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  6208. #define USB_COUNT6_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6209. #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  6210. #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  6211. #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  6212. #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  6213. #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  6214. #define USB_COUNT6_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  6215. /**************** Bit definition for USB_COUNT6_RX_1 register ***************/
  6216. #define USB_COUNT6_RX_1_COUNT6_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  6217. #define USB_COUNT6_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6218. #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  6219. #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  6220. #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  6221. #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  6222. #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  6223. #define USB_COUNT6_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  6224. /*************** Bit definition for USB_COUNT7_RX_0 register ****************/
  6225. #define USB_COUNT7_RX_0_COUNT7_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  6226. #define USB_COUNT7_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6227. #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  6228. #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  6229. #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  6230. #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  6231. #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  6232. #define USB_COUNT7_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  6233. /*************** Bit definition for USB_COUNT7_RX_1 register ****************/
  6234. #define USB_COUNT7_RX_1_COUNT7_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  6235. #define USB_COUNT7_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6236. #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  6237. #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  6238. #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  6239. #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  6240. #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  6241. #define USB_COUNT7_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  6242. /******************************************************************************/
  6243. /* */
  6244. /* Controller Area Network */
  6245. /* */
  6246. /******************************************************************************/
  6247. /*!< CAN control and status registers */
  6248. /******************* Bit definition for CAN_MCR register ********************/
  6249. #define CAN_MCR_INRQ_Pos (0U)
  6250. #define CAN_MCR_INRQ_Msk (0x1UL << CAN_MCR_INRQ_Pos) /*!< 0x00000001 */
  6251. #define CAN_MCR_INRQ CAN_MCR_INRQ_Msk /*!< Initialization Request */
  6252. #define CAN_MCR_SLEEP_Pos (1U)
  6253. #define CAN_MCR_SLEEP_Msk (0x1UL << CAN_MCR_SLEEP_Pos) /*!< 0x00000002 */
  6254. #define CAN_MCR_SLEEP CAN_MCR_SLEEP_Msk /*!< Sleep Mode Request */
  6255. #define CAN_MCR_TXFP_Pos (2U)
  6256. #define CAN_MCR_TXFP_Msk (0x1UL << CAN_MCR_TXFP_Pos) /*!< 0x00000004 */
  6257. #define CAN_MCR_TXFP CAN_MCR_TXFP_Msk /*!< Transmit FIFO Priority */
  6258. #define CAN_MCR_RFLM_Pos (3U)
  6259. #define CAN_MCR_RFLM_Msk (0x1UL << CAN_MCR_RFLM_Pos) /*!< 0x00000008 */
  6260. #define CAN_MCR_RFLM CAN_MCR_RFLM_Msk /*!< Receive FIFO Locked Mode */
  6261. #define CAN_MCR_NART_Pos (4U)
  6262. #define CAN_MCR_NART_Msk (0x1UL << CAN_MCR_NART_Pos) /*!< 0x00000010 */
  6263. #define CAN_MCR_NART CAN_MCR_NART_Msk /*!< No Automatic Retransmission */
  6264. #define CAN_MCR_AWUM_Pos (5U)
  6265. #define CAN_MCR_AWUM_Msk (0x1UL << CAN_MCR_AWUM_Pos) /*!< 0x00000020 */
  6266. #define CAN_MCR_AWUM CAN_MCR_AWUM_Msk /*!< Automatic Wakeup Mode */
  6267. #define CAN_MCR_ABOM_Pos (6U)
  6268. #define CAN_MCR_ABOM_Msk (0x1UL << CAN_MCR_ABOM_Pos) /*!< 0x00000040 */
  6269. #define CAN_MCR_ABOM CAN_MCR_ABOM_Msk /*!< Automatic Bus-Off Management */
  6270. #define CAN_MCR_TTCM_Pos (7U)
  6271. #define CAN_MCR_TTCM_Msk (0x1UL << CAN_MCR_TTCM_Pos) /*!< 0x00000080 */
  6272. #define CAN_MCR_TTCM CAN_MCR_TTCM_Msk /*!< Time Triggered Communication Mode */
  6273. #define CAN_MCR_RESET_Pos (15U)
  6274. #define CAN_MCR_RESET_Msk (0x1UL << CAN_MCR_RESET_Pos) /*!< 0x00008000 */
  6275. #define CAN_MCR_RESET CAN_MCR_RESET_Msk /*!< CAN software master reset */
  6276. #define CAN_MCR_DBF_Pos (16U)
  6277. #define CAN_MCR_DBF_Msk (0x1UL << CAN_MCR_DBF_Pos) /*!< 0x00010000 */
  6278. #define CAN_MCR_DBF CAN_MCR_DBF_Msk /*!< CAN Debug freeze */
  6279. /******************* Bit definition for CAN_MSR register ********************/
  6280. #define CAN_MSR_INAK_Pos (0U)
  6281. #define CAN_MSR_INAK_Msk (0x1UL << CAN_MSR_INAK_Pos) /*!< 0x00000001 */
  6282. #define CAN_MSR_INAK CAN_MSR_INAK_Msk /*!< Initialization Acknowledge */
  6283. #define CAN_MSR_SLAK_Pos (1U)
  6284. #define CAN_MSR_SLAK_Msk (0x1UL << CAN_MSR_SLAK_Pos) /*!< 0x00000002 */
  6285. #define CAN_MSR_SLAK CAN_MSR_SLAK_Msk /*!< Sleep Acknowledge */
  6286. #define CAN_MSR_ERRI_Pos (2U)
  6287. #define CAN_MSR_ERRI_Msk (0x1UL << CAN_MSR_ERRI_Pos) /*!< 0x00000004 */
  6288. #define CAN_MSR_ERRI CAN_MSR_ERRI_Msk /*!< Error Interrupt */
  6289. #define CAN_MSR_WKUI_Pos (3U)
  6290. #define CAN_MSR_WKUI_Msk (0x1UL << CAN_MSR_WKUI_Pos) /*!< 0x00000008 */
  6291. #define CAN_MSR_WKUI CAN_MSR_WKUI_Msk /*!< Wakeup Interrupt */
  6292. #define CAN_MSR_SLAKI_Pos (4U)
  6293. #define CAN_MSR_SLAKI_Msk (0x1UL << CAN_MSR_SLAKI_Pos) /*!< 0x00000010 */
  6294. #define CAN_MSR_SLAKI CAN_MSR_SLAKI_Msk /*!< Sleep Acknowledge Interrupt */
  6295. #define CAN_MSR_TXM_Pos (8U)
  6296. #define CAN_MSR_TXM_Msk (0x1UL << CAN_MSR_TXM_Pos) /*!< 0x00000100 */
  6297. #define CAN_MSR_TXM CAN_MSR_TXM_Msk /*!< Transmit Mode */
  6298. #define CAN_MSR_RXM_Pos (9U)
  6299. #define CAN_MSR_RXM_Msk (0x1UL << CAN_MSR_RXM_Pos) /*!< 0x00000200 */
  6300. #define CAN_MSR_RXM CAN_MSR_RXM_Msk /*!< Receive Mode */
  6301. #define CAN_MSR_SAMP_Pos (10U)
  6302. #define CAN_MSR_SAMP_Msk (0x1UL << CAN_MSR_SAMP_Pos) /*!< 0x00000400 */
  6303. #define CAN_MSR_SAMP CAN_MSR_SAMP_Msk /*!< Last Sample Point */
  6304. #define CAN_MSR_RX_Pos (11U)
  6305. #define CAN_MSR_RX_Msk (0x1UL << CAN_MSR_RX_Pos) /*!< 0x00000800 */
  6306. #define CAN_MSR_RX CAN_MSR_RX_Msk /*!< CAN Rx Signal */
  6307. /******************* Bit definition for CAN_TSR register ********************/
  6308. #define CAN_TSR_RQCP0_Pos (0U)
  6309. #define CAN_TSR_RQCP0_Msk (0x1UL << CAN_TSR_RQCP0_Pos) /*!< 0x00000001 */
  6310. #define CAN_TSR_RQCP0 CAN_TSR_RQCP0_Msk /*!< Request Completed Mailbox0 */
  6311. #define CAN_TSR_TXOK0_Pos (1U)
  6312. #define CAN_TSR_TXOK0_Msk (0x1UL << CAN_TSR_TXOK0_Pos) /*!< 0x00000002 */
  6313. #define CAN_TSR_TXOK0 CAN_TSR_TXOK0_Msk /*!< Transmission OK of Mailbox0 */
  6314. #define CAN_TSR_ALST0_Pos (2U)
  6315. #define CAN_TSR_ALST0_Msk (0x1UL << CAN_TSR_ALST0_Pos) /*!< 0x00000004 */
  6316. #define CAN_TSR_ALST0 CAN_TSR_ALST0_Msk /*!< Arbitration Lost for Mailbox0 */
  6317. #define CAN_TSR_TERR0_Pos (3U)
  6318. #define CAN_TSR_TERR0_Msk (0x1UL << CAN_TSR_TERR0_Pos) /*!< 0x00000008 */
  6319. #define CAN_TSR_TERR0 CAN_TSR_TERR0_Msk /*!< Transmission Error of Mailbox0 */
  6320. #define CAN_TSR_ABRQ0_Pos (7U)
  6321. #define CAN_TSR_ABRQ0_Msk (0x1UL << CAN_TSR_ABRQ0_Pos) /*!< 0x00000080 */
  6322. #define CAN_TSR_ABRQ0 CAN_TSR_ABRQ0_Msk /*!< Abort Request for Mailbox0 */
  6323. #define CAN_TSR_RQCP1_Pos (8U)
  6324. #define CAN_TSR_RQCP1_Msk (0x1UL << CAN_TSR_RQCP1_Pos) /*!< 0x00000100 */
  6325. #define CAN_TSR_RQCP1 CAN_TSR_RQCP1_Msk /*!< Request Completed Mailbox1 */
  6326. #define CAN_TSR_TXOK1_Pos (9U)
  6327. #define CAN_TSR_TXOK1_Msk (0x1UL << CAN_TSR_TXOK1_Pos) /*!< 0x00000200 */
  6328. #define CAN_TSR_TXOK1 CAN_TSR_TXOK1_Msk /*!< Transmission OK of Mailbox1 */
  6329. #define CAN_TSR_ALST1_Pos (10U)
  6330. #define CAN_TSR_ALST1_Msk (0x1UL << CAN_TSR_ALST1_Pos) /*!< 0x00000400 */
  6331. #define CAN_TSR_ALST1 CAN_TSR_ALST1_Msk /*!< Arbitration Lost for Mailbox1 */
  6332. #define CAN_TSR_TERR1_Pos (11U)
  6333. #define CAN_TSR_TERR1_Msk (0x1UL << CAN_TSR_TERR1_Pos) /*!< 0x00000800 */
  6334. #define CAN_TSR_TERR1 CAN_TSR_TERR1_Msk /*!< Transmission Error of Mailbox1 */
  6335. #define CAN_TSR_ABRQ1_Pos (15U)
  6336. #define CAN_TSR_ABRQ1_Msk (0x1UL << CAN_TSR_ABRQ1_Pos) /*!< 0x00008000 */
  6337. #define CAN_TSR_ABRQ1 CAN_TSR_ABRQ1_Msk /*!< Abort Request for Mailbox 1 */
  6338. #define CAN_TSR_RQCP2_Pos (16U)
  6339. #define CAN_TSR_RQCP2_Msk (0x1UL << CAN_TSR_RQCP2_Pos) /*!< 0x00010000 */
  6340. #define CAN_TSR_RQCP2 CAN_TSR_RQCP2_Msk /*!< Request Completed Mailbox2 */
  6341. #define CAN_TSR_TXOK2_Pos (17U)
  6342. #define CAN_TSR_TXOK2_Msk (0x1UL << CAN_TSR_TXOK2_Pos) /*!< 0x00020000 */
  6343. #define CAN_TSR_TXOK2 CAN_TSR_TXOK2_Msk /*!< Transmission OK of Mailbox 2 */
  6344. #define CAN_TSR_ALST2_Pos (18U)
  6345. #define CAN_TSR_ALST2_Msk (0x1UL << CAN_TSR_ALST2_Pos) /*!< 0x00040000 */
  6346. #define CAN_TSR_ALST2 CAN_TSR_ALST2_Msk /*!< Arbitration Lost for mailbox 2 */
  6347. #define CAN_TSR_TERR2_Pos (19U)
  6348. #define CAN_TSR_TERR2_Msk (0x1UL << CAN_TSR_TERR2_Pos) /*!< 0x00080000 */
  6349. #define CAN_TSR_TERR2 CAN_TSR_TERR2_Msk /*!< Transmission Error of Mailbox 2 */
  6350. #define CAN_TSR_ABRQ2_Pos (23U)
  6351. #define CAN_TSR_ABRQ2_Msk (0x1UL << CAN_TSR_ABRQ2_Pos) /*!< 0x00800000 */
  6352. #define CAN_TSR_ABRQ2 CAN_TSR_ABRQ2_Msk /*!< Abort Request for Mailbox 2 */
  6353. #define CAN_TSR_CODE_Pos (24U)
  6354. #define CAN_TSR_CODE_Msk (0x3UL << CAN_TSR_CODE_Pos) /*!< 0x03000000 */
  6355. #define CAN_TSR_CODE CAN_TSR_CODE_Msk /*!< Mailbox Code */
  6356. #define CAN_TSR_TME_Pos (26U)
  6357. #define CAN_TSR_TME_Msk (0x7UL << CAN_TSR_TME_Pos) /*!< 0x1C000000 */
  6358. #define CAN_TSR_TME CAN_TSR_TME_Msk /*!< TME[2:0] bits */
  6359. #define CAN_TSR_TME0_Pos (26U)
  6360. #define CAN_TSR_TME0_Msk (0x1UL << CAN_TSR_TME0_Pos) /*!< 0x04000000 */
  6361. #define CAN_TSR_TME0 CAN_TSR_TME0_Msk /*!< Transmit Mailbox 0 Empty */
  6362. #define CAN_TSR_TME1_Pos (27U)
  6363. #define CAN_TSR_TME1_Msk (0x1UL << CAN_TSR_TME1_Pos) /*!< 0x08000000 */
  6364. #define CAN_TSR_TME1 CAN_TSR_TME1_Msk /*!< Transmit Mailbox 1 Empty */
  6365. #define CAN_TSR_TME2_Pos (28U)
  6366. #define CAN_TSR_TME2_Msk (0x1UL << CAN_TSR_TME2_Pos) /*!< 0x10000000 */
  6367. #define CAN_TSR_TME2 CAN_TSR_TME2_Msk /*!< Transmit Mailbox 2 Empty */
  6368. #define CAN_TSR_LOW_Pos (29U)
  6369. #define CAN_TSR_LOW_Msk (0x7UL << CAN_TSR_LOW_Pos) /*!< 0xE0000000 */
  6370. #define CAN_TSR_LOW CAN_TSR_LOW_Msk /*!< LOW[2:0] bits */
  6371. #define CAN_TSR_LOW0_Pos (29U)
  6372. #define CAN_TSR_LOW0_Msk (0x1UL << CAN_TSR_LOW0_Pos) /*!< 0x20000000 */
  6373. #define CAN_TSR_LOW0 CAN_TSR_LOW0_Msk /*!< Lowest Priority Flag for Mailbox 0 */
  6374. #define CAN_TSR_LOW1_Pos (30U)
  6375. #define CAN_TSR_LOW1_Msk (0x1UL << CAN_TSR_LOW1_Pos) /*!< 0x40000000 */
  6376. #define CAN_TSR_LOW1 CAN_TSR_LOW1_Msk /*!< Lowest Priority Flag for Mailbox 1 */
  6377. #define CAN_TSR_LOW2_Pos (31U)
  6378. #define CAN_TSR_LOW2_Msk (0x1UL << CAN_TSR_LOW2_Pos) /*!< 0x80000000 */
  6379. #define CAN_TSR_LOW2 CAN_TSR_LOW2_Msk /*!< Lowest Priority Flag for Mailbox 2 */
  6380. /******************* Bit definition for CAN_RF0R register *******************/
  6381. #define CAN_RF0R_FMP0_Pos (0U)
  6382. #define CAN_RF0R_FMP0_Msk (0x3UL << CAN_RF0R_FMP0_Pos) /*!< 0x00000003 */
  6383. #define CAN_RF0R_FMP0 CAN_RF0R_FMP0_Msk /*!< FIFO 0 Message Pending */
  6384. #define CAN_RF0R_FULL0_Pos (3U)
  6385. #define CAN_RF0R_FULL0_Msk (0x1UL << CAN_RF0R_FULL0_Pos) /*!< 0x00000008 */
  6386. #define CAN_RF0R_FULL0 CAN_RF0R_FULL0_Msk /*!< FIFO 0 Full */
  6387. #define CAN_RF0R_FOVR0_Pos (4U)
  6388. #define CAN_RF0R_FOVR0_Msk (0x1UL << CAN_RF0R_FOVR0_Pos) /*!< 0x00000010 */
  6389. #define CAN_RF0R_FOVR0 CAN_RF0R_FOVR0_Msk /*!< FIFO 0 Overrun */
  6390. #define CAN_RF0R_RFOM0_Pos (5U)
  6391. #define CAN_RF0R_RFOM0_Msk (0x1UL << CAN_RF0R_RFOM0_Pos) /*!< 0x00000020 */
  6392. #define CAN_RF0R_RFOM0 CAN_RF0R_RFOM0_Msk /*!< Release FIFO 0 Output Mailbox */
  6393. /******************* Bit definition for CAN_RF1R register *******************/
  6394. #define CAN_RF1R_FMP1_Pos (0U)
  6395. #define CAN_RF1R_FMP1_Msk (0x3UL << CAN_RF1R_FMP1_Pos) /*!< 0x00000003 */
  6396. #define CAN_RF1R_FMP1 CAN_RF1R_FMP1_Msk /*!< FIFO 1 Message Pending */
  6397. #define CAN_RF1R_FULL1_Pos (3U)
  6398. #define CAN_RF1R_FULL1_Msk (0x1UL << CAN_RF1R_FULL1_Pos) /*!< 0x00000008 */
  6399. #define CAN_RF1R_FULL1 CAN_RF1R_FULL1_Msk /*!< FIFO 1 Full */
  6400. #define CAN_RF1R_FOVR1_Pos (4U)
  6401. #define CAN_RF1R_FOVR1_Msk (0x1UL << CAN_RF1R_FOVR1_Pos) /*!< 0x00000010 */
  6402. #define CAN_RF1R_FOVR1 CAN_RF1R_FOVR1_Msk /*!< FIFO 1 Overrun */
  6403. #define CAN_RF1R_RFOM1_Pos (5U)
  6404. #define CAN_RF1R_RFOM1_Msk (0x1UL << CAN_RF1R_RFOM1_Pos) /*!< 0x00000020 */
  6405. #define CAN_RF1R_RFOM1 CAN_RF1R_RFOM1_Msk /*!< Release FIFO 1 Output Mailbox */
  6406. /******************** Bit definition for CAN_IER register *******************/
  6407. #define CAN_IER_TMEIE_Pos (0U)
  6408. #define CAN_IER_TMEIE_Msk (0x1UL << CAN_IER_TMEIE_Pos) /*!< 0x00000001 */
  6409. #define CAN_IER_TMEIE CAN_IER_TMEIE_Msk /*!< Transmit Mailbox Empty Interrupt Enable */
  6410. #define CAN_IER_FMPIE0_Pos (1U)
  6411. #define CAN_IER_FMPIE0_Msk (0x1UL << CAN_IER_FMPIE0_Pos) /*!< 0x00000002 */
  6412. #define CAN_IER_FMPIE0 CAN_IER_FMPIE0_Msk /*!< FIFO Message Pending Interrupt Enable */
  6413. #define CAN_IER_FFIE0_Pos (2U)
  6414. #define CAN_IER_FFIE0_Msk (0x1UL << CAN_IER_FFIE0_Pos) /*!< 0x00000004 */
  6415. #define CAN_IER_FFIE0 CAN_IER_FFIE0_Msk /*!< FIFO Full Interrupt Enable */
  6416. #define CAN_IER_FOVIE0_Pos (3U)
  6417. #define CAN_IER_FOVIE0_Msk (0x1UL << CAN_IER_FOVIE0_Pos) /*!< 0x00000008 */
  6418. #define CAN_IER_FOVIE0 CAN_IER_FOVIE0_Msk /*!< FIFO Overrun Interrupt Enable */
  6419. #define CAN_IER_FMPIE1_Pos (4U)
  6420. #define CAN_IER_FMPIE1_Msk (0x1UL << CAN_IER_FMPIE1_Pos) /*!< 0x00000010 */
  6421. #define CAN_IER_FMPIE1 CAN_IER_FMPIE1_Msk /*!< FIFO Message Pending Interrupt Enable */
  6422. #define CAN_IER_FFIE1_Pos (5U)
  6423. #define CAN_IER_FFIE1_Msk (0x1UL << CAN_IER_FFIE1_Pos) /*!< 0x00000020 */
  6424. #define CAN_IER_FFIE1 CAN_IER_FFIE1_Msk /*!< FIFO Full Interrupt Enable */
  6425. #define CAN_IER_FOVIE1_Pos (6U)
  6426. #define CAN_IER_FOVIE1_Msk (0x1UL << CAN_IER_FOVIE1_Pos) /*!< 0x00000040 */
  6427. #define CAN_IER_FOVIE1 CAN_IER_FOVIE1_Msk /*!< FIFO Overrun Interrupt Enable */
  6428. #define CAN_IER_EWGIE_Pos (8U)
  6429. #define CAN_IER_EWGIE_Msk (0x1UL << CAN_IER_EWGIE_Pos) /*!< 0x00000100 */
  6430. #define CAN_IER_EWGIE CAN_IER_EWGIE_Msk /*!< Error Warning Interrupt Enable */
  6431. #define CAN_IER_EPVIE_Pos (9U)
  6432. #define CAN_IER_EPVIE_Msk (0x1UL << CAN_IER_EPVIE_Pos) /*!< 0x00000200 */
  6433. #define CAN_IER_EPVIE CAN_IER_EPVIE_Msk /*!< Error Passive Interrupt Enable */
  6434. #define CAN_IER_BOFIE_Pos (10U)
  6435. #define CAN_IER_BOFIE_Msk (0x1UL << CAN_IER_BOFIE_Pos) /*!< 0x00000400 */
  6436. #define CAN_IER_BOFIE CAN_IER_BOFIE_Msk /*!< Bus-Off Interrupt Enable */
  6437. #define CAN_IER_LECIE_Pos (11U)
  6438. #define CAN_IER_LECIE_Msk (0x1UL << CAN_IER_LECIE_Pos) /*!< 0x00000800 */
  6439. #define CAN_IER_LECIE CAN_IER_LECIE_Msk /*!< Last Error Code Interrupt Enable */
  6440. #define CAN_IER_ERRIE_Pos (15U)
  6441. #define CAN_IER_ERRIE_Msk (0x1UL << CAN_IER_ERRIE_Pos) /*!< 0x00008000 */
  6442. #define CAN_IER_ERRIE CAN_IER_ERRIE_Msk /*!< Error Interrupt Enable */
  6443. #define CAN_IER_WKUIE_Pos (16U)
  6444. #define CAN_IER_WKUIE_Msk (0x1UL << CAN_IER_WKUIE_Pos) /*!< 0x00010000 */
  6445. #define CAN_IER_WKUIE CAN_IER_WKUIE_Msk /*!< Wakeup Interrupt Enable */
  6446. #define CAN_IER_SLKIE_Pos (17U)
  6447. #define CAN_IER_SLKIE_Msk (0x1UL << CAN_IER_SLKIE_Pos) /*!< 0x00020000 */
  6448. #define CAN_IER_SLKIE CAN_IER_SLKIE_Msk /*!< Sleep Interrupt Enable */
  6449. /******************** Bit definition for CAN_ESR register *******************/
  6450. #define CAN_ESR_EWGF_Pos (0U)
  6451. #define CAN_ESR_EWGF_Msk (0x1UL << CAN_ESR_EWGF_Pos) /*!< 0x00000001 */
  6452. #define CAN_ESR_EWGF CAN_ESR_EWGF_Msk /*!< Error Warning Flag */
  6453. #define CAN_ESR_EPVF_Pos (1U)
  6454. #define CAN_ESR_EPVF_Msk (0x1UL << CAN_ESR_EPVF_Pos) /*!< 0x00000002 */
  6455. #define CAN_ESR_EPVF CAN_ESR_EPVF_Msk /*!< Error Passive Flag */
  6456. #define CAN_ESR_BOFF_Pos (2U)
  6457. #define CAN_ESR_BOFF_Msk (0x1UL << CAN_ESR_BOFF_Pos) /*!< 0x00000004 */
  6458. #define CAN_ESR_BOFF CAN_ESR_BOFF_Msk /*!< Bus-Off Flag */
  6459. #define CAN_ESR_LEC_Pos (4U)
  6460. #define CAN_ESR_LEC_Msk (0x7UL << CAN_ESR_LEC_Pos) /*!< 0x00000070 */
  6461. #define CAN_ESR_LEC CAN_ESR_LEC_Msk /*!< LEC[2:0] bits (Last Error Code) */
  6462. #define CAN_ESR_LEC_0 (0x1UL << CAN_ESR_LEC_Pos) /*!< 0x00000010 */
  6463. #define CAN_ESR_LEC_1 (0x2UL << CAN_ESR_LEC_Pos) /*!< 0x00000020 */
  6464. #define CAN_ESR_LEC_2 (0x4UL << CAN_ESR_LEC_Pos) /*!< 0x00000040 */
  6465. #define CAN_ESR_TEC_Pos (16U)
  6466. #define CAN_ESR_TEC_Msk (0xFFUL << CAN_ESR_TEC_Pos) /*!< 0x00FF0000 */
  6467. #define CAN_ESR_TEC CAN_ESR_TEC_Msk /*!< Least significant byte of the 9-bit Transmit Error Counter */
  6468. #define CAN_ESR_REC_Pos (24U)
  6469. #define CAN_ESR_REC_Msk (0xFFUL << CAN_ESR_REC_Pos) /*!< 0xFF000000 */
  6470. #define CAN_ESR_REC CAN_ESR_REC_Msk /*!< Receive Error Counter */
  6471. /******************* Bit definition for CAN_BTR register ********************/
  6472. #define CAN_BTR_BRP_Pos (0U)
  6473. #define CAN_BTR_BRP_Msk (0x3FFUL << CAN_BTR_BRP_Pos) /*!< 0x000003FF */
  6474. #define CAN_BTR_BRP CAN_BTR_BRP_Msk /*!<Baud Rate Prescaler */
  6475. #define CAN_BTR_TS1_Pos (16U)
  6476. #define CAN_BTR_TS1_Msk (0xFUL << CAN_BTR_TS1_Pos) /*!< 0x000F0000 */
  6477. #define CAN_BTR_TS1 CAN_BTR_TS1_Msk /*!<Time Segment 1 */
  6478. #define CAN_BTR_TS1_0 (0x1UL << CAN_BTR_TS1_Pos) /*!< 0x00010000 */
  6479. #define CAN_BTR_TS1_1 (0x2UL << CAN_BTR_TS1_Pos) /*!< 0x00020000 */
  6480. #define CAN_BTR_TS1_2 (0x4UL << CAN_BTR_TS1_Pos) /*!< 0x00040000 */
  6481. #define CAN_BTR_TS1_3 (0x8UL << CAN_BTR_TS1_Pos) /*!< 0x00080000 */
  6482. #define CAN_BTR_TS2_Pos (20U)
  6483. #define CAN_BTR_TS2_Msk (0x7UL << CAN_BTR_TS2_Pos) /*!< 0x00700000 */
  6484. #define CAN_BTR_TS2 CAN_BTR_TS2_Msk /*!<Time Segment 2 */
  6485. #define CAN_BTR_TS2_0 (0x1UL << CAN_BTR_TS2_Pos) /*!< 0x00100000 */
  6486. #define CAN_BTR_TS2_1 (0x2UL << CAN_BTR_TS2_Pos) /*!< 0x00200000 */
  6487. #define CAN_BTR_TS2_2 (0x4UL << CAN_BTR_TS2_Pos) /*!< 0x00400000 */
  6488. #define CAN_BTR_SJW_Pos (24U)
  6489. #define CAN_BTR_SJW_Msk (0x3UL << CAN_BTR_SJW_Pos) /*!< 0x03000000 */
  6490. #define CAN_BTR_SJW CAN_BTR_SJW_Msk /*!<Resynchronization Jump Width */
  6491. #define CAN_BTR_SJW_0 (0x1UL << CAN_BTR_SJW_Pos) /*!< 0x01000000 */
  6492. #define CAN_BTR_SJW_1 (0x2UL << CAN_BTR_SJW_Pos) /*!< 0x02000000 */
  6493. #define CAN_BTR_LBKM_Pos (30U)
  6494. #define CAN_BTR_LBKM_Msk (0x1UL << CAN_BTR_LBKM_Pos) /*!< 0x40000000 */
  6495. #define CAN_BTR_LBKM CAN_BTR_LBKM_Msk /*!<Loop Back Mode (Debug) */
  6496. #define CAN_BTR_SILM_Pos (31U)
  6497. #define CAN_BTR_SILM_Msk (0x1UL << CAN_BTR_SILM_Pos) /*!< 0x80000000 */
  6498. #define CAN_BTR_SILM CAN_BTR_SILM_Msk /*!<Silent Mode */
  6499. /*!< Mailbox registers */
  6500. /****************** Bit definition for CAN_TI0R register ********************/
  6501. #define CAN_TI0R_TXRQ_Pos (0U)
  6502. #define CAN_TI0R_TXRQ_Msk (0x1UL << CAN_TI0R_TXRQ_Pos) /*!< 0x00000001 */
  6503. #define CAN_TI0R_TXRQ CAN_TI0R_TXRQ_Msk /*!< Transmit Mailbox Request */
  6504. #define CAN_TI0R_RTR_Pos (1U)
  6505. #define CAN_TI0R_RTR_Msk (0x1UL << CAN_TI0R_RTR_Pos) /*!< 0x00000002 */
  6506. #define CAN_TI0R_RTR CAN_TI0R_RTR_Msk /*!< Remote Transmission Request */
  6507. #define CAN_TI0R_IDE_Pos (2U)
  6508. #define CAN_TI0R_IDE_Msk (0x1UL << CAN_TI0R_IDE_Pos) /*!< 0x00000004 */
  6509. #define CAN_TI0R_IDE CAN_TI0R_IDE_Msk /*!< Identifier Extension */
  6510. #define CAN_TI0R_EXID_Pos (3U)
  6511. #define CAN_TI0R_EXID_Msk (0x3FFFFUL << CAN_TI0R_EXID_Pos) /*!< 0x001FFFF8 */
  6512. #define CAN_TI0R_EXID CAN_TI0R_EXID_Msk /*!< Extended Identifier */
  6513. #define CAN_TI0R_STID_Pos (21U)
  6514. #define CAN_TI0R_STID_Msk (0x7FFUL << CAN_TI0R_STID_Pos) /*!< 0xFFE00000 */
  6515. #define CAN_TI0R_STID CAN_TI0R_STID_Msk /*!< Standard Identifier or Extended Identifier */
  6516. /****************** Bit definition for CAN_TDT0R register *******************/
  6517. #define CAN_TDT0R_DLC_Pos (0U)
  6518. #define CAN_TDT0R_DLC_Msk (0xFUL << CAN_TDT0R_DLC_Pos) /*!< 0x0000000F */
  6519. #define CAN_TDT0R_DLC CAN_TDT0R_DLC_Msk /*!< Data Length Code */
  6520. #define CAN_TDT0R_TGT_Pos (8U)
  6521. #define CAN_TDT0R_TGT_Msk (0x1UL << CAN_TDT0R_TGT_Pos) /*!< 0x00000100 */
  6522. #define CAN_TDT0R_TGT CAN_TDT0R_TGT_Msk /*!< Transmit Global Time */
  6523. #define CAN_TDT0R_TIME_Pos (16U)
  6524. #define CAN_TDT0R_TIME_Msk (0xFFFFUL << CAN_TDT0R_TIME_Pos) /*!< 0xFFFF0000 */
  6525. #define CAN_TDT0R_TIME CAN_TDT0R_TIME_Msk /*!< Message Time Stamp */
  6526. /****************** Bit definition for CAN_TDL0R register *******************/
  6527. #define CAN_TDL0R_DATA0_Pos (0U)
  6528. #define CAN_TDL0R_DATA0_Msk (0xFFUL << CAN_TDL0R_DATA0_Pos) /*!< 0x000000FF */
  6529. #define CAN_TDL0R_DATA0 CAN_TDL0R_DATA0_Msk /*!< Data byte 0 */
  6530. #define CAN_TDL0R_DATA1_Pos (8U)
  6531. #define CAN_TDL0R_DATA1_Msk (0xFFUL << CAN_TDL0R_DATA1_Pos) /*!< 0x0000FF00 */
  6532. #define CAN_TDL0R_DATA1 CAN_TDL0R_DATA1_Msk /*!< Data byte 1 */
  6533. #define CAN_TDL0R_DATA2_Pos (16U)
  6534. #define CAN_TDL0R_DATA2_Msk (0xFFUL << CAN_TDL0R_DATA2_Pos) /*!< 0x00FF0000 */
  6535. #define CAN_TDL0R_DATA2 CAN_TDL0R_DATA2_Msk /*!< Data byte 2 */
  6536. #define CAN_TDL0R_DATA3_Pos (24U)
  6537. #define CAN_TDL0R_DATA3_Msk (0xFFUL << CAN_TDL0R_DATA3_Pos) /*!< 0xFF000000 */
  6538. #define CAN_TDL0R_DATA3 CAN_TDL0R_DATA3_Msk /*!< Data byte 3 */
  6539. /****************** Bit definition for CAN_TDH0R register *******************/
  6540. #define CAN_TDH0R_DATA4_Pos (0U)
  6541. #define CAN_TDH0R_DATA4_Msk (0xFFUL << CAN_TDH0R_DATA4_Pos) /*!< 0x000000FF */
  6542. #define CAN_TDH0R_DATA4 CAN_TDH0R_DATA4_Msk /*!< Data byte 4 */
  6543. #define CAN_TDH0R_DATA5_Pos (8U)
  6544. #define CAN_TDH0R_DATA5_Msk (0xFFUL << CAN_TDH0R_DATA5_Pos) /*!< 0x0000FF00 */
  6545. #define CAN_TDH0R_DATA5 CAN_TDH0R_DATA5_Msk /*!< Data byte 5 */
  6546. #define CAN_TDH0R_DATA6_Pos (16U)
  6547. #define CAN_TDH0R_DATA6_Msk (0xFFUL << CAN_TDH0R_DATA6_Pos) /*!< 0x00FF0000 */
  6548. #define CAN_TDH0R_DATA6 CAN_TDH0R_DATA6_Msk /*!< Data byte 6 */
  6549. #define CAN_TDH0R_DATA7_Pos (24U)
  6550. #define CAN_TDH0R_DATA7_Msk (0xFFUL << CAN_TDH0R_DATA7_Pos) /*!< 0xFF000000 */
  6551. #define CAN_TDH0R_DATA7 CAN_TDH0R_DATA7_Msk /*!< Data byte 7 */
  6552. /******************* Bit definition for CAN_TI1R register *******************/
  6553. #define CAN_TI1R_TXRQ_Pos (0U)
  6554. #define CAN_TI1R_TXRQ_Msk (0x1UL << CAN_TI1R_TXRQ_Pos) /*!< 0x00000001 */
  6555. #define CAN_TI1R_TXRQ CAN_TI1R_TXRQ_Msk /*!< Transmit Mailbox Request */
  6556. #define CAN_TI1R_RTR_Pos (1U)
  6557. #define CAN_TI1R_RTR_Msk (0x1UL << CAN_TI1R_RTR_Pos) /*!< 0x00000002 */
  6558. #define CAN_TI1R_RTR CAN_TI1R_RTR_Msk /*!< Remote Transmission Request */
  6559. #define CAN_TI1R_IDE_Pos (2U)
  6560. #define CAN_TI1R_IDE_Msk (0x1UL << CAN_TI1R_IDE_Pos) /*!< 0x00000004 */
  6561. #define CAN_TI1R_IDE CAN_TI1R_IDE_Msk /*!< Identifier Extension */
  6562. #define CAN_TI1R_EXID_Pos (3U)
  6563. #define CAN_TI1R_EXID_Msk (0x3FFFFUL << CAN_TI1R_EXID_Pos) /*!< 0x001FFFF8 */
  6564. #define CAN_TI1R_EXID CAN_TI1R_EXID_Msk /*!< Extended Identifier */
  6565. #define CAN_TI1R_STID_Pos (21U)
  6566. #define CAN_TI1R_STID_Msk (0x7FFUL << CAN_TI1R_STID_Pos) /*!< 0xFFE00000 */
  6567. #define CAN_TI1R_STID CAN_TI1R_STID_Msk /*!< Standard Identifier or Extended Identifier */
  6568. /******************* Bit definition for CAN_TDT1R register ******************/
  6569. #define CAN_TDT1R_DLC_Pos (0U)
  6570. #define CAN_TDT1R_DLC_Msk (0xFUL << CAN_TDT1R_DLC_Pos) /*!< 0x0000000F */
  6571. #define CAN_TDT1R_DLC CAN_TDT1R_DLC_Msk /*!< Data Length Code */
  6572. #define CAN_TDT1R_TGT_Pos (8U)
  6573. #define CAN_TDT1R_TGT_Msk (0x1UL << CAN_TDT1R_TGT_Pos) /*!< 0x00000100 */
  6574. #define CAN_TDT1R_TGT CAN_TDT1R_TGT_Msk /*!< Transmit Global Time */
  6575. #define CAN_TDT1R_TIME_Pos (16U)
  6576. #define CAN_TDT1R_TIME_Msk (0xFFFFUL << CAN_TDT1R_TIME_Pos) /*!< 0xFFFF0000 */
  6577. #define CAN_TDT1R_TIME CAN_TDT1R_TIME_Msk /*!< Message Time Stamp */
  6578. /******************* Bit definition for CAN_TDL1R register ******************/
  6579. #define CAN_TDL1R_DATA0_Pos (0U)
  6580. #define CAN_TDL1R_DATA0_Msk (0xFFUL << CAN_TDL1R_DATA0_Pos) /*!< 0x000000FF */
  6581. #define CAN_TDL1R_DATA0 CAN_TDL1R_DATA0_Msk /*!< Data byte 0 */
  6582. #define CAN_TDL1R_DATA1_Pos (8U)
  6583. #define CAN_TDL1R_DATA1_Msk (0xFFUL << CAN_TDL1R_DATA1_Pos) /*!< 0x0000FF00 */
  6584. #define CAN_TDL1R_DATA1 CAN_TDL1R_DATA1_Msk /*!< Data byte 1 */
  6585. #define CAN_TDL1R_DATA2_Pos (16U)
  6586. #define CAN_TDL1R_DATA2_Msk (0xFFUL << CAN_TDL1R_DATA2_Pos) /*!< 0x00FF0000 */
  6587. #define CAN_TDL1R_DATA2 CAN_TDL1R_DATA2_Msk /*!< Data byte 2 */
  6588. #define CAN_TDL1R_DATA3_Pos (24U)
  6589. #define CAN_TDL1R_DATA3_Msk (0xFFUL << CAN_TDL1R_DATA3_Pos) /*!< 0xFF000000 */
  6590. #define CAN_TDL1R_DATA3 CAN_TDL1R_DATA3_Msk /*!< Data byte 3 */
  6591. /******************* Bit definition for CAN_TDH1R register ******************/
  6592. #define CAN_TDH1R_DATA4_Pos (0U)
  6593. #define CAN_TDH1R_DATA4_Msk (0xFFUL << CAN_TDH1R_DATA4_Pos) /*!< 0x000000FF */
  6594. #define CAN_TDH1R_DATA4 CAN_TDH1R_DATA4_Msk /*!< Data byte 4 */
  6595. #define CAN_TDH1R_DATA5_Pos (8U)
  6596. #define CAN_TDH1R_DATA5_Msk (0xFFUL << CAN_TDH1R_DATA5_Pos) /*!< 0x0000FF00 */
  6597. #define CAN_TDH1R_DATA5 CAN_TDH1R_DATA5_Msk /*!< Data byte 5 */
  6598. #define CAN_TDH1R_DATA6_Pos (16U)
  6599. #define CAN_TDH1R_DATA6_Msk (0xFFUL << CAN_TDH1R_DATA6_Pos) /*!< 0x00FF0000 */
  6600. #define CAN_TDH1R_DATA6 CAN_TDH1R_DATA6_Msk /*!< Data byte 6 */
  6601. #define CAN_TDH1R_DATA7_Pos (24U)
  6602. #define CAN_TDH1R_DATA7_Msk (0xFFUL << CAN_TDH1R_DATA7_Pos) /*!< 0xFF000000 */
  6603. #define CAN_TDH1R_DATA7 CAN_TDH1R_DATA7_Msk /*!< Data byte 7 */
  6604. /******************* Bit definition for CAN_TI2R register *******************/
  6605. #define CAN_TI2R_TXRQ_Pos (0U)
  6606. #define CAN_TI2R_TXRQ_Msk (0x1UL << CAN_TI2R_TXRQ_Pos) /*!< 0x00000001 */
  6607. #define CAN_TI2R_TXRQ CAN_TI2R_TXRQ_Msk /*!< Transmit Mailbox Request */
  6608. #define CAN_TI2R_RTR_Pos (1U)
  6609. #define CAN_TI2R_RTR_Msk (0x1UL << CAN_TI2R_RTR_Pos) /*!< 0x00000002 */
  6610. #define CAN_TI2R_RTR CAN_TI2R_RTR_Msk /*!< Remote Transmission Request */
  6611. #define CAN_TI2R_IDE_Pos (2U)
  6612. #define CAN_TI2R_IDE_Msk (0x1UL << CAN_TI2R_IDE_Pos) /*!< 0x00000004 */
  6613. #define CAN_TI2R_IDE CAN_TI2R_IDE_Msk /*!< Identifier Extension */
  6614. #define CAN_TI2R_EXID_Pos (3U)
  6615. #define CAN_TI2R_EXID_Msk (0x3FFFFUL << CAN_TI2R_EXID_Pos) /*!< 0x001FFFF8 */
  6616. #define CAN_TI2R_EXID CAN_TI2R_EXID_Msk /*!< Extended identifier */
  6617. #define CAN_TI2R_STID_Pos (21U)
  6618. #define CAN_TI2R_STID_Msk (0x7FFUL << CAN_TI2R_STID_Pos) /*!< 0xFFE00000 */
  6619. #define CAN_TI2R_STID CAN_TI2R_STID_Msk /*!< Standard Identifier or Extended Identifier */
  6620. /******************* Bit definition for CAN_TDT2R register ******************/
  6621. #define CAN_TDT2R_DLC_Pos (0U)
  6622. #define CAN_TDT2R_DLC_Msk (0xFUL << CAN_TDT2R_DLC_Pos) /*!< 0x0000000F */
  6623. #define CAN_TDT2R_DLC CAN_TDT2R_DLC_Msk /*!< Data Length Code */
  6624. #define CAN_TDT2R_TGT_Pos (8U)
  6625. #define CAN_TDT2R_TGT_Msk (0x1UL << CAN_TDT2R_TGT_Pos) /*!< 0x00000100 */
  6626. #define CAN_TDT2R_TGT CAN_TDT2R_TGT_Msk /*!< Transmit Global Time */
  6627. #define CAN_TDT2R_TIME_Pos (16U)
  6628. #define CAN_TDT2R_TIME_Msk (0xFFFFUL << CAN_TDT2R_TIME_Pos) /*!< 0xFFFF0000 */
  6629. #define CAN_TDT2R_TIME CAN_TDT2R_TIME_Msk /*!< Message Time Stamp */
  6630. /******************* Bit definition for CAN_TDL2R register ******************/
  6631. #define CAN_TDL2R_DATA0_Pos (0U)
  6632. #define CAN_TDL2R_DATA0_Msk (0xFFUL << CAN_TDL2R_DATA0_Pos) /*!< 0x000000FF */
  6633. #define CAN_TDL2R_DATA0 CAN_TDL2R_DATA0_Msk /*!< Data byte 0 */
  6634. #define CAN_TDL2R_DATA1_Pos (8U)
  6635. #define CAN_TDL2R_DATA1_Msk (0xFFUL << CAN_TDL2R_DATA1_Pos) /*!< 0x0000FF00 */
  6636. #define CAN_TDL2R_DATA1 CAN_TDL2R_DATA1_Msk /*!< Data byte 1 */
  6637. #define CAN_TDL2R_DATA2_Pos (16U)
  6638. #define CAN_TDL2R_DATA2_Msk (0xFFUL << CAN_TDL2R_DATA2_Pos) /*!< 0x00FF0000 */
  6639. #define CAN_TDL2R_DATA2 CAN_TDL2R_DATA2_Msk /*!< Data byte 2 */
  6640. #define CAN_TDL2R_DATA3_Pos (24U)
  6641. #define CAN_TDL2R_DATA3_Msk (0xFFUL << CAN_TDL2R_DATA3_Pos) /*!< 0xFF000000 */
  6642. #define CAN_TDL2R_DATA3 CAN_TDL2R_DATA3_Msk /*!< Data byte 3 */
  6643. /******************* Bit definition for CAN_TDH2R register ******************/
  6644. #define CAN_TDH2R_DATA4_Pos (0U)
  6645. #define CAN_TDH2R_DATA4_Msk (0xFFUL << CAN_TDH2R_DATA4_Pos) /*!< 0x000000FF */
  6646. #define CAN_TDH2R_DATA4 CAN_TDH2R_DATA4_Msk /*!< Data byte 4 */
  6647. #define CAN_TDH2R_DATA5_Pos (8U)
  6648. #define CAN_TDH2R_DATA5_Msk (0xFFUL << CAN_TDH2R_DATA5_Pos) /*!< 0x0000FF00 */
  6649. #define CAN_TDH2R_DATA5 CAN_TDH2R_DATA5_Msk /*!< Data byte 5 */
  6650. #define CAN_TDH2R_DATA6_Pos (16U)
  6651. #define CAN_TDH2R_DATA6_Msk (0xFFUL << CAN_TDH2R_DATA6_Pos) /*!< 0x00FF0000 */
  6652. #define CAN_TDH2R_DATA6 CAN_TDH2R_DATA6_Msk /*!< Data byte 6 */
  6653. #define CAN_TDH2R_DATA7_Pos (24U)
  6654. #define CAN_TDH2R_DATA7_Msk (0xFFUL << CAN_TDH2R_DATA7_Pos) /*!< 0xFF000000 */
  6655. #define CAN_TDH2R_DATA7 CAN_TDH2R_DATA7_Msk /*!< Data byte 7 */
  6656. /******************* Bit definition for CAN_RI0R register *******************/
  6657. #define CAN_RI0R_RTR_Pos (1U)
  6658. #define CAN_RI0R_RTR_Msk (0x1UL << CAN_RI0R_RTR_Pos) /*!< 0x00000002 */
  6659. #define CAN_RI0R_RTR CAN_RI0R_RTR_Msk /*!< Remote Transmission Request */
  6660. #define CAN_RI0R_IDE_Pos (2U)
  6661. #define CAN_RI0R_IDE_Msk (0x1UL << CAN_RI0R_IDE_Pos) /*!< 0x00000004 */
  6662. #define CAN_RI0R_IDE CAN_RI0R_IDE_Msk /*!< Identifier Extension */
  6663. #define CAN_RI0R_EXID_Pos (3U)
  6664. #define CAN_RI0R_EXID_Msk (0x3FFFFUL << CAN_RI0R_EXID_Pos) /*!< 0x001FFFF8 */
  6665. #define CAN_RI0R_EXID CAN_RI0R_EXID_Msk /*!< Extended Identifier */
  6666. #define CAN_RI0R_STID_Pos (21U)
  6667. #define CAN_RI0R_STID_Msk (0x7FFUL << CAN_RI0R_STID_Pos) /*!< 0xFFE00000 */
  6668. #define CAN_RI0R_STID CAN_RI0R_STID_Msk /*!< Standard Identifier or Extended Identifier */
  6669. /******************* Bit definition for CAN_RDT0R register ******************/
  6670. #define CAN_RDT0R_DLC_Pos (0U)
  6671. #define CAN_RDT0R_DLC_Msk (0xFUL << CAN_RDT0R_DLC_Pos) /*!< 0x0000000F */
  6672. #define CAN_RDT0R_DLC CAN_RDT0R_DLC_Msk /*!< Data Length Code */
  6673. #define CAN_RDT0R_FMI_Pos (8U)
  6674. #define CAN_RDT0R_FMI_Msk (0xFFUL << CAN_RDT0R_FMI_Pos) /*!< 0x0000FF00 */
  6675. #define CAN_RDT0R_FMI CAN_RDT0R_FMI_Msk /*!< Filter Match Index */
  6676. #define CAN_RDT0R_TIME_Pos (16U)
  6677. #define CAN_RDT0R_TIME_Msk (0xFFFFUL << CAN_RDT0R_TIME_Pos) /*!< 0xFFFF0000 */
  6678. #define CAN_RDT0R_TIME CAN_RDT0R_TIME_Msk /*!< Message Time Stamp */
  6679. /******************* Bit definition for CAN_RDL0R register ******************/
  6680. #define CAN_RDL0R_DATA0_Pos (0U)
  6681. #define CAN_RDL0R_DATA0_Msk (0xFFUL << CAN_RDL0R_DATA0_Pos) /*!< 0x000000FF */
  6682. #define CAN_RDL0R_DATA0 CAN_RDL0R_DATA0_Msk /*!< Data byte 0 */
  6683. #define CAN_RDL0R_DATA1_Pos (8U)
  6684. #define CAN_RDL0R_DATA1_Msk (0xFFUL << CAN_RDL0R_DATA1_Pos) /*!< 0x0000FF00 */
  6685. #define CAN_RDL0R_DATA1 CAN_RDL0R_DATA1_Msk /*!< Data byte 1 */
  6686. #define CAN_RDL0R_DATA2_Pos (16U)
  6687. #define CAN_RDL0R_DATA2_Msk (0xFFUL << CAN_RDL0R_DATA2_Pos) /*!< 0x00FF0000 */
  6688. #define CAN_RDL0R_DATA2 CAN_RDL0R_DATA2_Msk /*!< Data byte 2 */
  6689. #define CAN_RDL0R_DATA3_Pos (24U)
  6690. #define CAN_RDL0R_DATA3_Msk (0xFFUL << CAN_RDL0R_DATA3_Pos) /*!< 0xFF000000 */
  6691. #define CAN_RDL0R_DATA3 CAN_RDL0R_DATA3_Msk /*!< Data byte 3 */
  6692. /******************* Bit definition for CAN_RDH0R register ******************/
  6693. #define CAN_RDH0R_DATA4_Pos (0U)
  6694. #define CAN_RDH0R_DATA4_Msk (0xFFUL << CAN_RDH0R_DATA4_Pos) /*!< 0x000000FF */
  6695. #define CAN_RDH0R_DATA4 CAN_RDH0R_DATA4_Msk /*!< Data byte 4 */
  6696. #define CAN_RDH0R_DATA5_Pos (8U)
  6697. #define CAN_RDH0R_DATA5_Msk (0xFFUL << CAN_RDH0R_DATA5_Pos) /*!< 0x0000FF00 */
  6698. #define CAN_RDH0R_DATA5 CAN_RDH0R_DATA5_Msk /*!< Data byte 5 */
  6699. #define CAN_RDH0R_DATA6_Pos (16U)
  6700. #define CAN_RDH0R_DATA6_Msk (0xFFUL << CAN_RDH0R_DATA6_Pos) /*!< 0x00FF0000 */
  6701. #define CAN_RDH0R_DATA6 CAN_RDH0R_DATA6_Msk /*!< Data byte 6 */
  6702. #define CAN_RDH0R_DATA7_Pos (24U)
  6703. #define CAN_RDH0R_DATA7_Msk (0xFFUL << CAN_RDH0R_DATA7_Pos) /*!< 0xFF000000 */
  6704. #define CAN_RDH0R_DATA7 CAN_RDH0R_DATA7_Msk /*!< Data byte 7 */
  6705. /******************* Bit definition for CAN_RI1R register *******************/
  6706. #define CAN_RI1R_RTR_Pos (1U)
  6707. #define CAN_RI1R_RTR_Msk (0x1UL << CAN_RI1R_RTR_Pos) /*!< 0x00000002 */
  6708. #define CAN_RI1R_RTR CAN_RI1R_RTR_Msk /*!< Remote Transmission Request */
  6709. #define CAN_RI1R_IDE_Pos (2U)
  6710. #define CAN_RI1R_IDE_Msk (0x1UL << CAN_RI1R_IDE_Pos) /*!< 0x00000004 */
  6711. #define CAN_RI1R_IDE CAN_RI1R_IDE_Msk /*!< Identifier Extension */
  6712. #define CAN_RI1R_EXID_Pos (3U)
  6713. #define CAN_RI1R_EXID_Msk (0x3FFFFUL << CAN_RI1R_EXID_Pos) /*!< 0x001FFFF8 */
  6714. #define CAN_RI1R_EXID CAN_RI1R_EXID_Msk /*!< Extended identifier */
  6715. #define CAN_RI1R_STID_Pos (21U)
  6716. #define CAN_RI1R_STID_Msk (0x7FFUL << CAN_RI1R_STID_Pos) /*!< 0xFFE00000 */
  6717. #define CAN_RI1R_STID CAN_RI1R_STID_Msk /*!< Standard Identifier or Extended Identifier */
  6718. /******************* Bit definition for CAN_RDT1R register ******************/
  6719. #define CAN_RDT1R_DLC_Pos (0U)
  6720. #define CAN_RDT1R_DLC_Msk (0xFUL << CAN_RDT1R_DLC_Pos) /*!< 0x0000000F */
  6721. #define CAN_RDT1R_DLC CAN_RDT1R_DLC_Msk /*!< Data Length Code */
  6722. #define CAN_RDT1R_FMI_Pos (8U)
  6723. #define CAN_RDT1R_FMI_Msk (0xFFUL << CAN_RDT1R_FMI_Pos) /*!< 0x0000FF00 */
  6724. #define CAN_RDT1R_FMI CAN_RDT1R_FMI_Msk /*!< Filter Match Index */
  6725. #define CAN_RDT1R_TIME_Pos (16U)
  6726. #define CAN_RDT1R_TIME_Msk (0xFFFFUL << CAN_RDT1R_TIME_Pos) /*!< 0xFFFF0000 */
  6727. #define CAN_RDT1R_TIME CAN_RDT1R_TIME_Msk /*!< Message Time Stamp */
  6728. /******************* Bit definition for CAN_RDL1R register ******************/
  6729. #define CAN_RDL1R_DATA0_Pos (0U)
  6730. #define CAN_RDL1R_DATA0_Msk (0xFFUL << CAN_RDL1R_DATA0_Pos) /*!< 0x000000FF */
  6731. #define CAN_RDL1R_DATA0 CAN_RDL1R_DATA0_Msk /*!< Data byte 0 */
  6732. #define CAN_RDL1R_DATA1_Pos (8U)
  6733. #define CAN_RDL1R_DATA1_Msk (0xFFUL << CAN_RDL1R_DATA1_Pos) /*!< 0x0000FF00 */
  6734. #define CAN_RDL1R_DATA1 CAN_RDL1R_DATA1_Msk /*!< Data byte 1 */
  6735. #define CAN_RDL1R_DATA2_Pos (16U)
  6736. #define CAN_RDL1R_DATA2_Msk (0xFFUL << CAN_RDL1R_DATA2_Pos) /*!< 0x00FF0000 */
  6737. #define CAN_RDL1R_DATA2 CAN_RDL1R_DATA2_Msk /*!< Data byte 2 */
  6738. #define CAN_RDL1R_DATA3_Pos (24U)
  6739. #define CAN_RDL1R_DATA3_Msk (0xFFUL << CAN_RDL1R_DATA3_Pos) /*!< 0xFF000000 */
  6740. #define CAN_RDL1R_DATA3 CAN_RDL1R_DATA3_Msk /*!< Data byte 3 */
  6741. /******************* Bit definition for CAN_RDH1R register ******************/
  6742. #define CAN_RDH1R_DATA4_Pos (0U)
  6743. #define CAN_RDH1R_DATA4_Msk (0xFFUL << CAN_RDH1R_DATA4_Pos) /*!< 0x000000FF */
  6744. #define CAN_RDH1R_DATA4 CAN_RDH1R_DATA4_Msk /*!< Data byte 4 */
  6745. #define CAN_RDH1R_DATA5_Pos (8U)
  6746. #define CAN_RDH1R_DATA5_Msk (0xFFUL << CAN_RDH1R_DATA5_Pos) /*!< 0x0000FF00 */
  6747. #define CAN_RDH1R_DATA5 CAN_RDH1R_DATA5_Msk /*!< Data byte 5 */
  6748. #define CAN_RDH1R_DATA6_Pos (16U)
  6749. #define CAN_RDH1R_DATA6_Msk (0xFFUL << CAN_RDH1R_DATA6_Pos) /*!< 0x00FF0000 */
  6750. #define CAN_RDH1R_DATA6 CAN_RDH1R_DATA6_Msk /*!< Data byte 6 */
  6751. #define CAN_RDH1R_DATA7_Pos (24U)
  6752. #define CAN_RDH1R_DATA7_Msk (0xFFUL << CAN_RDH1R_DATA7_Pos) /*!< 0xFF000000 */
  6753. #define CAN_RDH1R_DATA7 CAN_RDH1R_DATA7_Msk /*!< Data byte 7 */
  6754. /*!< CAN filter registers */
  6755. /******************* Bit definition for CAN_FMR register ********************/
  6756. #define CAN_FMR_FINIT_Pos (0U)
  6757. #define CAN_FMR_FINIT_Msk (0x1UL << CAN_FMR_FINIT_Pos) /*!< 0x00000001 */
  6758. #define CAN_FMR_FINIT CAN_FMR_FINIT_Msk /*!< Filter Init Mode */
  6759. #define CAN_FMR_CAN2SB_Pos (8U)
  6760. #define CAN_FMR_CAN2SB_Msk (0x3FUL << CAN_FMR_CAN2SB_Pos) /*!< 0x00003F00 */
  6761. #define CAN_FMR_CAN2SB CAN_FMR_CAN2SB_Msk /*!< CAN2 start bank */
  6762. /******************* Bit definition for CAN_FM1R register *******************/
  6763. #define CAN_FM1R_FBM_Pos (0U)
  6764. #define CAN_FM1R_FBM_Msk (0x3FFFUL << CAN_FM1R_FBM_Pos) /*!< 0x00003FFF */
  6765. #define CAN_FM1R_FBM CAN_FM1R_FBM_Msk /*!< Filter Mode */
  6766. #define CAN_FM1R_FBM0_Pos (0U)
  6767. #define CAN_FM1R_FBM0_Msk (0x1UL << CAN_FM1R_FBM0_Pos) /*!< 0x00000001 */
  6768. #define CAN_FM1R_FBM0 CAN_FM1R_FBM0_Msk /*!< Filter Init Mode for filter 0 */
  6769. #define CAN_FM1R_FBM1_Pos (1U)
  6770. #define CAN_FM1R_FBM1_Msk (0x1UL << CAN_FM1R_FBM1_Pos) /*!< 0x00000002 */
  6771. #define CAN_FM1R_FBM1 CAN_FM1R_FBM1_Msk /*!< Filter Init Mode for filter 1 */
  6772. #define CAN_FM1R_FBM2_Pos (2U)
  6773. #define CAN_FM1R_FBM2_Msk (0x1UL << CAN_FM1R_FBM2_Pos) /*!< 0x00000004 */
  6774. #define CAN_FM1R_FBM2 CAN_FM1R_FBM2_Msk /*!< Filter Init Mode for filter 2 */
  6775. #define CAN_FM1R_FBM3_Pos (3U)
  6776. #define CAN_FM1R_FBM3_Msk (0x1UL << CAN_FM1R_FBM3_Pos) /*!< 0x00000008 */
  6777. #define CAN_FM1R_FBM3 CAN_FM1R_FBM3_Msk /*!< Filter Init Mode for filter 3 */
  6778. #define CAN_FM1R_FBM4_Pos (4U)
  6779. #define CAN_FM1R_FBM4_Msk (0x1UL << CAN_FM1R_FBM4_Pos) /*!< 0x00000010 */
  6780. #define CAN_FM1R_FBM4 CAN_FM1R_FBM4_Msk /*!< Filter Init Mode for filter 4 */
  6781. #define CAN_FM1R_FBM5_Pos (5U)
  6782. #define CAN_FM1R_FBM5_Msk (0x1UL << CAN_FM1R_FBM5_Pos) /*!< 0x00000020 */
  6783. #define CAN_FM1R_FBM5 CAN_FM1R_FBM5_Msk /*!< Filter Init Mode for filter 5 */
  6784. #define CAN_FM1R_FBM6_Pos (6U)
  6785. #define CAN_FM1R_FBM6_Msk (0x1UL << CAN_FM1R_FBM6_Pos) /*!< 0x00000040 */
  6786. #define CAN_FM1R_FBM6 CAN_FM1R_FBM6_Msk /*!< Filter Init Mode for filter 6 */
  6787. #define CAN_FM1R_FBM7_Pos (7U)
  6788. #define CAN_FM1R_FBM7_Msk (0x1UL << CAN_FM1R_FBM7_Pos) /*!< 0x00000080 */
  6789. #define CAN_FM1R_FBM7 CAN_FM1R_FBM7_Msk /*!< Filter Init Mode for filter 7 */
  6790. #define CAN_FM1R_FBM8_Pos (8U)
  6791. #define CAN_FM1R_FBM8_Msk (0x1UL << CAN_FM1R_FBM8_Pos) /*!< 0x00000100 */
  6792. #define CAN_FM1R_FBM8 CAN_FM1R_FBM8_Msk /*!< Filter Init Mode for filter 8 */
  6793. #define CAN_FM1R_FBM9_Pos (9U)
  6794. #define CAN_FM1R_FBM9_Msk (0x1UL << CAN_FM1R_FBM9_Pos) /*!< 0x00000200 */
  6795. #define CAN_FM1R_FBM9 CAN_FM1R_FBM9_Msk /*!< Filter Init Mode for filter 9 */
  6796. #define CAN_FM1R_FBM10_Pos (10U)
  6797. #define CAN_FM1R_FBM10_Msk (0x1UL << CAN_FM1R_FBM10_Pos) /*!< 0x00000400 */
  6798. #define CAN_FM1R_FBM10 CAN_FM1R_FBM10_Msk /*!< Filter Init Mode for filter 10 */
  6799. #define CAN_FM1R_FBM11_Pos (11U)
  6800. #define CAN_FM1R_FBM11_Msk (0x1UL << CAN_FM1R_FBM11_Pos) /*!< 0x00000800 */
  6801. #define CAN_FM1R_FBM11 CAN_FM1R_FBM11_Msk /*!< Filter Init Mode for filter 11 */
  6802. #define CAN_FM1R_FBM12_Pos (12U)
  6803. #define CAN_FM1R_FBM12_Msk (0x1UL << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */
  6804. #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!< Filter Init Mode for filter 12 */
  6805. #define CAN_FM1R_FBM13_Pos (13U)
  6806. #define CAN_FM1R_FBM13_Msk (0x1UL << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */
  6807. #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!< Filter Init Mode for filter 13 */
  6808. /******************* Bit definition for CAN_FS1R register *******************/
  6809. #define CAN_FS1R_FSC_Pos (0U)
  6810. #define CAN_FS1R_FSC_Msk (0x3FFFUL << CAN_FS1R_FSC_Pos) /*!< 0x00003FFF */
  6811. #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!< Filter Scale Configuration */
  6812. #define CAN_FS1R_FSC0_Pos (0U)
  6813. #define CAN_FS1R_FSC0_Msk (0x1UL << CAN_FS1R_FSC0_Pos) /*!< 0x00000001 */
  6814. #define CAN_FS1R_FSC0 CAN_FS1R_FSC0_Msk /*!< Filter Scale Configuration for filter 0 */
  6815. #define CAN_FS1R_FSC1_Pos (1U)
  6816. #define CAN_FS1R_FSC1_Msk (0x1UL << CAN_FS1R_FSC1_Pos) /*!< 0x00000002 */
  6817. #define CAN_FS1R_FSC1 CAN_FS1R_FSC1_Msk /*!< Filter Scale Configuration for filter 1 */
  6818. #define CAN_FS1R_FSC2_Pos (2U)
  6819. #define CAN_FS1R_FSC2_Msk (0x1UL << CAN_FS1R_FSC2_Pos) /*!< 0x00000004 */
  6820. #define CAN_FS1R_FSC2 CAN_FS1R_FSC2_Msk /*!< Filter Scale Configuration for filter 2 */
  6821. #define CAN_FS1R_FSC3_Pos (3U)
  6822. #define CAN_FS1R_FSC3_Msk (0x1UL << CAN_FS1R_FSC3_Pos) /*!< 0x00000008 */
  6823. #define CAN_FS1R_FSC3 CAN_FS1R_FSC3_Msk /*!< Filter Scale Configuration for filter 3 */
  6824. #define CAN_FS1R_FSC4_Pos (4U)
  6825. #define CAN_FS1R_FSC4_Msk (0x1UL << CAN_FS1R_FSC4_Pos) /*!< 0x00000010 */
  6826. #define CAN_FS1R_FSC4 CAN_FS1R_FSC4_Msk /*!< Filter Scale Configuration for filter 4 */
  6827. #define CAN_FS1R_FSC5_Pos (5U)
  6828. #define CAN_FS1R_FSC5_Msk (0x1UL << CAN_FS1R_FSC5_Pos) /*!< 0x00000020 */
  6829. #define CAN_FS1R_FSC5 CAN_FS1R_FSC5_Msk /*!< Filter Scale Configuration for filter 5 */
  6830. #define CAN_FS1R_FSC6_Pos (6U)
  6831. #define CAN_FS1R_FSC6_Msk (0x1UL << CAN_FS1R_FSC6_Pos) /*!< 0x00000040 */
  6832. #define CAN_FS1R_FSC6 CAN_FS1R_FSC6_Msk /*!< Filter Scale Configuration for filter 6 */
  6833. #define CAN_FS1R_FSC7_Pos (7U)
  6834. #define CAN_FS1R_FSC7_Msk (0x1UL << CAN_FS1R_FSC7_Pos) /*!< 0x00000080 */
  6835. #define CAN_FS1R_FSC7 CAN_FS1R_FSC7_Msk /*!< Filter Scale Configuration for filter 7 */
  6836. #define CAN_FS1R_FSC8_Pos (8U)
  6837. #define CAN_FS1R_FSC8_Msk (0x1UL << CAN_FS1R_FSC8_Pos) /*!< 0x00000100 */
  6838. #define CAN_FS1R_FSC8 CAN_FS1R_FSC8_Msk /*!< Filter Scale Configuration for filter 8 */
  6839. #define CAN_FS1R_FSC9_Pos (9U)
  6840. #define CAN_FS1R_FSC9_Msk (0x1UL << CAN_FS1R_FSC9_Pos) /*!< 0x00000200 */
  6841. #define CAN_FS1R_FSC9 CAN_FS1R_FSC9_Msk /*!< Filter Scale Configuration for filter 9 */
  6842. #define CAN_FS1R_FSC10_Pos (10U)
  6843. #define CAN_FS1R_FSC10_Msk (0x1UL << CAN_FS1R_FSC10_Pos) /*!< 0x00000400 */
  6844. #define CAN_FS1R_FSC10 CAN_FS1R_FSC10_Msk /*!< Filter Scale Configuration for filter 10 */
  6845. #define CAN_FS1R_FSC11_Pos (11U)
  6846. #define CAN_FS1R_FSC11_Msk (0x1UL << CAN_FS1R_FSC11_Pos) /*!< 0x00000800 */
  6847. #define CAN_FS1R_FSC11 CAN_FS1R_FSC11_Msk /*!< Filter Scale Configuration for filter 11 */
  6848. #define CAN_FS1R_FSC12_Pos (12U)
  6849. #define CAN_FS1R_FSC12_Msk (0x1UL << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */
  6850. #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!< Filter Scale Configuration for filter 12 */
  6851. #define CAN_FS1R_FSC13_Pos (13U)
  6852. #define CAN_FS1R_FSC13_Msk (0x1UL << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */
  6853. #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!< Filter Scale Configuration for filter 13 */
  6854. /****************** Bit definition for CAN_FFA1R register *******************/
  6855. #define CAN_FFA1R_FFA_Pos (0U)
  6856. #define CAN_FFA1R_FFA_Msk (0x3FFFUL << CAN_FFA1R_FFA_Pos) /*!< 0x00003FFF */
  6857. #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!< Filter FIFO Assignment */
  6858. #define CAN_FFA1R_FFA0_Pos (0U)
  6859. #define CAN_FFA1R_FFA0_Msk (0x1UL << CAN_FFA1R_FFA0_Pos) /*!< 0x00000001 */
  6860. #define CAN_FFA1R_FFA0 CAN_FFA1R_FFA0_Msk /*!< Filter FIFO Assignment for filter 0 */
  6861. #define CAN_FFA1R_FFA1_Pos (1U)
  6862. #define CAN_FFA1R_FFA1_Msk (0x1UL << CAN_FFA1R_FFA1_Pos) /*!< 0x00000002 */
  6863. #define CAN_FFA1R_FFA1 CAN_FFA1R_FFA1_Msk /*!< Filter FIFO Assignment for filter 1 */
  6864. #define CAN_FFA1R_FFA2_Pos (2U)
  6865. #define CAN_FFA1R_FFA2_Msk (0x1UL << CAN_FFA1R_FFA2_Pos) /*!< 0x00000004 */
  6866. #define CAN_FFA1R_FFA2 CAN_FFA1R_FFA2_Msk /*!< Filter FIFO Assignment for filter 2 */
  6867. #define CAN_FFA1R_FFA3_Pos (3U)
  6868. #define CAN_FFA1R_FFA3_Msk (0x1UL << CAN_FFA1R_FFA3_Pos) /*!< 0x00000008 */
  6869. #define CAN_FFA1R_FFA3 CAN_FFA1R_FFA3_Msk /*!< Filter FIFO Assignment for filter 3 */
  6870. #define CAN_FFA1R_FFA4_Pos (4U)
  6871. #define CAN_FFA1R_FFA4_Msk (0x1UL << CAN_FFA1R_FFA4_Pos) /*!< 0x00000010 */
  6872. #define CAN_FFA1R_FFA4 CAN_FFA1R_FFA4_Msk /*!< Filter FIFO Assignment for filter 4 */
  6873. #define CAN_FFA1R_FFA5_Pos (5U)
  6874. #define CAN_FFA1R_FFA5_Msk (0x1UL << CAN_FFA1R_FFA5_Pos) /*!< 0x00000020 */
  6875. #define CAN_FFA1R_FFA5 CAN_FFA1R_FFA5_Msk /*!< Filter FIFO Assignment for filter 5 */
  6876. #define CAN_FFA1R_FFA6_Pos (6U)
  6877. #define CAN_FFA1R_FFA6_Msk (0x1UL << CAN_FFA1R_FFA6_Pos) /*!< 0x00000040 */
  6878. #define CAN_FFA1R_FFA6 CAN_FFA1R_FFA6_Msk /*!< Filter FIFO Assignment for filter 6 */
  6879. #define CAN_FFA1R_FFA7_Pos (7U)
  6880. #define CAN_FFA1R_FFA7_Msk (0x1UL << CAN_FFA1R_FFA7_Pos) /*!< 0x00000080 */
  6881. #define CAN_FFA1R_FFA7 CAN_FFA1R_FFA7_Msk /*!< Filter FIFO Assignment for filter 7 */
  6882. #define CAN_FFA1R_FFA8_Pos (8U)
  6883. #define CAN_FFA1R_FFA8_Msk (0x1UL << CAN_FFA1R_FFA8_Pos) /*!< 0x00000100 */
  6884. #define CAN_FFA1R_FFA8 CAN_FFA1R_FFA8_Msk /*!< Filter FIFO Assignment for filter 8 */
  6885. #define CAN_FFA1R_FFA9_Pos (9U)
  6886. #define CAN_FFA1R_FFA9_Msk (0x1UL << CAN_FFA1R_FFA9_Pos) /*!< 0x00000200 */
  6887. #define CAN_FFA1R_FFA9 CAN_FFA1R_FFA9_Msk /*!< Filter FIFO Assignment for filter 9 */
  6888. #define CAN_FFA1R_FFA10_Pos (10U)
  6889. #define CAN_FFA1R_FFA10_Msk (0x1UL << CAN_FFA1R_FFA10_Pos) /*!< 0x00000400 */
  6890. #define CAN_FFA1R_FFA10 CAN_FFA1R_FFA10_Msk /*!< Filter FIFO Assignment for filter 10 */
  6891. #define CAN_FFA1R_FFA11_Pos (11U)
  6892. #define CAN_FFA1R_FFA11_Msk (0x1UL << CAN_FFA1R_FFA11_Pos) /*!< 0x00000800 */
  6893. #define CAN_FFA1R_FFA11 CAN_FFA1R_FFA11_Msk /*!< Filter FIFO Assignment for filter 11 */
  6894. #define CAN_FFA1R_FFA12_Pos (12U)
  6895. #define CAN_FFA1R_FFA12_Msk (0x1UL << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */
  6896. #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!< Filter FIFO Assignment for filter 12 */
  6897. #define CAN_FFA1R_FFA13_Pos (13U)
  6898. #define CAN_FFA1R_FFA13_Msk (0x1UL << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */
  6899. #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!< Filter FIFO Assignment for filter 13 */
  6900. /******************* Bit definition for CAN_FA1R register *******************/
  6901. #define CAN_FA1R_FACT_Pos (0U)
  6902. #define CAN_FA1R_FACT_Msk (0x3FFFUL << CAN_FA1R_FACT_Pos) /*!< 0x00003FFF */
  6903. #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!< Filter Active */
  6904. #define CAN_FA1R_FACT0_Pos (0U)
  6905. #define CAN_FA1R_FACT0_Msk (0x1UL << CAN_FA1R_FACT0_Pos) /*!< 0x00000001 */
  6906. #define CAN_FA1R_FACT0 CAN_FA1R_FACT0_Msk /*!< Filter 0 Active */
  6907. #define CAN_FA1R_FACT1_Pos (1U)
  6908. #define CAN_FA1R_FACT1_Msk (0x1UL << CAN_FA1R_FACT1_Pos) /*!< 0x00000002 */
  6909. #define CAN_FA1R_FACT1 CAN_FA1R_FACT1_Msk /*!< Filter 1 Active */
  6910. #define CAN_FA1R_FACT2_Pos (2U)
  6911. #define CAN_FA1R_FACT2_Msk (0x1UL << CAN_FA1R_FACT2_Pos) /*!< 0x00000004 */
  6912. #define CAN_FA1R_FACT2 CAN_FA1R_FACT2_Msk /*!< Filter 2 Active */
  6913. #define CAN_FA1R_FACT3_Pos (3U)
  6914. #define CAN_FA1R_FACT3_Msk (0x1UL << CAN_FA1R_FACT3_Pos) /*!< 0x00000008 */
  6915. #define CAN_FA1R_FACT3 CAN_FA1R_FACT3_Msk /*!< Filter 3 Active */
  6916. #define CAN_FA1R_FACT4_Pos (4U)
  6917. #define CAN_FA1R_FACT4_Msk (0x1UL << CAN_FA1R_FACT4_Pos) /*!< 0x00000010 */
  6918. #define CAN_FA1R_FACT4 CAN_FA1R_FACT4_Msk /*!< Filter 4 Active */
  6919. #define CAN_FA1R_FACT5_Pos (5U)
  6920. #define CAN_FA1R_FACT5_Msk (0x1UL << CAN_FA1R_FACT5_Pos) /*!< 0x00000020 */
  6921. #define CAN_FA1R_FACT5 CAN_FA1R_FACT5_Msk /*!< Filter 5 Active */
  6922. #define CAN_FA1R_FACT6_Pos (6U)
  6923. #define CAN_FA1R_FACT6_Msk (0x1UL << CAN_FA1R_FACT6_Pos) /*!< 0x00000040 */
  6924. #define CAN_FA1R_FACT6 CAN_FA1R_FACT6_Msk /*!< Filter 6 Active */
  6925. #define CAN_FA1R_FACT7_Pos (7U)
  6926. #define CAN_FA1R_FACT7_Msk (0x1UL << CAN_FA1R_FACT7_Pos) /*!< 0x00000080 */
  6927. #define CAN_FA1R_FACT7 CAN_FA1R_FACT7_Msk /*!< Filter 7 Active */
  6928. #define CAN_FA1R_FACT8_Pos (8U)
  6929. #define CAN_FA1R_FACT8_Msk (0x1UL << CAN_FA1R_FACT8_Pos) /*!< 0x00000100 */
  6930. #define CAN_FA1R_FACT8 CAN_FA1R_FACT8_Msk /*!< Filter 8 Active */
  6931. #define CAN_FA1R_FACT9_Pos (9U)
  6932. #define CAN_FA1R_FACT9_Msk (0x1UL << CAN_FA1R_FACT9_Pos) /*!< 0x00000200 */
  6933. #define CAN_FA1R_FACT9 CAN_FA1R_FACT9_Msk /*!< Filter 9 Active */
  6934. #define CAN_FA1R_FACT10_Pos (10U)
  6935. #define CAN_FA1R_FACT10_Msk (0x1UL << CAN_FA1R_FACT10_Pos) /*!< 0x00000400 */
  6936. #define CAN_FA1R_FACT10 CAN_FA1R_FACT10_Msk /*!< Filter 10 Active */
  6937. #define CAN_FA1R_FACT11_Pos (11U)
  6938. #define CAN_FA1R_FACT11_Msk (0x1UL << CAN_FA1R_FACT11_Pos) /*!< 0x00000800 */
  6939. #define CAN_FA1R_FACT11 CAN_FA1R_FACT11_Msk /*!< Filter 11 Active */
  6940. #define CAN_FA1R_FACT12_Pos (12U)
  6941. #define CAN_FA1R_FACT12_Msk (0x1UL << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */
  6942. #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!< Filter 12 Active */
  6943. #define CAN_FA1R_FACT13_Pos (13U)
  6944. #define CAN_FA1R_FACT13_Msk (0x1UL << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */
  6945. #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!< Filter 13 Active */
  6946. /******************* Bit definition for CAN_F0R1 register *******************/
  6947. #define CAN_F0R1_FB0_Pos (0U)
  6948. #define CAN_F0R1_FB0_Msk (0x1UL << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */
  6949. #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!< Filter bit 0 */
  6950. #define CAN_F0R1_FB1_Pos (1U)
  6951. #define CAN_F0R1_FB1_Msk (0x1UL << CAN_F0R1_FB1_Pos) /*!< 0x00000002 */
  6952. #define CAN_F0R1_FB1 CAN_F0R1_FB1_Msk /*!< Filter bit 1 */
  6953. #define CAN_F0R1_FB2_Pos (2U)
  6954. #define CAN_F0R1_FB2_Msk (0x1UL << CAN_F0R1_FB2_Pos) /*!< 0x00000004 */
  6955. #define CAN_F0R1_FB2 CAN_F0R1_FB2_Msk /*!< Filter bit 2 */
  6956. #define CAN_F0R1_FB3_Pos (3U)
  6957. #define CAN_F0R1_FB3_Msk (0x1UL << CAN_F0R1_FB3_Pos) /*!< 0x00000008 */
  6958. #define CAN_F0R1_FB3 CAN_F0R1_FB3_Msk /*!< Filter bit 3 */
  6959. #define CAN_F0R1_FB4_Pos (4U)
  6960. #define CAN_F0R1_FB4_Msk (0x1UL << CAN_F0R1_FB4_Pos) /*!< 0x00000010 */
  6961. #define CAN_F0R1_FB4 CAN_F0R1_FB4_Msk /*!< Filter bit 4 */
  6962. #define CAN_F0R1_FB5_Pos (5U)
  6963. #define CAN_F0R1_FB5_Msk (0x1UL << CAN_F0R1_FB5_Pos) /*!< 0x00000020 */
  6964. #define CAN_F0R1_FB5 CAN_F0R1_FB5_Msk /*!< Filter bit 5 */
  6965. #define CAN_F0R1_FB6_Pos (6U)
  6966. #define CAN_F0R1_FB6_Msk (0x1UL << CAN_F0R1_FB6_Pos) /*!< 0x00000040 */
  6967. #define CAN_F0R1_FB6 CAN_F0R1_FB6_Msk /*!< Filter bit 6 */
  6968. #define CAN_F0R1_FB7_Pos (7U)
  6969. #define CAN_F0R1_FB7_Msk (0x1UL << CAN_F0R1_FB7_Pos) /*!< 0x00000080 */
  6970. #define CAN_F0R1_FB7 CAN_F0R1_FB7_Msk /*!< Filter bit 7 */
  6971. #define CAN_F0R1_FB8_Pos (8U)
  6972. #define CAN_F0R1_FB8_Msk (0x1UL << CAN_F0R1_FB8_Pos) /*!< 0x00000100 */
  6973. #define CAN_F0R1_FB8 CAN_F0R1_FB8_Msk /*!< Filter bit 8 */
  6974. #define CAN_F0R1_FB9_Pos (9U)
  6975. #define CAN_F0R1_FB9_Msk (0x1UL << CAN_F0R1_FB9_Pos) /*!< 0x00000200 */
  6976. #define CAN_F0R1_FB9 CAN_F0R1_FB9_Msk /*!< Filter bit 9 */
  6977. #define CAN_F0R1_FB10_Pos (10U)
  6978. #define CAN_F0R1_FB10_Msk (0x1UL << CAN_F0R1_FB10_Pos) /*!< 0x00000400 */
  6979. #define CAN_F0R1_FB10 CAN_F0R1_FB10_Msk /*!< Filter bit 10 */
  6980. #define CAN_F0R1_FB11_Pos (11U)
  6981. #define CAN_F0R1_FB11_Msk (0x1UL << CAN_F0R1_FB11_Pos) /*!< 0x00000800 */
  6982. #define CAN_F0R1_FB11 CAN_F0R1_FB11_Msk /*!< Filter bit 11 */
  6983. #define CAN_F0R1_FB12_Pos (12U)
  6984. #define CAN_F0R1_FB12_Msk (0x1UL << CAN_F0R1_FB12_Pos) /*!< 0x00001000 */
  6985. #define CAN_F0R1_FB12 CAN_F0R1_FB12_Msk /*!< Filter bit 12 */
  6986. #define CAN_F0R1_FB13_Pos (13U)
  6987. #define CAN_F0R1_FB13_Msk (0x1UL << CAN_F0R1_FB13_Pos) /*!< 0x00002000 */
  6988. #define CAN_F0R1_FB13 CAN_F0R1_FB13_Msk /*!< Filter bit 13 */
  6989. #define CAN_F0R1_FB14_Pos (14U)
  6990. #define CAN_F0R1_FB14_Msk (0x1UL << CAN_F0R1_FB14_Pos) /*!< 0x00004000 */
  6991. #define CAN_F0R1_FB14 CAN_F0R1_FB14_Msk /*!< Filter bit 14 */
  6992. #define CAN_F0R1_FB15_Pos (15U)
  6993. #define CAN_F0R1_FB15_Msk (0x1UL << CAN_F0R1_FB15_Pos) /*!< 0x00008000 */
  6994. #define CAN_F0R1_FB15 CAN_F0R1_FB15_Msk /*!< Filter bit 15 */
  6995. #define CAN_F0R1_FB16_Pos (16U)
  6996. #define CAN_F0R1_FB16_Msk (0x1UL << CAN_F0R1_FB16_Pos) /*!< 0x00010000 */
  6997. #define CAN_F0R1_FB16 CAN_F0R1_FB16_Msk /*!< Filter bit 16 */
  6998. #define CAN_F0R1_FB17_Pos (17U)
  6999. #define CAN_F0R1_FB17_Msk (0x1UL << CAN_F0R1_FB17_Pos) /*!< 0x00020000 */
  7000. #define CAN_F0R1_FB17 CAN_F0R1_FB17_Msk /*!< Filter bit 17 */
  7001. #define CAN_F0R1_FB18_Pos (18U)
  7002. #define CAN_F0R1_FB18_Msk (0x1UL << CAN_F0R1_FB18_Pos) /*!< 0x00040000 */
  7003. #define CAN_F0R1_FB18 CAN_F0R1_FB18_Msk /*!< Filter bit 18 */
  7004. #define CAN_F0R1_FB19_Pos (19U)
  7005. #define CAN_F0R1_FB19_Msk (0x1UL << CAN_F0R1_FB19_Pos) /*!< 0x00080000 */
  7006. #define CAN_F0R1_FB19 CAN_F0R1_FB19_Msk /*!< Filter bit 19 */
  7007. #define CAN_F0R1_FB20_Pos (20U)
  7008. #define CAN_F0R1_FB20_Msk (0x1UL << CAN_F0R1_FB20_Pos) /*!< 0x00100000 */
  7009. #define CAN_F0R1_FB20 CAN_F0R1_FB20_Msk /*!< Filter bit 20 */
  7010. #define CAN_F0R1_FB21_Pos (21U)
  7011. #define CAN_F0R1_FB21_Msk (0x1UL << CAN_F0R1_FB21_Pos) /*!< 0x00200000 */
  7012. #define CAN_F0R1_FB21 CAN_F0R1_FB21_Msk /*!< Filter bit 21 */
  7013. #define CAN_F0R1_FB22_Pos (22U)
  7014. #define CAN_F0R1_FB22_Msk (0x1UL << CAN_F0R1_FB22_Pos) /*!< 0x00400000 */
  7015. #define CAN_F0R1_FB22 CAN_F0R1_FB22_Msk /*!< Filter bit 22 */
  7016. #define CAN_F0R1_FB23_Pos (23U)
  7017. #define CAN_F0R1_FB23_Msk (0x1UL << CAN_F0R1_FB23_Pos) /*!< 0x00800000 */
  7018. #define CAN_F0R1_FB23 CAN_F0R1_FB23_Msk /*!< Filter bit 23 */
  7019. #define CAN_F0R1_FB24_Pos (24U)
  7020. #define CAN_F0R1_FB24_Msk (0x1UL << CAN_F0R1_FB24_Pos) /*!< 0x01000000 */
  7021. #define CAN_F0R1_FB24 CAN_F0R1_FB24_Msk /*!< Filter bit 24 */
  7022. #define CAN_F0R1_FB25_Pos (25U)
  7023. #define CAN_F0R1_FB25_Msk (0x1UL << CAN_F0R1_FB25_Pos) /*!< 0x02000000 */
  7024. #define CAN_F0R1_FB25 CAN_F0R1_FB25_Msk /*!< Filter bit 25 */
  7025. #define CAN_F0R1_FB26_Pos (26U)
  7026. #define CAN_F0R1_FB26_Msk (0x1UL << CAN_F0R1_FB26_Pos) /*!< 0x04000000 */
  7027. #define CAN_F0R1_FB26 CAN_F0R1_FB26_Msk /*!< Filter bit 26 */
  7028. #define CAN_F0R1_FB27_Pos (27U)
  7029. #define CAN_F0R1_FB27_Msk (0x1UL << CAN_F0R1_FB27_Pos) /*!< 0x08000000 */
  7030. #define CAN_F0R1_FB27 CAN_F0R1_FB27_Msk /*!< Filter bit 27 */
  7031. #define CAN_F0R1_FB28_Pos (28U)
  7032. #define CAN_F0R1_FB28_Msk (0x1UL << CAN_F0R1_FB28_Pos) /*!< 0x10000000 */
  7033. #define CAN_F0R1_FB28 CAN_F0R1_FB28_Msk /*!< Filter bit 28 */
  7034. #define CAN_F0R1_FB29_Pos (29U)
  7035. #define CAN_F0R1_FB29_Msk (0x1UL << CAN_F0R1_FB29_Pos) /*!< 0x20000000 */
  7036. #define CAN_F0R1_FB29 CAN_F0R1_FB29_Msk /*!< Filter bit 29 */
  7037. #define CAN_F0R1_FB30_Pos (30U)
  7038. #define CAN_F0R1_FB30_Msk (0x1UL << CAN_F0R1_FB30_Pos) /*!< 0x40000000 */
  7039. #define CAN_F0R1_FB30 CAN_F0R1_FB30_Msk /*!< Filter bit 30 */
  7040. #define CAN_F0R1_FB31_Pos (31U)
  7041. #define CAN_F0R1_FB31_Msk (0x1UL << CAN_F0R1_FB31_Pos) /*!< 0x80000000 */
  7042. #define CAN_F0R1_FB31 CAN_F0R1_FB31_Msk /*!< Filter bit 31 */
  7043. /******************* Bit definition for CAN_F1R1 register *******************/
  7044. #define CAN_F1R1_FB0_Pos (0U)
  7045. #define CAN_F1R1_FB0_Msk (0x1UL << CAN_F1R1_FB0_Pos) /*!< 0x00000001 */
  7046. #define CAN_F1R1_FB0 CAN_F1R1_FB0_Msk /*!< Filter bit 0 */
  7047. #define CAN_F1R1_FB1_Pos (1U)
  7048. #define CAN_F1R1_FB1_Msk (0x1UL << CAN_F1R1_FB1_Pos) /*!< 0x00000002 */
  7049. #define CAN_F1R1_FB1 CAN_F1R1_FB1_Msk /*!< Filter bit 1 */
  7050. #define CAN_F1R1_FB2_Pos (2U)
  7051. #define CAN_F1R1_FB2_Msk (0x1UL << CAN_F1R1_FB2_Pos) /*!< 0x00000004 */
  7052. #define CAN_F1R1_FB2 CAN_F1R1_FB2_Msk /*!< Filter bit 2 */
  7053. #define CAN_F1R1_FB3_Pos (3U)
  7054. #define CAN_F1R1_FB3_Msk (0x1UL << CAN_F1R1_FB3_Pos) /*!< 0x00000008 */
  7055. #define CAN_F1R1_FB3 CAN_F1R1_FB3_Msk /*!< Filter bit 3 */
  7056. #define CAN_F1R1_FB4_Pos (4U)
  7057. #define CAN_F1R1_FB4_Msk (0x1UL << CAN_F1R1_FB4_Pos) /*!< 0x00000010 */
  7058. #define CAN_F1R1_FB4 CAN_F1R1_FB4_Msk /*!< Filter bit 4 */
  7059. #define CAN_F1R1_FB5_Pos (5U)
  7060. #define CAN_F1R1_FB5_Msk (0x1UL << CAN_F1R1_FB5_Pos) /*!< 0x00000020 */
  7061. #define CAN_F1R1_FB5 CAN_F1R1_FB5_Msk /*!< Filter bit 5 */
  7062. #define CAN_F1R1_FB6_Pos (6U)
  7063. #define CAN_F1R1_FB6_Msk (0x1UL << CAN_F1R1_FB6_Pos) /*!< 0x00000040 */
  7064. #define CAN_F1R1_FB6 CAN_F1R1_FB6_Msk /*!< Filter bit 6 */
  7065. #define CAN_F1R1_FB7_Pos (7U)
  7066. #define CAN_F1R1_FB7_Msk (0x1UL << CAN_F1R1_FB7_Pos) /*!< 0x00000080 */
  7067. #define CAN_F1R1_FB7 CAN_F1R1_FB7_Msk /*!< Filter bit 7 */
  7068. #define CAN_F1R1_FB8_Pos (8U)
  7069. #define CAN_F1R1_FB8_Msk (0x1UL << CAN_F1R1_FB8_Pos) /*!< 0x00000100 */
  7070. #define CAN_F1R1_FB8 CAN_F1R1_FB8_Msk /*!< Filter bit 8 */
  7071. #define CAN_F1R1_FB9_Pos (9U)
  7072. #define CAN_F1R1_FB9_Msk (0x1UL << CAN_F1R1_FB9_Pos) /*!< 0x00000200 */
  7073. #define CAN_F1R1_FB9 CAN_F1R1_FB9_Msk /*!< Filter bit 9 */
  7074. #define CAN_F1R1_FB10_Pos (10U)
  7075. #define CAN_F1R1_FB10_Msk (0x1UL << CAN_F1R1_FB10_Pos) /*!< 0x00000400 */
  7076. #define CAN_F1R1_FB10 CAN_F1R1_FB10_Msk /*!< Filter bit 10 */
  7077. #define CAN_F1R1_FB11_Pos (11U)
  7078. #define CAN_F1R1_FB11_Msk (0x1UL << CAN_F1R1_FB11_Pos) /*!< 0x00000800 */
  7079. #define CAN_F1R1_FB11 CAN_F1R1_FB11_Msk /*!< Filter bit 11 */
  7080. #define CAN_F1R1_FB12_Pos (12U)
  7081. #define CAN_F1R1_FB12_Msk (0x1UL << CAN_F1R1_FB12_Pos) /*!< 0x00001000 */
  7082. #define CAN_F1R1_FB12 CAN_F1R1_FB12_Msk /*!< Filter bit 12 */
  7083. #define CAN_F1R1_FB13_Pos (13U)
  7084. #define CAN_F1R1_FB13_Msk (0x1UL << CAN_F1R1_FB13_Pos) /*!< 0x00002000 */
  7085. #define CAN_F1R1_FB13 CAN_F1R1_FB13_Msk /*!< Filter bit 13 */
  7086. #define CAN_F1R1_FB14_Pos (14U)
  7087. #define CAN_F1R1_FB14_Msk (0x1UL << CAN_F1R1_FB14_Pos) /*!< 0x00004000 */
  7088. #define CAN_F1R1_FB14 CAN_F1R1_FB14_Msk /*!< Filter bit 14 */
  7089. #define CAN_F1R1_FB15_Pos (15U)
  7090. #define CAN_F1R1_FB15_Msk (0x1UL << CAN_F1R1_FB15_Pos) /*!< 0x00008000 */
  7091. #define CAN_F1R1_FB15 CAN_F1R1_FB15_Msk /*!< Filter bit 15 */
  7092. #define CAN_F1R1_FB16_Pos (16U)
  7093. #define CAN_F1R1_FB16_Msk (0x1UL << CAN_F1R1_FB16_Pos) /*!< 0x00010000 */
  7094. #define CAN_F1R1_FB16 CAN_F1R1_FB16_Msk /*!< Filter bit 16 */
  7095. #define CAN_F1R1_FB17_Pos (17U)
  7096. #define CAN_F1R1_FB17_Msk (0x1UL << CAN_F1R1_FB17_Pos) /*!< 0x00020000 */
  7097. #define CAN_F1R1_FB17 CAN_F1R1_FB17_Msk /*!< Filter bit 17 */
  7098. #define CAN_F1R1_FB18_Pos (18U)
  7099. #define CAN_F1R1_FB18_Msk (0x1UL << CAN_F1R1_FB18_Pos) /*!< 0x00040000 */
  7100. #define CAN_F1R1_FB18 CAN_F1R1_FB18_Msk /*!< Filter bit 18 */
  7101. #define CAN_F1R1_FB19_Pos (19U)
  7102. #define CAN_F1R1_FB19_Msk (0x1UL << CAN_F1R1_FB19_Pos) /*!< 0x00080000 */
  7103. #define CAN_F1R1_FB19 CAN_F1R1_FB19_Msk /*!< Filter bit 19 */
  7104. #define CAN_F1R1_FB20_Pos (20U)
  7105. #define CAN_F1R1_FB20_Msk (0x1UL << CAN_F1R1_FB20_Pos) /*!< 0x00100000 */
  7106. #define CAN_F1R1_FB20 CAN_F1R1_FB20_Msk /*!< Filter bit 20 */
  7107. #define CAN_F1R1_FB21_Pos (21U)
  7108. #define CAN_F1R1_FB21_Msk (0x1UL << CAN_F1R1_FB21_Pos) /*!< 0x00200000 */
  7109. #define CAN_F1R1_FB21 CAN_F1R1_FB21_Msk /*!< Filter bit 21 */
  7110. #define CAN_F1R1_FB22_Pos (22U)
  7111. #define CAN_F1R1_FB22_Msk (0x1UL << CAN_F1R1_FB22_Pos) /*!< 0x00400000 */
  7112. #define CAN_F1R1_FB22 CAN_F1R1_FB22_Msk /*!< Filter bit 22 */
  7113. #define CAN_F1R1_FB23_Pos (23U)
  7114. #define CAN_F1R1_FB23_Msk (0x1UL << CAN_F1R1_FB23_Pos) /*!< 0x00800000 */
  7115. #define CAN_F1R1_FB23 CAN_F1R1_FB23_Msk /*!< Filter bit 23 */
  7116. #define CAN_F1R1_FB24_Pos (24U)
  7117. #define CAN_F1R1_FB24_Msk (0x1UL << CAN_F1R1_FB24_Pos) /*!< 0x01000000 */
  7118. #define CAN_F1R1_FB24 CAN_F1R1_FB24_Msk /*!< Filter bit 24 */
  7119. #define CAN_F1R1_FB25_Pos (25U)
  7120. #define CAN_F1R1_FB25_Msk (0x1UL << CAN_F1R1_FB25_Pos) /*!< 0x02000000 */
  7121. #define CAN_F1R1_FB25 CAN_F1R1_FB25_Msk /*!< Filter bit 25 */
  7122. #define CAN_F1R1_FB26_Pos (26U)
  7123. #define CAN_F1R1_FB26_Msk (0x1UL << CAN_F1R1_FB26_Pos) /*!< 0x04000000 */
  7124. #define CAN_F1R1_FB26 CAN_F1R1_FB26_Msk /*!< Filter bit 26 */
  7125. #define CAN_F1R1_FB27_Pos (27U)
  7126. #define CAN_F1R1_FB27_Msk (0x1UL << CAN_F1R1_FB27_Pos) /*!< 0x08000000 */
  7127. #define CAN_F1R1_FB27 CAN_F1R1_FB27_Msk /*!< Filter bit 27 */
  7128. #define CAN_F1R1_FB28_Pos (28U)
  7129. #define CAN_F1R1_FB28_Msk (0x1UL << CAN_F1R1_FB28_Pos) /*!< 0x10000000 */
  7130. #define CAN_F1R1_FB28 CAN_F1R1_FB28_Msk /*!< Filter bit 28 */
  7131. #define CAN_F1R1_FB29_Pos (29U)
  7132. #define CAN_F1R1_FB29_Msk (0x1UL << CAN_F1R1_FB29_Pos) /*!< 0x20000000 */
  7133. #define CAN_F1R1_FB29 CAN_F1R1_FB29_Msk /*!< Filter bit 29 */
  7134. #define CAN_F1R1_FB30_Pos (30U)
  7135. #define CAN_F1R1_FB30_Msk (0x1UL << CAN_F1R1_FB30_Pos) /*!< 0x40000000 */
  7136. #define CAN_F1R1_FB30 CAN_F1R1_FB30_Msk /*!< Filter bit 30 */
  7137. #define CAN_F1R1_FB31_Pos (31U)
  7138. #define CAN_F1R1_FB31_Msk (0x1UL << CAN_F1R1_FB31_Pos) /*!< 0x80000000 */
  7139. #define CAN_F1R1_FB31 CAN_F1R1_FB31_Msk /*!< Filter bit 31 */
  7140. /******************* Bit definition for CAN_F2R1 register *******************/
  7141. #define CAN_F2R1_FB0_Pos (0U)
  7142. #define CAN_F2R1_FB0_Msk (0x1UL << CAN_F2R1_FB0_Pos) /*!< 0x00000001 */
  7143. #define CAN_F2R1_FB0 CAN_F2R1_FB0_Msk /*!< Filter bit 0 */
  7144. #define CAN_F2R1_FB1_Pos (1U)
  7145. #define CAN_F2R1_FB1_Msk (0x1UL << CAN_F2R1_FB1_Pos) /*!< 0x00000002 */
  7146. #define CAN_F2R1_FB1 CAN_F2R1_FB1_Msk /*!< Filter bit 1 */
  7147. #define CAN_F2R1_FB2_Pos (2U)
  7148. #define CAN_F2R1_FB2_Msk (0x1UL << CAN_F2R1_FB2_Pos) /*!< 0x00000004 */
  7149. #define CAN_F2R1_FB2 CAN_F2R1_FB2_Msk /*!< Filter bit 2 */
  7150. #define CAN_F2R1_FB3_Pos (3U)
  7151. #define CAN_F2R1_FB3_Msk (0x1UL << CAN_F2R1_FB3_Pos) /*!< 0x00000008 */
  7152. #define CAN_F2R1_FB3 CAN_F2R1_FB3_Msk /*!< Filter bit 3 */
  7153. #define CAN_F2R1_FB4_Pos (4U)
  7154. #define CAN_F2R1_FB4_Msk (0x1UL << CAN_F2R1_FB4_Pos) /*!< 0x00000010 */
  7155. #define CAN_F2R1_FB4 CAN_F2R1_FB4_Msk /*!< Filter bit 4 */
  7156. #define CAN_F2R1_FB5_Pos (5U)
  7157. #define CAN_F2R1_FB5_Msk (0x1UL << CAN_F2R1_FB5_Pos) /*!< 0x00000020 */
  7158. #define CAN_F2R1_FB5 CAN_F2R1_FB5_Msk /*!< Filter bit 5 */
  7159. #define CAN_F2R1_FB6_Pos (6U)
  7160. #define CAN_F2R1_FB6_Msk (0x1UL << CAN_F2R1_FB6_Pos) /*!< 0x00000040 */
  7161. #define CAN_F2R1_FB6 CAN_F2R1_FB6_Msk /*!< Filter bit 6 */
  7162. #define CAN_F2R1_FB7_Pos (7U)
  7163. #define CAN_F2R1_FB7_Msk (0x1UL << CAN_F2R1_FB7_Pos) /*!< 0x00000080 */
  7164. #define CAN_F2R1_FB7 CAN_F2R1_FB7_Msk /*!< Filter bit 7 */
  7165. #define CAN_F2R1_FB8_Pos (8U)
  7166. #define CAN_F2R1_FB8_Msk (0x1UL << CAN_F2R1_FB8_Pos) /*!< 0x00000100 */
  7167. #define CAN_F2R1_FB8 CAN_F2R1_FB8_Msk /*!< Filter bit 8 */
  7168. #define CAN_F2R1_FB9_Pos (9U)
  7169. #define CAN_F2R1_FB9_Msk (0x1UL << CAN_F2R1_FB9_Pos) /*!< 0x00000200 */
  7170. #define CAN_F2R1_FB9 CAN_F2R1_FB9_Msk /*!< Filter bit 9 */
  7171. #define CAN_F2R1_FB10_Pos (10U)
  7172. #define CAN_F2R1_FB10_Msk (0x1UL << CAN_F2R1_FB10_Pos) /*!< 0x00000400 */
  7173. #define CAN_F2R1_FB10 CAN_F2R1_FB10_Msk /*!< Filter bit 10 */
  7174. #define CAN_F2R1_FB11_Pos (11U)
  7175. #define CAN_F2R1_FB11_Msk (0x1UL << CAN_F2R1_FB11_Pos) /*!< 0x00000800 */
  7176. #define CAN_F2R1_FB11 CAN_F2R1_FB11_Msk /*!< Filter bit 11 */
  7177. #define CAN_F2R1_FB12_Pos (12U)
  7178. #define CAN_F2R1_FB12_Msk (0x1UL << CAN_F2R1_FB12_Pos) /*!< 0x00001000 */
  7179. #define CAN_F2R1_FB12 CAN_F2R1_FB12_Msk /*!< Filter bit 12 */
  7180. #define CAN_F2R1_FB13_Pos (13U)
  7181. #define CAN_F2R1_FB13_Msk (0x1UL << CAN_F2R1_FB13_Pos) /*!< 0x00002000 */
  7182. #define CAN_F2R1_FB13 CAN_F2R1_FB13_Msk /*!< Filter bit 13 */
  7183. #define CAN_F2R1_FB14_Pos (14U)
  7184. #define CAN_F2R1_FB14_Msk (0x1UL << CAN_F2R1_FB14_Pos) /*!< 0x00004000 */
  7185. #define CAN_F2R1_FB14 CAN_F2R1_FB14_Msk /*!< Filter bit 14 */
  7186. #define CAN_F2R1_FB15_Pos (15U)
  7187. #define CAN_F2R1_FB15_Msk (0x1UL << CAN_F2R1_FB15_Pos) /*!< 0x00008000 */
  7188. #define CAN_F2R1_FB15 CAN_F2R1_FB15_Msk /*!< Filter bit 15 */
  7189. #define CAN_F2R1_FB16_Pos (16U)
  7190. #define CAN_F2R1_FB16_Msk (0x1UL << CAN_F2R1_FB16_Pos) /*!< 0x00010000 */
  7191. #define CAN_F2R1_FB16 CAN_F2R1_FB16_Msk /*!< Filter bit 16 */
  7192. #define CAN_F2R1_FB17_Pos (17U)
  7193. #define CAN_F2R1_FB17_Msk (0x1UL << CAN_F2R1_FB17_Pos) /*!< 0x00020000 */
  7194. #define CAN_F2R1_FB17 CAN_F2R1_FB17_Msk /*!< Filter bit 17 */
  7195. #define CAN_F2R1_FB18_Pos (18U)
  7196. #define CAN_F2R1_FB18_Msk (0x1UL << CAN_F2R1_FB18_Pos) /*!< 0x00040000 */
  7197. #define CAN_F2R1_FB18 CAN_F2R1_FB18_Msk /*!< Filter bit 18 */
  7198. #define CAN_F2R1_FB19_Pos (19U)
  7199. #define CAN_F2R1_FB19_Msk (0x1UL << CAN_F2R1_FB19_Pos) /*!< 0x00080000 */
  7200. #define CAN_F2R1_FB19 CAN_F2R1_FB19_Msk /*!< Filter bit 19 */
  7201. #define CAN_F2R1_FB20_Pos (20U)
  7202. #define CAN_F2R1_FB20_Msk (0x1UL << CAN_F2R1_FB20_Pos) /*!< 0x00100000 */
  7203. #define CAN_F2R1_FB20 CAN_F2R1_FB20_Msk /*!< Filter bit 20 */
  7204. #define CAN_F2R1_FB21_Pos (21U)
  7205. #define CAN_F2R1_FB21_Msk (0x1UL << CAN_F2R1_FB21_Pos) /*!< 0x00200000 */
  7206. #define CAN_F2R1_FB21 CAN_F2R1_FB21_Msk /*!< Filter bit 21 */
  7207. #define CAN_F2R1_FB22_Pos (22U)
  7208. #define CAN_F2R1_FB22_Msk (0x1UL << CAN_F2R1_FB22_Pos) /*!< 0x00400000 */
  7209. #define CAN_F2R1_FB22 CAN_F2R1_FB22_Msk /*!< Filter bit 22 */
  7210. #define CAN_F2R1_FB23_Pos (23U)
  7211. #define CAN_F2R1_FB23_Msk (0x1UL << CAN_F2R1_FB23_Pos) /*!< 0x00800000 */
  7212. #define CAN_F2R1_FB23 CAN_F2R1_FB23_Msk /*!< Filter bit 23 */
  7213. #define CAN_F2R1_FB24_Pos (24U)
  7214. #define CAN_F2R1_FB24_Msk (0x1UL << CAN_F2R1_FB24_Pos) /*!< 0x01000000 */
  7215. #define CAN_F2R1_FB24 CAN_F2R1_FB24_Msk /*!< Filter bit 24 */
  7216. #define CAN_F2R1_FB25_Pos (25U)
  7217. #define CAN_F2R1_FB25_Msk (0x1UL << CAN_F2R1_FB25_Pos) /*!< 0x02000000 */
  7218. #define CAN_F2R1_FB25 CAN_F2R1_FB25_Msk /*!< Filter bit 25 */
  7219. #define CAN_F2R1_FB26_Pos (26U)
  7220. #define CAN_F2R1_FB26_Msk (0x1UL << CAN_F2R1_FB26_Pos) /*!< 0x04000000 */
  7221. #define CAN_F2R1_FB26 CAN_F2R1_FB26_Msk /*!< Filter bit 26 */
  7222. #define CAN_F2R1_FB27_Pos (27U)
  7223. #define CAN_F2R1_FB27_Msk (0x1UL << CAN_F2R1_FB27_Pos) /*!< 0x08000000 */
  7224. #define CAN_F2R1_FB27 CAN_F2R1_FB27_Msk /*!< Filter bit 27 */
  7225. #define CAN_F2R1_FB28_Pos (28U)
  7226. #define CAN_F2R1_FB28_Msk (0x1UL << CAN_F2R1_FB28_Pos) /*!< 0x10000000 */
  7227. #define CAN_F2R1_FB28 CAN_F2R1_FB28_Msk /*!< Filter bit 28 */
  7228. #define CAN_F2R1_FB29_Pos (29U)
  7229. #define CAN_F2R1_FB29_Msk (0x1UL << CAN_F2R1_FB29_Pos) /*!< 0x20000000 */
  7230. #define CAN_F2R1_FB29 CAN_F2R1_FB29_Msk /*!< Filter bit 29 */
  7231. #define CAN_F2R1_FB30_Pos (30U)
  7232. #define CAN_F2R1_FB30_Msk (0x1UL << CAN_F2R1_FB30_Pos) /*!< 0x40000000 */
  7233. #define CAN_F2R1_FB30 CAN_F2R1_FB30_Msk /*!< Filter bit 30 */
  7234. #define CAN_F2R1_FB31_Pos (31U)
  7235. #define CAN_F2R1_FB31_Msk (0x1UL << CAN_F2R1_FB31_Pos) /*!< 0x80000000 */
  7236. #define CAN_F2R1_FB31 CAN_F2R1_FB31_Msk /*!< Filter bit 31 */
  7237. /******************* Bit definition for CAN_F3R1 register *******************/
  7238. #define CAN_F3R1_FB0_Pos (0U)
  7239. #define CAN_F3R1_FB0_Msk (0x1UL << CAN_F3R1_FB0_Pos) /*!< 0x00000001 */
  7240. #define CAN_F3R1_FB0 CAN_F3R1_FB0_Msk /*!< Filter bit 0 */
  7241. #define CAN_F3R1_FB1_Pos (1U)
  7242. #define CAN_F3R1_FB1_Msk (0x1UL << CAN_F3R1_FB1_Pos) /*!< 0x00000002 */
  7243. #define CAN_F3R1_FB1 CAN_F3R1_FB1_Msk /*!< Filter bit 1 */
  7244. #define CAN_F3R1_FB2_Pos (2U)
  7245. #define CAN_F3R1_FB2_Msk (0x1UL << CAN_F3R1_FB2_Pos) /*!< 0x00000004 */
  7246. #define CAN_F3R1_FB2 CAN_F3R1_FB2_Msk /*!< Filter bit 2 */
  7247. #define CAN_F3R1_FB3_Pos (3U)
  7248. #define CAN_F3R1_FB3_Msk (0x1UL << CAN_F3R1_FB3_Pos) /*!< 0x00000008 */
  7249. #define CAN_F3R1_FB3 CAN_F3R1_FB3_Msk /*!< Filter bit 3 */
  7250. #define CAN_F3R1_FB4_Pos (4U)
  7251. #define CAN_F3R1_FB4_Msk (0x1UL << CAN_F3R1_FB4_Pos) /*!< 0x00000010 */
  7252. #define CAN_F3R1_FB4 CAN_F3R1_FB4_Msk /*!< Filter bit 4 */
  7253. #define CAN_F3R1_FB5_Pos (5U)
  7254. #define CAN_F3R1_FB5_Msk (0x1UL << CAN_F3R1_FB5_Pos) /*!< 0x00000020 */
  7255. #define CAN_F3R1_FB5 CAN_F3R1_FB5_Msk /*!< Filter bit 5 */
  7256. #define CAN_F3R1_FB6_Pos (6U)
  7257. #define CAN_F3R1_FB6_Msk (0x1UL << CAN_F3R1_FB6_Pos) /*!< 0x00000040 */
  7258. #define CAN_F3R1_FB6 CAN_F3R1_FB6_Msk /*!< Filter bit 6 */
  7259. #define CAN_F3R1_FB7_Pos (7U)
  7260. #define CAN_F3R1_FB7_Msk (0x1UL << CAN_F3R1_FB7_Pos) /*!< 0x00000080 */
  7261. #define CAN_F3R1_FB7 CAN_F3R1_FB7_Msk /*!< Filter bit 7 */
  7262. #define CAN_F3R1_FB8_Pos (8U)
  7263. #define CAN_F3R1_FB8_Msk (0x1UL << CAN_F3R1_FB8_Pos) /*!< 0x00000100 */
  7264. #define CAN_F3R1_FB8 CAN_F3R1_FB8_Msk /*!< Filter bit 8 */
  7265. #define CAN_F3R1_FB9_Pos (9U)
  7266. #define CAN_F3R1_FB9_Msk (0x1UL << CAN_F3R1_FB9_Pos) /*!< 0x00000200 */
  7267. #define CAN_F3R1_FB9 CAN_F3R1_FB9_Msk /*!< Filter bit 9 */
  7268. #define CAN_F3R1_FB10_Pos (10U)
  7269. #define CAN_F3R1_FB10_Msk (0x1UL << CAN_F3R1_FB10_Pos) /*!< 0x00000400 */
  7270. #define CAN_F3R1_FB10 CAN_F3R1_FB10_Msk /*!< Filter bit 10 */
  7271. #define CAN_F3R1_FB11_Pos (11U)
  7272. #define CAN_F3R1_FB11_Msk (0x1UL << CAN_F3R1_FB11_Pos) /*!< 0x00000800 */
  7273. #define CAN_F3R1_FB11 CAN_F3R1_FB11_Msk /*!< Filter bit 11 */
  7274. #define CAN_F3R1_FB12_Pos (12U)
  7275. #define CAN_F3R1_FB12_Msk (0x1UL << CAN_F3R1_FB12_Pos) /*!< 0x00001000 */
  7276. #define CAN_F3R1_FB12 CAN_F3R1_FB12_Msk /*!< Filter bit 12 */
  7277. #define CAN_F3R1_FB13_Pos (13U)
  7278. #define CAN_F3R1_FB13_Msk (0x1UL << CAN_F3R1_FB13_Pos) /*!< 0x00002000 */
  7279. #define CAN_F3R1_FB13 CAN_F3R1_FB13_Msk /*!< Filter bit 13 */
  7280. #define CAN_F3R1_FB14_Pos (14U)
  7281. #define CAN_F3R1_FB14_Msk (0x1UL << CAN_F3R1_FB14_Pos) /*!< 0x00004000 */
  7282. #define CAN_F3R1_FB14 CAN_F3R1_FB14_Msk /*!< Filter bit 14 */
  7283. #define CAN_F3R1_FB15_Pos (15U)
  7284. #define CAN_F3R1_FB15_Msk (0x1UL << CAN_F3R1_FB15_Pos) /*!< 0x00008000 */
  7285. #define CAN_F3R1_FB15 CAN_F3R1_FB15_Msk /*!< Filter bit 15 */
  7286. #define CAN_F3R1_FB16_Pos (16U)
  7287. #define CAN_F3R1_FB16_Msk (0x1UL << CAN_F3R1_FB16_Pos) /*!< 0x00010000 */
  7288. #define CAN_F3R1_FB16 CAN_F3R1_FB16_Msk /*!< Filter bit 16 */
  7289. #define CAN_F3R1_FB17_Pos (17U)
  7290. #define CAN_F3R1_FB17_Msk (0x1UL << CAN_F3R1_FB17_Pos) /*!< 0x00020000 */
  7291. #define CAN_F3R1_FB17 CAN_F3R1_FB17_Msk /*!< Filter bit 17 */
  7292. #define CAN_F3R1_FB18_Pos (18U)
  7293. #define CAN_F3R1_FB18_Msk (0x1UL << CAN_F3R1_FB18_Pos) /*!< 0x00040000 */
  7294. #define CAN_F3R1_FB18 CAN_F3R1_FB18_Msk /*!< Filter bit 18 */
  7295. #define CAN_F3R1_FB19_Pos (19U)
  7296. #define CAN_F3R1_FB19_Msk (0x1UL << CAN_F3R1_FB19_Pos) /*!< 0x00080000 */
  7297. #define CAN_F3R1_FB19 CAN_F3R1_FB19_Msk /*!< Filter bit 19 */
  7298. #define CAN_F3R1_FB20_Pos (20U)
  7299. #define CAN_F3R1_FB20_Msk (0x1UL << CAN_F3R1_FB20_Pos) /*!< 0x00100000 */
  7300. #define CAN_F3R1_FB20 CAN_F3R1_FB20_Msk /*!< Filter bit 20 */
  7301. #define CAN_F3R1_FB21_Pos (21U)
  7302. #define CAN_F3R1_FB21_Msk (0x1UL << CAN_F3R1_FB21_Pos) /*!< 0x00200000 */
  7303. #define CAN_F3R1_FB21 CAN_F3R1_FB21_Msk /*!< Filter bit 21 */
  7304. #define CAN_F3R1_FB22_Pos (22U)
  7305. #define CAN_F3R1_FB22_Msk (0x1UL << CAN_F3R1_FB22_Pos) /*!< 0x00400000 */
  7306. #define CAN_F3R1_FB22 CAN_F3R1_FB22_Msk /*!< Filter bit 22 */
  7307. #define CAN_F3R1_FB23_Pos (23U)
  7308. #define CAN_F3R1_FB23_Msk (0x1UL << CAN_F3R1_FB23_Pos) /*!< 0x00800000 */
  7309. #define CAN_F3R1_FB23 CAN_F3R1_FB23_Msk /*!< Filter bit 23 */
  7310. #define CAN_F3R1_FB24_Pos (24U)
  7311. #define CAN_F3R1_FB24_Msk (0x1UL << CAN_F3R1_FB24_Pos) /*!< 0x01000000 */
  7312. #define CAN_F3R1_FB24 CAN_F3R1_FB24_Msk /*!< Filter bit 24 */
  7313. #define CAN_F3R1_FB25_Pos (25U)
  7314. #define CAN_F3R1_FB25_Msk (0x1UL << CAN_F3R1_FB25_Pos) /*!< 0x02000000 */
  7315. #define CAN_F3R1_FB25 CAN_F3R1_FB25_Msk /*!< Filter bit 25 */
  7316. #define CAN_F3R1_FB26_Pos (26U)
  7317. #define CAN_F3R1_FB26_Msk (0x1UL << CAN_F3R1_FB26_Pos) /*!< 0x04000000 */
  7318. #define CAN_F3R1_FB26 CAN_F3R1_FB26_Msk /*!< Filter bit 26 */
  7319. #define CAN_F3R1_FB27_Pos (27U)
  7320. #define CAN_F3R1_FB27_Msk (0x1UL << CAN_F3R1_FB27_Pos) /*!< 0x08000000 */
  7321. #define CAN_F3R1_FB27 CAN_F3R1_FB27_Msk /*!< Filter bit 27 */
  7322. #define CAN_F3R1_FB28_Pos (28U)
  7323. #define CAN_F3R1_FB28_Msk (0x1UL << CAN_F3R1_FB28_Pos) /*!< 0x10000000 */
  7324. #define CAN_F3R1_FB28 CAN_F3R1_FB28_Msk /*!< Filter bit 28 */
  7325. #define CAN_F3R1_FB29_Pos (29U)
  7326. #define CAN_F3R1_FB29_Msk (0x1UL << CAN_F3R1_FB29_Pos) /*!< 0x20000000 */
  7327. #define CAN_F3R1_FB29 CAN_F3R1_FB29_Msk /*!< Filter bit 29 */
  7328. #define CAN_F3R1_FB30_Pos (30U)
  7329. #define CAN_F3R1_FB30_Msk (0x1UL << CAN_F3R1_FB30_Pos) /*!< 0x40000000 */
  7330. #define CAN_F3R1_FB30 CAN_F3R1_FB30_Msk /*!< Filter bit 30 */
  7331. #define CAN_F3R1_FB31_Pos (31U)
  7332. #define CAN_F3R1_FB31_Msk (0x1UL << CAN_F3R1_FB31_Pos) /*!< 0x80000000 */
  7333. #define CAN_F3R1_FB31 CAN_F3R1_FB31_Msk /*!< Filter bit 31 */
  7334. /******************* Bit definition for CAN_F4R1 register *******************/
  7335. #define CAN_F4R1_FB0_Pos (0U)
  7336. #define CAN_F4R1_FB0_Msk (0x1UL << CAN_F4R1_FB0_Pos) /*!< 0x00000001 */
  7337. #define CAN_F4R1_FB0 CAN_F4R1_FB0_Msk /*!< Filter bit 0 */
  7338. #define CAN_F4R1_FB1_Pos (1U)
  7339. #define CAN_F4R1_FB1_Msk (0x1UL << CAN_F4R1_FB1_Pos) /*!< 0x00000002 */
  7340. #define CAN_F4R1_FB1 CAN_F4R1_FB1_Msk /*!< Filter bit 1 */
  7341. #define CAN_F4R1_FB2_Pos (2U)
  7342. #define CAN_F4R1_FB2_Msk (0x1UL << CAN_F4R1_FB2_Pos) /*!< 0x00000004 */
  7343. #define CAN_F4R1_FB2 CAN_F4R1_FB2_Msk /*!< Filter bit 2 */
  7344. #define CAN_F4R1_FB3_Pos (3U)
  7345. #define CAN_F4R1_FB3_Msk (0x1UL << CAN_F4R1_FB3_Pos) /*!< 0x00000008 */
  7346. #define CAN_F4R1_FB3 CAN_F4R1_FB3_Msk /*!< Filter bit 3 */
  7347. #define CAN_F4R1_FB4_Pos (4U)
  7348. #define CAN_F4R1_FB4_Msk (0x1UL << CAN_F4R1_FB4_Pos) /*!< 0x00000010 */
  7349. #define CAN_F4R1_FB4 CAN_F4R1_FB4_Msk /*!< Filter bit 4 */
  7350. #define CAN_F4R1_FB5_Pos (5U)
  7351. #define CAN_F4R1_FB5_Msk (0x1UL << CAN_F4R1_FB5_Pos) /*!< 0x00000020 */
  7352. #define CAN_F4R1_FB5 CAN_F4R1_FB5_Msk /*!< Filter bit 5 */
  7353. #define CAN_F4R1_FB6_Pos (6U)
  7354. #define CAN_F4R1_FB6_Msk (0x1UL << CAN_F4R1_FB6_Pos) /*!< 0x00000040 */
  7355. #define CAN_F4R1_FB6 CAN_F4R1_FB6_Msk /*!< Filter bit 6 */
  7356. #define CAN_F4R1_FB7_Pos (7U)
  7357. #define CAN_F4R1_FB7_Msk (0x1UL << CAN_F4R1_FB7_Pos) /*!< 0x00000080 */
  7358. #define CAN_F4R1_FB7 CAN_F4R1_FB7_Msk /*!< Filter bit 7 */
  7359. #define CAN_F4R1_FB8_Pos (8U)
  7360. #define CAN_F4R1_FB8_Msk (0x1UL << CAN_F4R1_FB8_Pos) /*!< 0x00000100 */
  7361. #define CAN_F4R1_FB8 CAN_F4R1_FB8_Msk /*!< Filter bit 8 */
  7362. #define CAN_F4R1_FB9_Pos (9U)
  7363. #define CAN_F4R1_FB9_Msk (0x1UL << CAN_F4R1_FB9_Pos) /*!< 0x00000200 */
  7364. #define CAN_F4R1_FB9 CAN_F4R1_FB9_Msk /*!< Filter bit 9 */
  7365. #define CAN_F4R1_FB10_Pos (10U)
  7366. #define CAN_F4R1_FB10_Msk (0x1UL << CAN_F4R1_FB10_Pos) /*!< 0x00000400 */
  7367. #define CAN_F4R1_FB10 CAN_F4R1_FB10_Msk /*!< Filter bit 10 */
  7368. #define CAN_F4R1_FB11_Pos (11U)
  7369. #define CAN_F4R1_FB11_Msk (0x1UL << CAN_F4R1_FB11_Pos) /*!< 0x00000800 */
  7370. #define CAN_F4R1_FB11 CAN_F4R1_FB11_Msk /*!< Filter bit 11 */
  7371. #define CAN_F4R1_FB12_Pos (12U)
  7372. #define CAN_F4R1_FB12_Msk (0x1UL << CAN_F4R1_FB12_Pos) /*!< 0x00001000 */
  7373. #define CAN_F4R1_FB12 CAN_F4R1_FB12_Msk /*!< Filter bit 12 */
  7374. #define CAN_F4R1_FB13_Pos (13U)
  7375. #define CAN_F4R1_FB13_Msk (0x1UL << CAN_F4R1_FB13_Pos) /*!< 0x00002000 */
  7376. #define CAN_F4R1_FB13 CAN_F4R1_FB13_Msk /*!< Filter bit 13 */
  7377. #define CAN_F4R1_FB14_Pos (14U)
  7378. #define CAN_F4R1_FB14_Msk (0x1UL << CAN_F4R1_FB14_Pos) /*!< 0x00004000 */
  7379. #define CAN_F4R1_FB14 CAN_F4R1_FB14_Msk /*!< Filter bit 14 */
  7380. #define CAN_F4R1_FB15_Pos (15U)
  7381. #define CAN_F4R1_FB15_Msk (0x1UL << CAN_F4R1_FB15_Pos) /*!< 0x00008000 */
  7382. #define CAN_F4R1_FB15 CAN_F4R1_FB15_Msk /*!< Filter bit 15 */
  7383. #define CAN_F4R1_FB16_Pos (16U)
  7384. #define CAN_F4R1_FB16_Msk (0x1UL << CAN_F4R1_FB16_Pos) /*!< 0x00010000 */
  7385. #define CAN_F4R1_FB16 CAN_F4R1_FB16_Msk /*!< Filter bit 16 */
  7386. #define CAN_F4R1_FB17_Pos (17U)
  7387. #define CAN_F4R1_FB17_Msk (0x1UL << CAN_F4R1_FB17_Pos) /*!< 0x00020000 */
  7388. #define CAN_F4R1_FB17 CAN_F4R1_FB17_Msk /*!< Filter bit 17 */
  7389. #define CAN_F4R1_FB18_Pos (18U)
  7390. #define CAN_F4R1_FB18_Msk (0x1UL << CAN_F4R1_FB18_Pos) /*!< 0x00040000 */
  7391. #define CAN_F4R1_FB18 CAN_F4R1_FB18_Msk /*!< Filter bit 18 */
  7392. #define CAN_F4R1_FB19_Pos (19U)
  7393. #define CAN_F4R1_FB19_Msk (0x1UL << CAN_F4R1_FB19_Pos) /*!< 0x00080000 */
  7394. #define CAN_F4R1_FB19 CAN_F4R1_FB19_Msk /*!< Filter bit 19 */
  7395. #define CAN_F4R1_FB20_Pos (20U)
  7396. #define CAN_F4R1_FB20_Msk (0x1UL << CAN_F4R1_FB20_Pos) /*!< 0x00100000 */
  7397. #define CAN_F4R1_FB20 CAN_F4R1_FB20_Msk /*!< Filter bit 20 */
  7398. #define CAN_F4R1_FB21_Pos (21U)
  7399. #define CAN_F4R1_FB21_Msk (0x1UL << CAN_F4R1_FB21_Pos) /*!< 0x00200000 */
  7400. #define CAN_F4R1_FB21 CAN_F4R1_FB21_Msk /*!< Filter bit 21 */
  7401. #define CAN_F4R1_FB22_Pos (22U)
  7402. #define CAN_F4R1_FB22_Msk (0x1UL << CAN_F4R1_FB22_Pos) /*!< 0x00400000 */
  7403. #define CAN_F4R1_FB22 CAN_F4R1_FB22_Msk /*!< Filter bit 22 */
  7404. #define CAN_F4R1_FB23_Pos (23U)
  7405. #define CAN_F4R1_FB23_Msk (0x1UL << CAN_F4R1_FB23_Pos) /*!< 0x00800000 */
  7406. #define CAN_F4R1_FB23 CAN_F4R1_FB23_Msk /*!< Filter bit 23 */
  7407. #define CAN_F4R1_FB24_Pos (24U)
  7408. #define CAN_F4R1_FB24_Msk (0x1UL << CAN_F4R1_FB24_Pos) /*!< 0x01000000 */
  7409. #define CAN_F4R1_FB24 CAN_F4R1_FB24_Msk /*!< Filter bit 24 */
  7410. #define CAN_F4R1_FB25_Pos (25U)
  7411. #define CAN_F4R1_FB25_Msk (0x1UL << CAN_F4R1_FB25_Pos) /*!< 0x02000000 */
  7412. #define CAN_F4R1_FB25 CAN_F4R1_FB25_Msk /*!< Filter bit 25 */
  7413. #define CAN_F4R1_FB26_Pos (26U)
  7414. #define CAN_F4R1_FB26_Msk (0x1UL << CAN_F4R1_FB26_Pos) /*!< 0x04000000 */
  7415. #define CAN_F4R1_FB26 CAN_F4R1_FB26_Msk /*!< Filter bit 26 */
  7416. #define CAN_F4R1_FB27_Pos (27U)
  7417. #define CAN_F4R1_FB27_Msk (0x1UL << CAN_F4R1_FB27_Pos) /*!< 0x08000000 */
  7418. #define CAN_F4R1_FB27 CAN_F4R1_FB27_Msk /*!< Filter bit 27 */
  7419. #define CAN_F4R1_FB28_Pos (28U)
  7420. #define CAN_F4R1_FB28_Msk (0x1UL << CAN_F4R1_FB28_Pos) /*!< 0x10000000 */
  7421. #define CAN_F4R1_FB28 CAN_F4R1_FB28_Msk /*!< Filter bit 28 */
  7422. #define CAN_F4R1_FB29_Pos (29U)
  7423. #define CAN_F4R1_FB29_Msk (0x1UL << CAN_F4R1_FB29_Pos) /*!< 0x20000000 */
  7424. #define CAN_F4R1_FB29 CAN_F4R1_FB29_Msk /*!< Filter bit 29 */
  7425. #define CAN_F4R1_FB30_Pos (30U)
  7426. #define CAN_F4R1_FB30_Msk (0x1UL << CAN_F4R1_FB30_Pos) /*!< 0x40000000 */
  7427. #define CAN_F4R1_FB30 CAN_F4R1_FB30_Msk /*!< Filter bit 30 */
  7428. #define CAN_F4R1_FB31_Pos (31U)
  7429. #define CAN_F4R1_FB31_Msk (0x1UL << CAN_F4R1_FB31_Pos) /*!< 0x80000000 */
  7430. #define CAN_F4R1_FB31 CAN_F4R1_FB31_Msk /*!< Filter bit 31 */
  7431. /******************* Bit definition for CAN_F5R1 register *******************/
  7432. #define CAN_F5R1_FB0_Pos (0U)
  7433. #define CAN_F5R1_FB0_Msk (0x1UL << CAN_F5R1_FB0_Pos) /*!< 0x00000001 */
  7434. #define CAN_F5R1_FB0 CAN_F5R1_FB0_Msk /*!< Filter bit 0 */
  7435. #define CAN_F5R1_FB1_Pos (1U)
  7436. #define CAN_F5R1_FB1_Msk (0x1UL << CAN_F5R1_FB1_Pos) /*!< 0x00000002 */
  7437. #define CAN_F5R1_FB1 CAN_F5R1_FB1_Msk /*!< Filter bit 1 */
  7438. #define CAN_F5R1_FB2_Pos (2U)
  7439. #define CAN_F5R1_FB2_Msk (0x1UL << CAN_F5R1_FB2_Pos) /*!< 0x00000004 */
  7440. #define CAN_F5R1_FB2 CAN_F5R1_FB2_Msk /*!< Filter bit 2 */
  7441. #define CAN_F5R1_FB3_Pos (3U)
  7442. #define CAN_F5R1_FB3_Msk (0x1UL << CAN_F5R1_FB3_Pos) /*!< 0x00000008 */
  7443. #define CAN_F5R1_FB3 CAN_F5R1_FB3_Msk /*!< Filter bit 3 */
  7444. #define CAN_F5R1_FB4_Pos (4U)
  7445. #define CAN_F5R1_FB4_Msk (0x1UL << CAN_F5R1_FB4_Pos) /*!< 0x00000010 */
  7446. #define CAN_F5R1_FB4 CAN_F5R1_FB4_Msk /*!< Filter bit 4 */
  7447. #define CAN_F5R1_FB5_Pos (5U)
  7448. #define CAN_F5R1_FB5_Msk (0x1UL << CAN_F5R1_FB5_Pos) /*!< 0x00000020 */
  7449. #define CAN_F5R1_FB5 CAN_F5R1_FB5_Msk /*!< Filter bit 5 */
  7450. #define CAN_F5R1_FB6_Pos (6U)
  7451. #define CAN_F5R1_FB6_Msk (0x1UL << CAN_F5R1_FB6_Pos) /*!< 0x00000040 */
  7452. #define CAN_F5R1_FB6 CAN_F5R1_FB6_Msk /*!< Filter bit 6 */
  7453. #define CAN_F5R1_FB7_Pos (7U)
  7454. #define CAN_F5R1_FB7_Msk (0x1UL << CAN_F5R1_FB7_Pos) /*!< 0x00000080 */
  7455. #define CAN_F5R1_FB7 CAN_F5R1_FB7_Msk /*!< Filter bit 7 */
  7456. #define CAN_F5R1_FB8_Pos (8U)
  7457. #define CAN_F5R1_FB8_Msk (0x1UL << CAN_F5R1_FB8_Pos) /*!< 0x00000100 */
  7458. #define CAN_F5R1_FB8 CAN_F5R1_FB8_Msk /*!< Filter bit 8 */
  7459. #define CAN_F5R1_FB9_Pos (9U)
  7460. #define CAN_F5R1_FB9_Msk (0x1UL << CAN_F5R1_FB9_Pos) /*!< 0x00000200 */
  7461. #define CAN_F5R1_FB9 CAN_F5R1_FB9_Msk /*!< Filter bit 9 */
  7462. #define CAN_F5R1_FB10_Pos (10U)
  7463. #define CAN_F5R1_FB10_Msk (0x1UL << CAN_F5R1_FB10_Pos) /*!< 0x00000400 */
  7464. #define CAN_F5R1_FB10 CAN_F5R1_FB10_Msk /*!< Filter bit 10 */
  7465. #define CAN_F5R1_FB11_Pos (11U)
  7466. #define CAN_F5R1_FB11_Msk (0x1UL << CAN_F5R1_FB11_Pos) /*!< 0x00000800 */
  7467. #define CAN_F5R1_FB11 CAN_F5R1_FB11_Msk /*!< Filter bit 11 */
  7468. #define CAN_F5R1_FB12_Pos (12U)
  7469. #define CAN_F5R1_FB12_Msk (0x1UL << CAN_F5R1_FB12_Pos) /*!< 0x00001000 */
  7470. #define CAN_F5R1_FB12 CAN_F5R1_FB12_Msk /*!< Filter bit 12 */
  7471. #define CAN_F5R1_FB13_Pos (13U)
  7472. #define CAN_F5R1_FB13_Msk (0x1UL << CAN_F5R1_FB13_Pos) /*!< 0x00002000 */
  7473. #define CAN_F5R1_FB13 CAN_F5R1_FB13_Msk /*!< Filter bit 13 */
  7474. #define CAN_F5R1_FB14_Pos (14U)
  7475. #define CAN_F5R1_FB14_Msk (0x1UL << CAN_F5R1_FB14_Pos) /*!< 0x00004000 */
  7476. #define CAN_F5R1_FB14 CAN_F5R1_FB14_Msk /*!< Filter bit 14 */
  7477. #define CAN_F5R1_FB15_Pos (15U)
  7478. #define CAN_F5R1_FB15_Msk (0x1UL << CAN_F5R1_FB15_Pos) /*!< 0x00008000 */
  7479. #define CAN_F5R1_FB15 CAN_F5R1_FB15_Msk /*!< Filter bit 15 */
  7480. #define CAN_F5R1_FB16_Pos (16U)
  7481. #define CAN_F5R1_FB16_Msk (0x1UL << CAN_F5R1_FB16_Pos) /*!< 0x00010000 */
  7482. #define CAN_F5R1_FB16 CAN_F5R1_FB16_Msk /*!< Filter bit 16 */
  7483. #define CAN_F5R1_FB17_Pos (17U)
  7484. #define CAN_F5R1_FB17_Msk (0x1UL << CAN_F5R1_FB17_Pos) /*!< 0x00020000 */
  7485. #define CAN_F5R1_FB17 CAN_F5R1_FB17_Msk /*!< Filter bit 17 */
  7486. #define CAN_F5R1_FB18_Pos (18U)
  7487. #define CAN_F5R1_FB18_Msk (0x1UL << CAN_F5R1_FB18_Pos) /*!< 0x00040000 */
  7488. #define CAN_F5R1_FB18 CAN_F5R1_FB18_Msk /*!< Filter bit 18 */
  7489. #define CAN_F5R1_FB19_Pos (19U)
  7490. #define CAN_F5R1_FB19_Msk (0x1UL << CAN_F5R1_FB19_Pos) /*!< 0x00080000 */
  7491. #define CAN_F5R1_FB19 CAN_F5R1_FB19_Msk /*!< Filter bit 19 */
  7492. #define CAN_F5R1_FB20_Pos (20U)
  7493. #define CAN_F5R1_FB20_Msk (0x1UL << CAN_F5R1_FB20_Pos) /*!< 0x00100000 */
  7494. #define CAN_F5R1_FB20 CAN_F5R1_FB20_Msk /*!< Filter bit 20 */
  7495. #define CAN_F5R1_FB21_Pos (21U)
  7496. #define CAN_F5R1_FB21_Msk (0x1UL << CAN_F5R1_FB21_Pos) /*!< 0x00200000 */
  7497. #define CAN_F5R1_FB21 CAN_F5R1_FB21_Msk /*!< Filter bit 21 */
  7498. #define CAN_F5R1_FB22_Pos (22U)
  7499. #define CAN_F5R1_FB22_Msk (0x1UL << CAN_F5R1_FB22_Pos) /*!< 0x00400000 */
  7500. #define CAN_F5R1_FB22 CAN_F5R1_FB22_Msk /*!< Filter bit 22 */
  7501. #define CAN_F5R1_FB23_Pos (23U)
  7502. #define CAN_F5R1_FB23_Msk (0x1UL << CAN_F5R1_FB23_Pos) /*!< 0x00800000 */
  7503. #define CAN_F5R1_FB23 CAN_F5R1_FB23_Msk /*!< Filter bit 23 */
  7504. #define CAN_F5R1_FB24_Pos (24U)
  7505. #define CAN_F5R1_FB24_Msk (0x1UL << CAN_F5R1_FB24_Pos) /*!< 0x01000000 */
  7506. #define CAN_F5R1_FB24 CAN_F5R1_FB24_Msk /*!< Filter bit 24 */
  7507. #define CAN_F5R1_FB25_Pos (25U)
  7508. #define CAN_F5R1_FB25_Msk (0x1UL << CAN_F5R1_FB25_Pos) /*!< 0x02000000 */
  7509. #define CAN_F5R1_FB25 CAN_F5R1_FB25_Msk /*!< Filter bit 25 */
  7510. #define CAN_F5R1_FB26_Pos (26U)
  7511. #define CAN_F5R1_FB26_Msk (0x1UL << CAN_F5R1_FB26_Pos) /*!< 0x04000000 */
  7512. #define CAN_F5R1_FB26 CAN_F5R1_FB26_Msk /*!< Filter bit 26 */
  7513. #define CAN_F5R1_FB27_Pos (27U)
  7514. #define CAN_F5R1_FB27_Msk (0x1UL << CAN_F5R1_FB27_Pos) /*!< 0x08000000 */
  7515. #define CAN_F5R1_FB27 CAN_F5R1_FB27_Msk /*!< Filter bit 27 */
  7516. #define CAN_F5R1_FB28_Pos (28U)
  7517. #define CAN_F5R1_FB28_Msk (0x1UL << CAN_F5R1_FB28_Pos) /*!< 0x10000000 */
  7518. #define CAN_F5R1_FB28 CAN_F5R1_FB28_Msk /*!< Filter bit 28 */
  7519. #define CAN_F5R1_FB29_Pos (29U)
  7520. #define CAN_F5R1_FB29_Msk (0x1UL << CAN_F5R1_FB29_Pos) /*!< 0x20000000 */
  7521. #define CAN_F5R1_FB29 CAN_F5R1_FB29_Msk /*!< Filter bit 29 */
  7522. #define CAN_F5R1_FB30_Pos (30U)
  7523. #define CAN_F5R1_FB30_Msk (0x1UL << CAN_F5R1_FB30_Pos) /*!< 0x40000000 */
  7524. #define CAN_F5R1_FB30 CAN_F5R1_FB30_Msk /*!< Filter bit 30 */
  7525. #define CAN_F5R1_FB31_Pos (31U)
  7526. #define CAN_F5R1_FB31_Msk (0x1UL << CAN_F5R1_FB31_Pos) /*!< 0x80000000 */
  7527. #define CAN_F5R1_FB31 CAN_F5R1_FB31_Msk /*!< Filter bit 31 */
  7528. /******************* Bit definition for CAN_F6R1 register *******************/
  7529. #define CAN_F6R1_FB0_Pos (0U)
  7530. #define CAN_F6R1_FB0_Msk (0x1UL << CAN_F6R1_FB0_Pos) /*!< 0x00000001 */
  7531. #define CAN_F6R1_FB0 CAN_F6R1_FB0_Msk /*!< Filter bit 0 */
  7532. #define CAN_F6R1_FB1_Pos (1U)
  7533. #define CAN_F6R1_FB1_Msk (0x1UL << CAN_F6R1_FB1_Pos) /*!< 0x00000002 */
  7534. #define CAN_F6R1_FB1 CAN_F6R1_FB1_Msk /*!< Filter bit 1 */
  7535. #define CAN_F6R1_FB2_Pos (2U)
  7536. #define CAN_F6R1_FB2_Msk (0x1UL << CAN_F6R1_FB2_Pos) /*!< 0x00000004 */
  7537. #define CAN_F6R1_FB2 CAN_F6R1_FB2_Msk /*!< Filter bit 2 */
  7538. #define CAN_F6R1_FB3_Pos (3U)
  7539. #define CAN_F6R1_FB3_Msk (0x1UL << CAN_F6R1_FB3_Pos) /*!< 0x00000008 */
  7540. #define CAN_F6R1_FB3 CAN_F6R1_FB3_Msk /*!< Filter bit 3 */
  7541. #define CAN_F6R1_FB4_Pos (4U)
  7542. #define CAN_F6R1_FB4_Msk (0x1UL << CAN_F6R1_FB4_Pos) /*!< 0x00000010 */
  7543. #define CAN_F6R1_FB4 CAN_F6R1_FB4_Msk /*!< Filter bit 4 */
  7544. #define CAN_F6R1_FB5_Pos (5U)
  7545. #define CAN_F6R1_FB5_Msk (0x1UL << CAN_F6R1_FB5_Pos) /*!< 0x00000020 */
  7546. #define CAN_F6R1_FB5 CAN_F6R1_FB5_Msk /*!< Filter bit 5 */
  7547. #define CAN_F6R1_FB6_Pos (6U)
  7548. #define CAN_F6R1_FB6_Msk (0x1UL << CAN_F6R1_FB6_Pos) /*!< 0x00000040 */
  7549. #define CAN_F6R1_FB6 CAN_F6R1_FB6_Msk /*!< Filter bit 6 */
  7550. #define CAN_F6R1_FB7_Pos (7U)
  7551. #define CAN_F6R1_FB7_Msk (0x1UL << CAN_F6R1_FB7_Pos) /*!< 0x00000080 */
  7552. #define CAN_F6R1_FB7 CAN_F6R1_FB7_Msk /*!< Filter bit 7 */
  7553. #define CAN_F6R1_FB8_Pos (8U)
  7554. #define CAN_F6R1_FB8_Msk (0x1UL << CAN_F6R1_FB8_Pos) /*!< 0x00000100 */
  7555. #define CAN_F6R1_FB8 CAN_F6R1_FB8_Msk /*!< Filter bit 8 */
  7556. #define CAN_F6R1_FB9_Pos (9U)
  7557. #define CAN_F6R1_FB9_Msk (0x1UL << CAN_F6R1_FB9_Pos) /*!< 0x00000200 */
  7558. #define CAN_F6R1_FB9 CAN_F6R1_FB9_Msk /*!< Filter bit 9 */
  7559. #define CAN_F6R1_FB10_Pos (10U)
  7560. #define CAN_F6R1_FB10_Msk (0x1UL << CAN_F6R1_FB10_Pos) /*!< 0x00000400 */
  7561. #define CAN_F6R1_FB10 CAN_F6R1_FB10_Msk /*!< Filter bit 10 */
  7562. #define CAN_F6R1_FB11_Pos (11U)
  7563. #define CAN_F6R1_FB11_Msk (0x1UL << CAN_F6R1_FB11_Pos) /*!< 0x00000800 */
  7564. #define CAN_F6R1_FB11 CAN_F6R1_FB11_Msk /*!< Filter bit 11 */
  7565. #define CAN_F6R1_FB12_Pos (12U)
  7566. #define CAN_F6R1_FB12_Msk (0x1UL << CAN_F6R1_FB12_Pos) /*!< 0x00001000 */
  7567. #define CAN_F6R1_FB12 CAN_F6R1_FB12_Msk /*!< Filter bit 12 */
  7568. #define CAN_F6R1_FB13_Pos (13U)
  7569. #define CAN_F6R1_FB13_Msk (0x1UL << CAN_F6R1_FB13_Pos) /*!< 0x00002000 */
  7570. #define CAN_F6R1_FB13 CAN_F6R1_FB13_Msk /*!< Filter bit 13 */
  7571. #define CAN_F6R1_FB14_Pos (14U)
  7572. #define CAN_F6R1_FB14_Msk (0x1UL << CAN_F6R1_FB14_Pos) /*!< 0x00004000 */
  7573. #define CAN_F6R1_FB14 CAN_F6R1_FB14_Msk /*!< Filter bit 14 */
  7574. #define CAN_F6R1_FB15_Pos (15U)
  7575. #define CAN_F6R1_FB15_Msk (0x1UL << CAN_F6R1_FB15_Pos) /*!< 0x00008000 */
  7576. #define CAN_F6R1_FB15 CAN_F6R1_FB15_Msk /*!< Filter bit 15 */
  7577. #define CAN_F6R1_FB16_Pos (16U)
  7578. #define CAN_F6R1_FB16_Msk (0x1UL << CAN_F6R1_FB16_Pos) /*!< 0x00010000 */
  7579. #define CAN_F6R1_FB16 CAN_F6R1_FB16_Msk /*!< Filter bit 16 */
  7580. #define CAN_F6R1_FB17_Pos (17U)
  7581. #define CAN_F6R1_FB17_Msk (0x1UL << CAN_F6R1_FB17_Pos) /*!< 0x00020000 */
  7582. #define CAN_F6R1_FB17 CAN_F6R1_FB17_Msk /*!< Filter bit 17 */
  7583. #define CAN_F6R1_FB18_Pos (18U)
  7584. #define CAN_F6R1_FB18_Msk (0x1UL << CAN_F6R1_FB18_Pos) /*!< 0x00040000 */
  7585. #define CAN_F6R1_FB18 CAN_F6R1_FB18_Msk /*!< Filter bit 18 */
  7586. #define CAN_F6R1_FB19_Pos (19U)
  7587. #define CAN_F6R1_FB19_Msk (0x1UL << CAN_F6R1_FB19_Pos) /*!< 0x00080000 */
  7588. #define CAN_F6R1_FB19 CAN_F6R1_FB19_Msk /*!< Filter bit 19 */
  7589. #define CAN_F6R1_FB20_Pos (20U)
  7590. #define CAN_F6R1_FB20_Msk (0x1UL << CAN_F6R1_FB20_Pos) /*!< 0x00100000 */
  7591. #define CAN_F6R1_FB20 CAN_F6R1_FB20_Msk /*!< Filter bit 20 */
  7592. #define CAN_F6R1_FB21_Pos (21U)
  7593. #define CAN_F6R1_FB21_Msk (0x1UL << CAN_F6R1_FB21_Pos) /*!< 0x00200000 */
  7594. #define CAN_F6R1_FB21 CAN_F6R1_FB21_Msk /*!< Filter bit 21 */
  7595. #define CAN_F6R1_FB22_Pos (22U)
  7596. #define CAN_F6R1_FB22_Msk (0x1UL << CAN_F6R1_FB22_Pos) /*!< 0x00400000 */
  7597. #define CAN_F6R1_FB22 CAN_F6R1_FB22_Msk /*!< Filter bit 22 */
  7598. #define CAN_F6R1_FB23_Pos (23U)
  7599. #define CAN_F6R1_FB23_Msk (0x1UL << CAN_F6R1_FB23_Pos) /*!< 0x00800000 */
  7600. #define CAN_F6R1_FB23 CAN_F6R1_FB23_Msk /*!< Filter bit 23 */
  7601. #define CAN_F6R1_FB24_Pos (24U)
  7602. #define CAN_F6R1_FB24_Msk (0x1UL << CAN_F6R1_FB24_Pos) /*!< 0x01000000 */
  7603. #define CAN_F6R1_FB24 CAN_F6R1_FB24_Msk /*!< Filter bit 24 */
  7604. #define CAN_F6R1_FB25_Pos (25U)
  7605. #define CAN_F6R1_FB25_Msk (0x1UL << CAN_F6R1_FB25_Pos) /*!< 0x02000000 */
  7606. #define CAN_F6R1_FB25 CAN_F6R1_FB25_Msk /*!< Filter bit 25 */
  7607. #define CAN_F6R1_FB26_Pos (26U)
  7608. #define CAN_F6R1_FB26_Msk (0x1UL << CAN_F6R1_FB26_Pos) /*!< 0x04000000 */
  7609. #define CAN_F6R1_FB26 CAN_F6R1_FB26_Msk /*!< Filter bit 26 */
  7610. #define CAN_F6R1_FB27_Pos (27U)
  7611. #define CAN_F6R1_FB27_Msk (0x1UL << CAN_F6R1_FB27_Pos) /*!< 0x08000000 */
  7612. #define CAN_F6R1_FB27 CAN_F6R1_FB27_Msk /*!< Filter bit 27 */
  7613. #define CAN_F6R1_FB28_Pos (28U)
  7614. #define CAN_F6R1_FB28_Msk (0x1UL << CAN_F6R1_FB28_Pos) /*!< 0x10000000 */
  7615. #define CAN_F6R1_FB28 CAN_F6R1_FB28_Msk /*!< Filter bit 28 */
  7616. #define CAN_F6R1_FB29_Pos (29U)
  7617. #define CAN_F6R1_FB29_Msk (0x1UL << CAN_F6R1_FB29_Pos) /*!< 0x20000000 */
  7618. #define CAN_F6R1_FB29 CAN_F6R1_FB29_Msk /*!< Filter bit 29 */
  7619. #define CAN_F6R1_FB30_Pos (30U)
  7620. #define CAN_F6R1_FB30_Msk (0x1UL << CAN_F6R1_FB30_Pos) /*!< 0x40000000 */
  7621. #define CAN_F6R1_FB30 CAN_F6R1_FB30_Msk /*!< Filter bit 30 */
  7622. #define CAN_F6R1_FB31_Pos (31U)
  7623. #define CAN_F6R1_FB31_Msk (0x1UL << CAN_F6R1_FB31_Pos) /*!< 0x80000000 */
  7624. #define CAN_F6R1_FB31 CAN_F6R1_FB31_Msk /*!< Filter bit 31 */
  7625. /******************* Bit definition for CAN_F7R1 register *******************/
  7626. #define CAN_F7R1_FB0_Pos (0U)
  7627. #define CAN_F7R1_FB0_Msk (0x1UL << CAN_F7R1_FB0_Pos) /*!< 0x00000001 */
  7628. #define CAN_F7R1_FB0 CAN_F7R1_FB0_Msk /*!< Filter bit 0 */
  7629. #define CAN_F7R1_FB1_Pos (1U)
  7630. #define CAN_F7R1_FB1_Msk (0x1UL << CAN_F7R1_FB1_Pos) /*!< 0x00000002 */
  7631. #define CAN_F7R1_FB1 CAN_F7R1_FB1_Msk /*!< Filter bit 1 */
  7632. #define CAN_F7R1_FB2_Pos (2U)
  7633. #define CAN_F7R1_FB2_Msk (0x1UL << CAN_F7R1_FB2_Pos) /*!< 0x00000004 */
  7634. #define CAN_F7R1_FB2 CAN_F7R1_FB2_Msk /*!< Filter bit 2 */
  7635. #define CAN_F7R1_FB3_Pos (3U)
  7636. #define CAN_F7R1_FB3_Msk (0x1UL << CAN_F7R1_FB3_Pos) /*!< 0x00000008 */
  7637. #define CAN_F7R1_FB3 CAN_F7R1_FB3_Msk /*!< Filter bit 3 */
  7638. #define CAN_F7R1_FB4_Pos (4U)
  7639. #define CAN_F7R1_FB4_Msk (0x1UL << CAN_F7R1_FB4_Pos) /*!< 0x00000010 */
  7640. #define CAN_F7R1_FB4 CAN_F7R1_FB4_Msk /*!< Filter bit 4 */
  7641. #define CAN_F7R1_FB5_Pos (5U)
  7642. #define CAN_F7R1_FB5_Msk (0x1UL << CAN_F7R1_FB5_Pos) /*!< 0x00000020 */
  7643. #define CAN_F7R1_FB5 CAN_F7R1_FB5_Msk /*!< Filter bit 5 */
  7644. #define CAN_F7R1_FB6_Pos (6U)
  7645. #define CAN_F7R1_FB6_Msk (0x1UL << CAN_F7R1_FB6_Pos) /*!< 0x00000040 */
  7646. #define CAN_F7R1_FB6 CAN_F7R1_FB6_Msk /*!< Filter bit 6 */
  7647. #define CAN_F7R1_FB7_Pos (7U)
  7648. #define CAN_F7R1_FB7_Msk (0x1UL << CAN_F7R1_FB7_Pos) /*!< 0x00000080 */
  7649. #define CAN_F7R1_FB7 CAN_F7R1_FB7_Msk /*!< Filter bit 7 */
  7650. #define CAN_F7R1_FB8_Pos (8U)
  7651. #define CAN_F7R1_FB8_Msk (0x1UL << CAN_F7R1_FB8_Pos) /*!< 0x00000100 */
  7652. #define CAN_F7R1_FB8 CAN_F7R1_FB8_Msk /*!< Filter bit 8 */
  7653. #define CAN_F7R1_FB9_Pos (9U)
  7654. #define CAN_F7R1_FB9_Msk (0x1UL << CAN_F7R1_FB9_Pos) /*!< 0x00000200 */
  7655. #define CAN_F7R1_FB9 CAN_F7R1_FB9_Msk /*!< Filter bit 9 */
  7656. #define CAN_F7R1_FB10_Pos (10U)
  7657. #define CAN_F7R1_FB10_Msk (0x1UL << CAN_F7R1_FB10_Pos) /*!< 0x00000400 */
  7658. #define CAN_F7R1_FB10 CAN_F7R1_FB10_Msk /*!< Filter bit 10 */
  7659. #define CAN_F7R1_FB11_Pos (11U)
  7660. #define CAN_F7R1_FB11_Msk (0x1UL << CAN_F7R1_FB11_Pos) /*!< 0x00000800 */
  7661. #define CAN_F7R1_FB11 CAN_F7R1_FB11_Msk /*!< Filter bit 11 */
  7662. #define CAN_F7R1_FB12_Pos (12U)
  7663. #define CAN_F7R1_FB12_Msk (0x1UL << CAN_F7R1_FB12_Pos) /*!< 0x00001000 */
  7664. #define CAN_F7R1_FB12 CAN_F7R1_FB12_Msk /*!< Filter bit 12 */
  7665. #define CAN_F7R1_FB13_Pos (13U)
  7666. #define CAN_F7R1_FB13_Msk (0x1UL << CAN_F7R1_FB13_Pos) /*!< 0x00002000 */
  7667. #define CAN_F7R1_FB13 CAN_F7R1_FB13_Msk /*!< Filter bit 13 */
  7668. #define CAN_F7R1_FB14_Pos (14U)
  7669. #define CAN_F7R1_FB14_Msk (0x1UL << CAN_F7R1_FB14_Pos) /*!< 0x00004000 */
  7670. #define CAN_F7R1_FB14 CAN_F7R1_FB14_Msk /*!< Filter bit 14 */
  7671. #define CAN_F7R1_FB15_Pos (15U)
  7672. #define CAN_F7R1_FB15_Msk (0x1UL << CAN_F7R1_FB15_Pos) /*!< 0x00008000 */
  7673. #define CAN_F7R1_FB15 CAN_F7R1_FB15_Msk /*!< Filter bit 15 */
  7674. #define CAN_F7R1_FB16_Pos (16U)
  7675. #define CAN_F7R1_FB16_Msk (0x1UL << CAN_F7R1_FB16_Pos) /*!< 0x00010000 */
  7676. #define CAN_F7R1_FB16 CAN_F7R1_FB16_Msk /*!< Filter bit 16 */
  7677. #define CAN_F7R1_FB17_Pos (17U)
  7678. #define CAN_F7R1_FB17_Msk (0x1UL << CAN_F7R1_FB17_Pos) /*!< 0x00020000 */
  7679. #define CAN_F7R1_FB17 CAN_F7R1_FB17_Msk /*!< Filter bit 17 */
  7680. #define CAN_F7R1_FB18_Pos (18U)
  7681. #define CAN_F7R1_FB18_Msk (0x1UL << CAN_F7R1_FB18_Pos) /*!< 0x00040000 */
  7682. #define CAN_F7R1_FB18 CAN_F7R1_FB18_Msk /*!< Filter bit 18 */
  7683. #define CAN_F7R1_FB19_Pos (19U)
  7684. #define CAN_F7R1_FB19_Msk (0x1UL << CAN_F7R1_FB19_Pos) /*!< 0x00080000 */
  7685. #define CAN_F7R1_FB19 CAN_F7R1_FB19_Msk /*!< Filter bit 19 */
  7686. #define CAN_F7R1_FB20_Pos (20U)
  7687. #define CAN_F7R1_FB20_Msk (0x1UL << CAN_F7R1_FB20_Pos) /*!< 0x00100000 */
  7688. #define CAN_F7R1_FB20 CAN_F7R1_FB20_Msk /*!< Filter bit 20 */
  7689. #define CAN_F7R1_FB21_Pos (21U)
  7690. #define CAN_F7R1_FB21_Msk (0x1UL << CAN_F7R1_FB21_Pos) /*!< 0x00200000 */
  7691. #define CAN_F7R1_FB21 CAN_F7R1_FB21_Msk /*!< Filter bit 21 */
  7692. #define CAN_F7R1_FB22_Pos (22U)
  7693. #define CAN_F7R1_FB22_Msk (0x1UL << CAN_F7R1_FB22_Pos) /*!< 0x00400000 */
  7694. #define CAN_F7R1_FB22 CAN_F7R1_FB22_Msk /*!< Filter bit 22 */
  7695. #define CAN_F7R1_FB23_Pos (23U)
  7696. #define CAN_F7R1_FB23_Msk (0x1UL << CAN_F7R1_FB23_Pos) /*!< 0x00800000 */
  7697. #define CAN_F7R1_FB23 CAN_F7R1_FB23_Msk /*!< Filter bit 23 */
  7698. #define CAN_F7R1_FB24_Pos (24U)
  7699. #define CAN_F7R1_FB24_Msk (0x1UL << CAN_F7R1_FB24_Pos) /*!< 0x01000000 */
  7700. #define CAN_F7R1_FB24 CAN_F7R1_FB24_Msk /*!< Filter bit 24 */
  7701. #define CAN_F7R1_FB25_Pos (25U)
  7702. #define CAN_F7R1_FB25_Msk (0x1UL << CAN_F7R1_FB25_Pos) /*!< 0x02000000 */
  7703. #define CAN_F7R1_FB25 CAN_F7R1_FB25_Msk /*!< Filter bit 25 */
  7704. #define CAN_F7R1_FB26_Pos (26U)
  7705. #define CAN_F7R1_FB26_Msk (0x1UL << CAN_F7R1_FB26_Pos) /*!< 0x04000000 */
  7706. #define CAN_F7R1_FB26 CAN_F7R1_FB26_Msk /*!< Filter bit 26 */
  7707. #define CAN_F7R1_FB27_Pos (27U)
  7708. #define CAN_F7R1_FB27_Msk (0x1UL << CAN_F7R1_FB27_Pos) /*!< 0x08000000 */
  7709. #define CAN_F7R1_FB27 CAN_F7R1_FB27_Msk /*!< Filter bit 27 */
  7710. #define CAN_F7R1_FB28_Pos (28U)
  7711. #define CAN_F7R1_FB28_Msk (0x1UL << CAN_F7R1_FB28_Pos) /*!< 0x10000000 */
  7712. #define CAN_F7R1_FB28 CAN_F7R1_FB28_Msk /*!< Filter bit 28 */
  7713. #define CAN_F7R1_FB29_Pos (29U)
  7714. #define CAN_F7R1_FB29_Msk (0x1UL << CAN_F7R1_FB29_Pos) /*!< 0x20000000 */
  7715. #define CAN_F7R1_FB29 CAN_F7R1_FB29_Msk /*!< Filter bit 29 */
  7716. #define CAN_F7R1_FB30_Pos (30U)
  7717. #define CAN_F7R1_FB30_Msk (0x1UL << CAN_F7R1_FB30_Pos) /*!< 0x40000000 */
  7718. #define CAN_F7R1_FB30 CAN_F7R1_FB30_Msk /*!< Filter bit 30 */
  7719. #define CAN_F7R1_FB31_Pos (31U)
  7720. #define CAN_F7R1_FB31_Msk (0x1UL << CAN_F7R1_FB31_Pos) /*!< 0x80000000 */
  7721. #define CAN_F7R1_FB31 CAN_F7R1_FB31_Msk /*!< Filter bit 31 */
  7722. /******************* Bit definition for CAN_F8R1 register *******************/
  7723. #define CAN_F8R1_FB0_Pos (0U)
  7724. #define CAN_F8R1_FB0_Msk (0x1UL << CAN_F8R1_FB0_Pos) /*!< 0x00000001 */
  7725. #define CAN_F8R1_FB0 CAN_F8R1_FB0_Msk /*!< Filter bit 0 */
  7726. #define CAN_F8R1_FB1_Pos (1U)
  7727. #define CAN_F8R1_FB1_Msk (0x1UL << CAN_F8R1_FB1_Pos) /*!< 0x00000002 */
  7728. #define CAN_F8R1_FB1 CAN_F8R1_FB1_Msk /*!< Filter bit 1 */
  7729. #define CAN_F8R1_FB2_Pos (2U)
  7730. #define CAN_F8R1_FB2_Msk (0x1UL << CAN_F8R1_FB2_Pos) /*!< 0x00000004 */
  7731. #define CAN_F8R1_FB2 CAN_F8R1_FB2_Msk /*!< Filter bit 2 */
  7732. #define CAN_F8R1_FB3_Pos (3U)
  7733. #define CAN_F8R1_FB3_Msk (0x1UL << CAN_F8R1_FB3_Pos) /*!< 0x00000008 */
  7734. #define CAN_F8R1_FB3 CAN_F8R1_FB3_Msk /*!< Filter bit 3 */
  7735. #define CAN_F8R1_FB4_Pos (4U)
  7736. #define CAN_F8R1_FB4_Msk (0x1UL << CAN_F8R1_FB4_Pos) /*!< 0x00000010 */
  7737. #define CAN_F8R1_FB4 CAN_F8R1_FB4_Msk /*!< Filter bit 4 */
  7738. #define CAN_F8R1_FB5_Pos (5U)
  7739. #define CAN_F8R1_FB5_Msk (0x1UL << CAN_F8R1_FB5_Pos) /*!< 0x00000020 */
  7740. #define CAN_F8R1_FB5 CAN_F8R1_FB5_Msk /*!< Filter bit 5 */
  7741. #define CAN_F8R1_FB6_Pos (6U)
  7742. #define CAN_F8R1_FB6_Msk (0x1UL << CAN_F8R1_FB6_Pos) /*!< 0x00000040 */
  7743. #define CAN_F8R1_FB6 CAN_F8R1_FB6_Msk /*!< Filter bit 6 */
  7744. #define CAN_F8R1_FB7_Pos (7U)
  7745. #define CAN_F8R1_FB7_Msk (0x1UL << CAN_F8R1_FB7_Pos) /*!< 0x00000080 */
  7746. #define CAN_F8R1_FB7 CAN_F8R1_FB7_Msk /*!< Filter bit 7 */
  7747. #define CAN_F8R1_FB8_Pos (8U)
  7748. #define CAN_F8R1_FB8_Msk (0x1UL << CAN_F8R1_FB8_Pos) /*!< 0x00000100 */
  7749. #define CAN_F8R1_FB8 CAN_F8R1_FB8_Msk /*!< Filter bit 8 */
  7750. #define CAN_F8R1_FB9_Pos (9U)
  7751. #define CAN_F8R1_FB9_Msk (0x1UL << CAN_F8R1_FB9_Pos) /*!< 0x00000200 */
  7752. #define CAN_F8R1_FB9 CAN_F8R1_FB9_Msk /*!< Filter bit 9 */
  7753. #define CAN_F8R1_FB10_Pos (10U)
  7754. #define CAN_F8R1_FB10_Msk (0x1UL << CAN_F8R1_FB10_Pos) /*!< 0x00000400 */
  7755. #define CAN_F8R1_FB10 CAN_F8R1_FB10_Msk /*!< Filter bit 10 */
  7756. #define CAN_F8R1_FB11_Pos (11U)
  7757. #define CAN_F8R1_FB11_Msk (0x1UL << CAN_F8R1_FB11_Pos) /*!< 0x00000800 */
  7758. #define CAN_F8R1_FB11 CAN_F8R1_FB11_Msk /*!< Filter bit 11 */
  7759. #define CAN_F8R1_FB12_Pos (12U)
  7760. #define CAN_F8R1_FB12_Msk (0x1UL << CAN_F8R1_FB12_Pos) /*!< 0x00001000 */
  7761. #define CAN_F8R1_FB12 CAN_F8R1_FB12_Msk /*!< Filter bit 12 */
  7762. #define CAN_F8R1_FB13_Pos (13U)
  7763. #define CAN_F8R1_FB13_Msk (0x1UL << CAN_F8R1_FB13_Pos) /*!< 0x00002000 */
  7764. #define CAN_F8R1_FB13 CAN_F8R1_FB13_Msk /*!< Filter bit 13 */
  7765. #define CAN_F8R1_FB14_Pos (14U)
  7766. #define CAN_F8R1_FB14_Msk (0x1UL << CAN_F8R1_FB14_Pos) /*!< 0x00004000 */
  7767. #define CAN_F8R1_FB14 CAN_F8R1_FB14_Msk /*!< Filter bit 14 */
  7768. #define CAN_F8R1_FB15_Pos (15U)
  7769. #define CAN_F8R1_FB15_Msk (0x1UL << CAN_F8R1_FB15_Pos) /*!< 0x00008000 */
  7770. #define CAN_F8R1_FB15 CAN_F8R1_FB15_Msk /*!< Filter bit 15 */
  7771. #define CAN_F8R1_FB16_Pos (16U)
  7772. #define CAN_F8R1_FB16_Msk (0x1UL << CAN_F8R1_FB16_Pos) /*!< 0x00010000 */
  7773. #define CAN_F8R1_FB16 CAN_F8R1_FB16_Msk /*!< Filter bit 16 */
  7774. #define CAN_F8R1_FB17_Pos (17U)
  7775. #define CAN_F8R1_FB17_Msk (0x1UL << CAN_F8R1_FB17_Pos) /*!< 0x00020000 */
  7776. #define CAN_F8R1_FB17 CAN_F8R1_FB17_Msk /*!< Filter bit 17 */
  7777. #define CAN_F8R1_FB18_Pos (18U)
  7778. #define CAN_F8R1_FB18_Msk (0x1UL << CAN_F8R1_FB18_Pos) /*!< 0x00040000 */
  7779. #define CAN_F8R1_FB18 CAN_F8R1_FB18_Msk /*!< Filter bit 18 */
  7780. #define CAN_F8R1_FB19_Pos (19U)
  7781. #define CAN_F8R1_FB19_Msk (0x1UL << CAN_F8R1_FB19_Pos) /*!< 0x00080000 */
  7782. #define CAN_F8R1_FB19 CAN_F8R1_FB19_Msk /*!< Filter bit 19 */
  7783. #define CAN_F8R1_FB20_Pos (20U)
  7784. #define CAN_F8R1_FB20_Msk (0x1UL << CAN_F8R1_FB20_Pos) /*!< 0x00100000 */
  7785. #define CAN_F8R1_FB20 CAN_F8R1_FB20_Msk /*!< Filter bit 20 */
  7786. #define CAN_F8R1_FB21_Pos (21U)
  7787. #define CAN_F8R1_FB21_Msk (0x1UL << CAN_F8R1_FB21_Pos) /*!< 0x00200000 */
  7788. #define CAN_F8R1_FB21 CAN_F8R1_FB21_Msk /*!< Filter bit 21 */
  7789. #define CAN_F8R1_FB22_Pos (22U)
  7790. #define CAN_F8R1_FB22_Msk (0x1UL << CAN_F8R1_FB22_Pos) /*!< 0x00400000 */
  7791. #define CAN_F8R1_FB22 CAN_F8R1_FB22_Msk /*!< Filter bit 22 */
  7792. #define CAN_F8R1_FB23_Pos (23U)
  7793. #define CAN_F8R1_FB23_Msk (0x1UL << CAN_F8R1_FB23_Pos) /*!< 0x00800000 */
  7794. #define CAN_F8R1_FB23 CAN_F8R1_FB23_Msk /*!< Filter bit 23 */
  7795. #define CAN_F8R1_FB24_Pos (24U)
  7796. #define CAN_F8R1_FB24_Msk (0x1UL << CAN_F8R1_FB24_Pos) /*!< 0x01000000 */
  7797. #define CAN_F8R1_FB24 CAN_F8R1_FB24_Msk /*!< Filter bit 24 */
  7798. #define CAN_F8R1_FB25_Pos (25U)
  7799. #define CAN_F8R1_FB25_Msk (0x1UL << CAN_F8R1_FB25_Pos) /*!< 0x02000000 */
  7800. #define CAN_F8R1_FB25 CAN_F8R1_FB25_Msk /*!< Filter bit 25 */
  7801. #define CAN_F8R1_FB26_Pos (26U)
  7802. #define CAN_F8R1_FB26_Msk (0x1UL << CAN_F8R1_FB26_Pos) /*!< 0x04000000 */
  7803. #define CAN_F8R1_FB26 CAN_F8R1_FB26_Msk /*!< Filter bit 26 */
  7804. #define CAN_F8R1_FB27_Pos (27U)
  7805. #define CAN_F8R1_FB27_Msk (0x1UL << CAN_F8R1_FB27_Pos) /*!< 0x08000000 */
  7806. #define CAN_F8R1_FB27 CAN_F8R1_FB27_Msk /*!< Filter bit 27 */
  7807. #define CAN_F8R1_FB28_Pos (28U)
  7808. #define CAN_F8R1_FB28_Msk (0x1UL << CAN_F8R1_FB28_Pos) /*!< 0x10000000 */
  7809. #define CAN_F8R1_FB28 CAN_F8R1_FB28_Msk /*!< Filter bit 28 */
  7810. #define CAN_F8R1_FB29_Pos (29U)
  7811. #define CAN_F8R1_FB29_Msk (0x1UL << CAN_F8R1_FB29_Pos) /*!< 0x20000000 */
  7812. #define CAN_F8R1_FB29 CAN_F8R1_FB29_Msk /*!< Filter bit 29 */
  7813. #define CAN_F8R1_FB30_Pos (30U)
  7814. #define CAN_F8R1_FB30_Msk (0x1UL << CAN_F8R1_FB30_Pos) /*!< 0x40000000 */
  7815. #define CAN_F8R1_FB30 CAN_F8R1_FB30_Msk /*!< Filter bit 30 */
  7816. #define CAN_F8R1_FB31_Pos (31U)
  7817. #define CAN_F8R1_FB31_Msk (0x1UL << CAN_F8R1_FB31_Pos) /*!< 0x80000000 */
  7818. #define CAN_F8R1_FB31 CAN_F8R1_FB31_Msk /*!< Filter bit 31 */
  7819. /******************* Bit definition for CAN_F9R1 register *******************/
  7820. #define CAN_F9R1_FB0_Pos (0U)
  7821. #define CAN_F9R1_FB0_Msk (0x1UL << CAN_F9R1_FB0_Pos) /*!< 0x00000001 */
  7822. #define CAN_F9R1_FB0 CAN_F9R1_FB0_Msk /*!< Filter bit 0 */
  7823. #define CAN_F9R1_FB1_Pos (1U)
  7824. #define CAN_F9R1_FB1_Msk (0x1UL << CAN_F9R1_FB1_Pos) /*!< 0x00000002 */
  7825. #define CAN_F9R1_FB1 CAN_F9R1_FB1_Msk /*!< Filter bit 1 */
  7826. #define CAN_F9R1_FB2_Pos (2U)
  7827. #define CAN_F9R1_FB2_Msk (0x1UL << CAN_F9R1_FB2_Pos) /*!< 0x00000004 */
  7828. #define CAN_F9R1_FB2 CAN_F9R1_FB2_Msk /*!< Filter bit 2 */
  7829. #define CAN_F9R1_FB3_Pos (3U)
  7830. #define CAN_F9R1_FB3_Msk (0x1UL << CAN_F9R1_FB3_Pos) /*!< 0x00000008 */
  7831. #define CAN_F9R1_FB3 CAN_F9R1_FB3_Msk /*!< Filter bit 3 */
  7832. #define CAN_F9R1_FB4_Pos (4U)
  7833. #define CAN_F9R1_FB4_Msk (0x1UL << CAN_F9R1_FB4_Pos) /*!< 0x00000010 */
  7834. #define CAN_F9R1_FB4 CAN_F9R1_FB4_Msk /*!< Filter bit 4 */
  7835. #define CAN_F9R1_FB5_Pos (5U)
  7836. #define CAN_F9R1_FB5_Msk (0x1UL << CAN_F9R1_FB5_Pos) /*!< 0x00000020 */
  7837. #define CAN_F9R1_FB5 CAN_F9R1_FB5_Msk /*!< Filter bit 5 */
  7838. #define CAN_F9R1_FB6_Pos (6U)
  7839. #define CAN_F9R1_FB6_Msk (0x1UL << CAN_F9R1_FB6_Pos) /*!< 0x00000040 */
  7840. #define CAN_F9R1_FB6 CAN_F9R1_FB6_Msk /*!< Filter bit 6 */
  7841. #define CAN_F9R1_FB7_Pos (7U)
  7842. #define CAN_F9R1_FB7_Msk (0x1UL << CAN_F9R1_FB7_Pos) /*!< 0x00000080 */
  7843. #define CAN_F9R1_FB7 CAN_F9R1_FB7_Msk /*!< Filter bit 7 */
  7844. #define CAN_F9R1_FB8_Pos (8U)
  7845. #define CAN_F9R1_FB8_Msk (0x1UL << CAN_F9R1_FB8_Pos) /*!< 0x00000100 */
  7846. #define CAN_F9R1_FB8 CAN_F9R1_FB8_Msk /*!< Filter bit 8 */
  7847. #define CAN_F9R1_FB9_Pos (9U)
  7848. #define CAN_F9R1_FB9_Msk (0x1UL << CAN_F9R1_FB9_Pos) /*!< 0x00000200 */
  7849. #define CAN_F9R1_FB9 CAN_F9R1_FB9_Msk /*!< Filter bit 9 */
  7850. #define CAN_F9R1_FB10_Pos (10U)
  7851. #define CAN_F9R1_FB10_Msk (0x1UL << CAN_F9R1_FB10_Pos) /*!< 0x00000400 */
  7852. #define CAN_F9R1_FB10 CAN_F9R1_FB10_Msk /*!< Filter bit 10 */
  7853. #define CAN_F9R1_FB11_Pos (11U)
  7854. #define CAN_F9R1_FB11_Msk (0x1UL << CAN_F9R1_FB11_Pos) /*!< 0x00000800 */
  7855. #define CAN_F9R1_FB11 CAN_F9R1_FB11_Msk /*!< Filter bit 11 */
  7856. #define CAN_F9R1_FB12_Pos (12U)
  7857. #define CAN_F9R1_FB12_Msk (0x1UL << CAN_F9R1_FB12_Pos) /*!< 0x00001000 */
  7858. #define CAN_F9R1_FB12 CAN_F9R1_FB12_Msk /*!< Filter bit 12 */
  7859. #define CAN_F9R1_FB13_Pos (13U)
  7860. #define CAN_F9R1_FB13_Msk (0x1UL << CAN_F9R1_FB13_Pos) /*!< 0x00002000 */
  7861. #define CAN_F9R1_FB13 CAN_F9R1_FB13_Msk /*!< Filter bit 13 */
  7862. #define CAN_F9R1_FB14_Pos (14U)
  7863. #define CAN_F9R1_FB14_Msk (0x1UL << CAN_F9R1_FB14_Pos) /*!< 0x00004000 */
  7864. #define CAN_F9R1_FB14 CAN_F9R1_FB14_Msk /*!< Filter bit 14 */
  7865. #define CAN_F9R1_FB15_Pos (15U)
  7866. #define CAN_F9R1_FB15_Msk (0x1UL << CAN_F9R1_FB15_Pos) /*!< 0x00008000 */
  7867. #define CAN_F9R1_FB15 CAN_F9R1_FB15_Msk /*!< Filter bit 15 */
  7868. #define CAN_F9R1_FB16_Pos (16U)
  7869. #define CAN_F9R1_FB16_Msk (0x1UL << CAN_F9R1_FB16_Pos) /*!< 0x00010000 */
  7870. #define CAN_F9R1_FB16 CAN_F9R1_FB16_Msk /*!< Filter bit 16 */
  7871. #define CAN_F9R1_FB17_Pos (17U)
  7872. #define CAN_F9R1_FB17_Msk (0x1UL << CAN_F9R1_FB17_Pos) /*!< 0x00020000 */
  7873. #define CAN_F9R1_FB17 CAN_F9R1_FB17_Msk /*!< Filter bit 17 */
  7874. #define CAN_F9R1_FB18_Pos (18U)
  7875. #define CAN_F9R1_FB18_Msk (0x1UL << CAN_F9R1_FB18_Pos) /*!< 0x00040000 */
  7876. #define CAN_F9R1_FB18 CAN_F9R1_FB18_Msk /*!< Filter bit 18 */
  7877. #define CAN_F9R1_FB19_Pos (19U)
  7878. #define CAN_F9R1_FB19_Msk (0x1UL << CAN_F9R1_FB19_Pos) /*!< 0x00080000 */
  7879. #define CAN_F9R1_FB19 CAN_F9R1_FB19_Msk /*!< Filter bit 19 */
  7880. #define CAN_F9R1_FB20_Pos (20U)
  7881. #define CAN_F9R1_FB20_Msk (0x1UL << CAN_F9R1_FB20_Pos) /*!< 0x00100000 */
  7882. #define CAN_F9R1_FB20 CAN_F9R1_FB20_Msk /*!< Filter bit 20 */
  7883. #define CAN_F9R1_FB21_Pos (21U)
  7884. #define CAN_F9R1_FB21_Msk (0x1UL << CAN_F9R1_FB21_Pos) /*!< 0x00200000 */
  7885. #define CAN_F9R1_FB21 CAN_F9R1_FB21_Msk /*!< Filter bit 21 */
  7886. #define CAN_F9R1_FB22_Pos (22U)
  7887. #define CAN_F9R1_FB22_Msk (0x1UL << CAN_F9R1_FB22_Pos) /*!< 0x00400000 */
  7888. #define CAN_F9R1_FB22 CAN_F9R1_FB22_Msk /*!< Filter bit 22 */
  7889. #define CAN_F9R1_FB23_Pos (23U)
  7890. #define CAN_F9R1_FB23_Msk (0x1UL << CAN_F9R1_FB23_Pos) /*!< 0x00800000 */
  7891. #define CAN_F9R1_FB23 CAN_F9R1_FB23_Msk /*!< Filter bit 23 */
  7892. #define CAN_F9R1_FB24_Pos (24U)
  7893. #define CAN_F9R1_FB24_Msk (0x1UL << CAN_F9R1_FB24_Pos) /*!< 0x01000000 */
  7894. #define CAN_F9R1_FB24 CAN_F9R1_FB24_Msk /*!< Filter bit 24 */
  7895. #define CAN_F9R1_FB25_Pos (25U)
  7896. #define CAN_F9R1_FB25_Msk (0x1UL << CAN_F9R1_FB25_Pos) /*!< 0x02000000 */
  7897. #define CAN_F9R1_FB25 CAN_F9R1_FB25_Msk /*!< Filter bit 25 */
  7898. #define CAN_F9R1_FB26_Pos (26U)
  7899. #define CAN_F9R1_FB26_Msk (0x1UL << CAN_F9R1_FB26_Pos) /*!< 0x04000000 */
  7900. #define CAN_F9R1_FB26 CAN_F9R1_FB26_Msk /*!< Filter bit 26 */
  7901. #define CAN_F9R1_FB27_Pos (27U)
  7902. #define CAN_F9R1_FB27_Msk (0x1UL << CAN_F9R1_FB27_Pos) /*!< 0x08000000 */
  7903. #define CAN_F9R1_FB27 CAN_F9R1_FB27_Msk /*!< Filter bit 27 */
  7904. #define CAN_F9R1_FB28_Pos (28U)
  7905. #define CAN_F9R1_FB28_Msk (0x1UL << CAN_F9R1_FB28_Pos) /*!< 0x10000000 */
  7906. #define CAN_F9R1_FB28 CAN_F9R1_FB28_Msk /*!< Filter bit 28 */
  7907. #define CAN_F9R1_FB29_Pos (29U)
  7908. #define CAN_F9R1_FB29_Msk (0x1UL << CAN_F9R1_FB29_Pos) /*!< 0x20000000 */
  7909. #define CAN_F9R1_FB29 CAN_F9R1_FB29_Msk /*!< Filter bit 29 */
  7910. #define CAN_F9R1_FB30_Pos (30U)
  7911. #define CAN_F9R1_FB30_Msk (0x1UL << CAN_F9R1_FB30_Pos) /*!< 0x40000000 */
  7912. #define CAN_F9R1_FB30 CAN_F9R1_FB30_Msk /*!< Filter bit 30 */
  7913. #define CAN_F9R1_FB31_Pos (31U)
  7914. #define CAN_F9R1_FB31_Msk (0x1UL << CAN_F9R1_FB31_Pos) /*!< 0x80000000 */
  7915. #define CAN_F9R1_FB31 CAN_F9R1_FB31_Msk /*!< Filter bit 31 */
  7916. /******************* Bit definition for CAN_F10R1 register ******************/
  7917. #define CAN_F10R1_FB0_Pos (0U)
  7918. #define CAN_F10R1_FB0_Msk (0x1UL << CAN_F10R1_FB0_Pos) /*!< 0x00000001 */
  7919. #define CAN_F10R1_FB0 CAN_F10R1_FB0_Msk /*!< Filter bit 0 */
  7920. #define CAN_F10R1_FB1_Pos (1U)
  7921. #define CAN_F10R1_FB1_Msk (0x1UL << CAN_F10R1_FB1_Pos) /*!< 0x00000002 */
  7922. #define CAN_F10R1_FB1 CAN_F10R1_FB1_Msk /*!< Filter bit 1 */
  7923. #define CAN_F10R1_FB2_Pos (2U)
  7924. #define CAN_F10R1_FB2_Msk (0x1UL << CAN_F10R1_FB2_Pos) /*!< 0x00000004 */
  7925. #define CAN_F10R1_FB2 CAN_F10R1_FB2_Msk /*!< Filter bit 2 */
  7926. #define CAN_F10R1_FB3_Pos (3U)
  7927. #define CAN_F10R1_FB3_Msk (0x1UL << CAN_F10R1_FB3_Pos) /*!< 0x00000008 */
  7928. #define CAN_F10R1_FB3 CAN_F10R1_FB3_Msk /*!< Filter bit 3 */
  7929. #define CAN_F10R1_FB4_Pos (4U)
  7930. #define CAN_F10R1_FB4_Msk (0x1UL << CAN_F10R1_FB4_Pos) /*!< 0x00000010 */
  7931. #define CAN_F10R1_FB4 CAN_F10R1_FB4_Msk /*!< Filter bit 4 */
  7932. #define CAN_F10R1_FB5_Pos (5U)
  7933. #define CAN_F10R1_FB5_Msk (0x1UL << CAN_F10R1_FB5_Pos) /*!< 0x00000020 */
  7934. #define CAN_F10R1_FB5 CAN_F10R1_FB5_Msk /*!< Filter bit 5 */
  7935. #define CAN_F10R1_FB6_Pos (6U)
  7936. #define CAN_F10R1_FB6_Msk (0x1UL << CAN_F10R1_FB6_Pos) /*!< 0x00000040 */
  7937. #define CAN_F10R1_FB6 CAN_F10R1_FB6_Msk /*!< Filter bit 6 */
  7938. #define CAN_F10R1_FB7_Pos (7U)
  7939. #define CAN_F10R1_FB7_Msk (0x1UL << CAN_F10R1_FB7_Pos) /*!< 0x00000080 */
  7940. #define CAN_F10R1_FB7 CAN_F10R1_FB7_Msk /*!< Filter bit 7 */
  7941. #define CAN_F10R1_FB8_Pos (8U)
  7942. #define CAN_F10R1_FB8_Msk (0x1UL << CAN_F10R1_FB8_Pos) /*!< 0x00000100 */
  7943. #define CAN_F10R1_FB8 CAN_F10R1_FB8_Msk /*!< Filter bit 8 */
  7944. #define CAN_F10R1_FB9_Pos (9U)
  7945. #define CAN_F10R1_FB9_Msk (0x1UL << CAN_F10R1_FB9_Pos) /*!< 0x00000200 */
  7946. #define CAN_F10R1_FB9 CAN_F10R1_FB9_Msk /*!< Filter bit 9 */
  7947. #define CAN_F10R1_FB10_Pos (10U)
  7948. #define CAN_F10R1_FB10_Msk (0x1UL << CAN_F10R1_FB10_Pos) /*!< 0x00000400 */
  7949. #define CAN_F10R1_FB10 CAN_F10R1_FB10_Msk /*!< Filter bit 10 */
  7950. #define CAN_F10R1_FB11_Pos (11U)
  7951. #define CAN_F10R1_FB11_Msk (0x1UL << CAN_F10R1_FB11_Pos) /*!< 0x00000800 */
  7952. #define CAN_F10R1_FB11 CAN_F10R1_FB11_Msk /*!< Filter bit 11 */
  7953. #define CAN_F10R1_FB12_Pos (12U)
  7954. #define CAN_F10R1_FB12_Msk (0x1UL << CAN_F10R1_FB12_Pos) /*!< 0x00001000 */
  7955. #define CAN_F10R1_FB12 CAN_F10R1_FB12_Msk /*!< Filter bit 12 */
  7956. #define CAN_F10R1_FB13_Pos (13U)
  7957. #define CAN_F10R1_FB13_Msk (0x1UL << CAN_F10R1_FB13_Pos) /*!< 0x00002000 */
  7958. #define CAN_F10R1_FB13 CAN_F10R1_FB13_Msk /*!< Filter bit 13 */
  7959. #define CAN_F10R1_FB14_Pos (14U)
  7960. #define CAN_F10R1_FB14_Msk (0x1UL << CAN_F10R1_FB14_Pos) /*!< 0x00004000 */
  7961. #define CAN_F10R1_FB14 CAN_F10R1_FB14_Msk /*!< Filter bit 14 */
  7962. #define CAN_F10R1_FB15_Pos (15U)
  7963. #define CAN_F10R1_FB15_Msk (0x1UL << CAN_F10R1_FB15_Pos) /*!< 0x00008000 */
  7964. #define CAN_F10R1_FB15 CAN_F10R1_FB15_Msk /*!< Filter bit 15 */
  7965. #define CAN_F10R1_FB16_Pos (16U)
  7966. #define CAN_F10R1_FB16_Msk (0x1UL << CAN_F10R1_FB16_Pos) /*!< 0x00010000 */
  7967. #define CAN_F10R1_FB16 CAN_F10R1_FB16_Msk /*!< Filter bit 16 */
  7968. #define CAN_F10R1_FB17_Pos (17U)
  7969. #define CAN_F10R1_FB17_Msk (0x1UL << CAN_F10R1_FB17_Pos) /*!< 0x00020000 */
  7970. #define CAN_F10R1_FB17 CAN_F10R1_FB17_Msk /*!< Filter bit 17 */
  7971. #define CAN_F10R1_FB18_Pos (18U)
  7972. #define CAN_F10R1_FB18_Msk (0x1UL << CAN_F10R1_FB18_Pos) /*!< 0x00040000 */
  7973. #define CAN_F10R1_FB18 CAN_F10R1_FB18_Msk /*!< Filter bit 18 */
  7974. #define CAN_F10R1_FB19_Pos (19U)
  7975. #define CAN_F10R1_FB19_Msk (0x1UL << CAN_F10R1_FB19_Pos) /*!< 0x00080000 */
  7976. #define CAN_F10R1_FB19 CAN_F10R1_FB19_Msk /*!< Filter bit 19 */
  7977. #define CAN_F10R1_FB20_Pos (20U)
  7978. #define CAN_F10R1_FB20_Msk (0x1UL << CAN_F10R1_FB20_Pos) /*!< 0x00100000 */
  7979. #define CAN_F10R1_FB20 CAN_F10R1_FB20_Msk /*!< Filter bit 20 */
  7980. #define CAN_F10R1_FB21_Pos (21U)
  7981. #define CAN_F10R1_FB21_Msk (0x1UL << CAN_F10R1_FB21_Pos) /*!< 0x00200000 */
  7982. #define CAN_F10R1_FB21 CAN_F10R1_FB21_Msk /*!< Filter bit 21 */
  7983. #define CAN_F10R1_FB22_Pos (22U)
  7984. #define CAN_F10R1_FB22_Msk (0x1UL << CAN_F10R1_FB22_Pos) /*!< 0x00400000 */
  7985. #define CAN_F10R1_FB22 CAN_F10R1_FB22_Msk /*!< Filter bit 22 */
  7986. #define CAN_F10R1_FB23_Pos (23U)
  7987. #define CAN_F10R1_FB23_Msk (0x1UL << CAN_F10R1_FB23_Pos) /*!< 0x00800000 */
  7988. #define CAN_F10R1_FB23 CAN_F10R1_FB23_Msk /*!< Filter bit 23 */
  7989. #define CAN_F10R1_FB24_Pos (24U)
  7990. #define CAN_F10R1_FB24_Msk (0x1UL << CAN_F10R1_FB24_Pos) /*!< 0x01000000 */
  7991. #define CAN_F10R1_FB24 CAN_F10R1_FB24_Msk /*!< Filter bit 24 */
  7992. #define CAN_F10R1_FB25_Pos (25U)
  7993. #define CAN_F10R1_FB25_Msk (0x1UL << CAN_F10R1_FB25_Pos) /*!< 0x02000000 */
  7994. #define CAN_F10R1_FB25 CAN_F10R1_FB25_Msk /*!< Filter bit 25 */
  7995. #define CAN_F10R1_FB26_Pos (26U)
  7996. #define CAN_F10R1_FB26_Msk (0x1UL << CAN_F10R1_FB26_Pos) /*!< 0x04000000 */
  7997. #define CAN_F10R1_FB26 CAN_F10R1_FB26_Msk /*!< Filter bit 26 */
  7998. #define CAN_F10R1_FB27_Pos (27U)
  7999. #define CAN_F10R1_FB27_Msk (0x1UL << CAN_F10R1_FB27_Pos) /*!< 0x08000000 */
  8000. #define CAN_F10R1_FB27 CAN_F10R1_FB27_Msk /*!< Filter bit 27 */
  8001. #define CAN_F10R1_FB28_Pos (28U)
  8002. #define CAN_F10R1_FB28_Msk (0x1UL << CAN_F10R1_FB28_Pos) /*!< 0x10000000 */
  8003. #define CAN_F10R1_FB28 CAN_F10R1_FB28_Msk /*!< Filter bit 28 */
  8004. #define CAN_F10R1_FB29_Pos (29U)
  8005. #define CAN_F10R1_FB29_Msk (0x1UL << CAN_F10R1_FB29_Pos) /*!< 0x20000000 */
  8006. #define CAN_F10R1_FB29 CAN_F10R1_FB29_Msk /*!< Filter bit 29 */
  8007. #define CAN_F10R1_FB30_Pos (30U)
  8008. #define CAN_F10R1_FB30_Msk (0x1UL << CAN_F10R1_FB30_Pos) /*!< 0x40000000 */
  8009. #define CAN_F10R1_FB30 CAN_F10R1_FB30_Msk /*!< Filter bit 30 */
  8010. #define CAN_F10R1_FB31_Pos (31U)
  8011. #define CAN_F10R1_FB31_Msk (0x1UL << CAN_F10R1_FB31_Pos) /*!< 0x80000000 */
  8012. #define CAN_F10R1_FB31 CAN_F10R1_FB31_Msk /*!< Filter bit 31 */
  8013. /******************* Bit definition for CAN_F11R1 register ******************/
  8014. #define CAN_F11R1_FB0_Pos (0U)
  8015. #define CAN_F11R1_FB0_Msk (0x1UL << CAN_F11R1_FB0_Pos) /*!< 0x00000001 */
  8016. #define CAN_F11R1_FB0 CAN_F11R1_FB0_Msk /*!< Filter bit 0 */
  8017. #define CAN_F11R1_FB1_Pos (1U)
  8018. #define CAN_F11R1_FB1_Msk (0x1UL << CAN_F11R1_FB1_Pos) /*!< 0x00000002 */
  8019. #define CAN_F11R1_FB1 CAN_F11R1_FB1_Msk /*!< Filter bit 1 */
  8020. #define CAN_F11R1_FB2_Pos (2U)
  8021. #define CAN_F11R1_FB2_Msk (0x1UL << CAN_F11R1_FB2_Pos) /*!< 0x00000004 */
  8022. #define CAN_F11R1_FB2 CAN_F11R1_FB2_Msk /*!< Filter bit 2 */
  8023. #define CAN_F11R1_FB3_Pos (3U)
  8024. #define CAN_F11R1_FB3_Msk (0x1UL << CAN_F11R1_FB3_Pos) /*!< 0x00000008 */
  8025. #define CAN_F11R1_FB3 CAN_F11R1_FB3_Msk /*!< Filter bit 3 */
  8026. #define CAN_F11R1_FB4_Pos (4U)
  8027. #define CAN_F11R1_FB4_Msk (0x1UL << CAN_F11R1_FB4_Pos) /*!< 0x00000010 */
  8028. #define CAN_F11R1_FB4 CAN_F11R1_FB4_Msk /*!< Filter bit 4 */
  8029. #define CAN_F11R1_FB5_Pos (5U)
  8030. #define CAN_F11R1_FB5_Msk (0x1UL << CAN_F11R1_FB5_Pos) /*!< 0x00000020 */
  8031. #define CAN_F11R1_FB5 CAN_F11R1_FB5_Msk /*!< Filter bit 5 */
  8032. #define CAN_F11R1_FB6_Pos (6U)
  8033. #define CAN_F11R1_FB6_Msk (0x1UL << CAN_F11R1_FB6_Pos) /*!< 0x00000040 */
  8034. #define CAN_F11R1_FB6 CAN_F11R1_FB6_Msk /*!< Filter bit 6 */
  8035. #define CAN_F11R1_FB7_Pos (7U)
  8036. #define CAN_F11R1_FB7_Msk (0x1UL << CAN_F11R1_FB7_Pos) /*!< 0x00000080 */
  8037. #define CAN_F11R1_FB7 CAN_F11R1_FB7_Msk /*!< Filter bit 7 */
  8038. #define CAN_F11R1_FB8_Pos (8U)
  8039. #define CAN_F11R1_FB8_Msk (0x1UL << CAN_F11R1_FB8_Pos) /*!< 0x00000100 */
  8040. #define CAN_F11R1_FB8 CAN_F11R1_FB8_Msk /*!< Filter bit 8 */
  8041. #define CAN_F11R1_FB9_Pos (9U)
  8042. #define CAN_F11R1_FB9_Msk (0x1UL << CAN_F11R1_FB9_Pos) /*!< 0x00000200 */
  8043. #define CAN_F11R1_FB9 CAN_F11R1_FB9_Msk /*!< Filter bit 9 */
  8044. #define CAN_F11R1_FB10_Pos (10U)
  8045. #define CAN_F11R1_FB10_Msk (0x1UL << CAN_F11R1_FB10_Pos) /*!< 0x00000400 */
  8046. #define CAN_F11R1_FB10 CAN_F11R1_FB10_Msk /*!< Filter bit 10 */
  8047. #define CAN_F11R1_FB11_Pos (11U)
  8048. #define CAN_F11R1_FB11_Msk (0x1UL << CAN_F11R1_FB11_Pos) /*!< 0x00000800 */
  8049. #define CAN_F11R1_FB11 CAN_F11R1_FB11_Msk /*!< Filter bit 11 */
  8050. #define CAN_F11R1_FB12_Pos (12U)
  8051. #define CAN_F11R1_FB12_Msk (0x1UL << CAN_F11R1_FB12_Pos) /*!< 0x00001000 */
  8052. #define CAN_F11R1_FB12 CAN_F11R1_FB12_Msk /*!< Filter bit 12 */
  8053. #define CAN_F11R1_FB13_Pos (13U)
  8054. #define CAN_F11R1_FB13_Msk (0x1UL << CAN_F11R1_FB13_Pos) /*!< 0x00002000 */
  8055. #define CAN_F11R1_FB13 CAN_F11R1_FB13_Msk /*!< Filter bit 13 */
  8056. #define CAN_F11R1_FB14_Pos (14U)
  8057. #define CAN_F11R1_FB14_Msk (0x1UL << CAN_F11R1_FB14_Pos) /*!< 0x00004000 */
  8058. #define CAN_F11R1_FB14 CAN_F11R1_FB14_Msk /*!< Filter bit 14 */
  8059. #define CAN_F11R1_FB15_Pos (15U)
  8060. #define CAN_F11R1_FB15_Msk (0x1UL << CAN_F11R1_FB15_Pos) /*!< 0x00008000 */
  8061. #define CAN_F11R1_FB15 CAN_F11R1_FB15_Msk /*!< Filter bit 15 */
  8062. #define CAN_F11R1_FB16_Pos (16U)
  8063. #define CAN_F11R1_FB16_Msk (0x1UL << CAN_F11R1_FB16_Pos) /*!< 0x00010000 */
  8064. #define CAN_F11R1_FB16 CAN_F11R1_FB16_Msk /*!< Filter bit 16 */
  8065. #define CAN_F11R1_FB17_Pos (17U)
  8066. #define CAN_F11R1_FB17_Msk (0x1UL << CAN_F11R1_FB17_Pos) /*!< 0x00020000 */
  8067. #define CAN_F11R1_FB17 CAN_F11R1_FB17_Msk /*!< Filter bit 17 */
  8068. #define CAN_F11R1_FB18_Pos (18U)
  8069. #define CAN_F11R1_FB18_Msk (0x1UL << CAN_F11R1_FB18_Pos) /*!< 0x00040000 */
  8070. #define CAN_F11R1_FB18 CAN_F11R1_FB18_Msk /*!< Filter bit 18 */
  8071. #define CAN_F11R1_FB19_Pos (19U)
  8072. #define CAN_F11R1_FB19_Msk (0x1UL << CAN_F11R1_FB19_Pos) /*!< 0x00080000 */
  8073. #define CAN_F11R1_FB19 CAN_F11R1_FB19_Msk /*!< Filter bit 19 */
  8074. #define CAN_F11R1_FB20_Pos (20U)
  8075. #define CAN_F11R1_FB20_Msk (0x1UL << CAN_F11R1_FB20_Pos) /*!< 0x00100000 */
  8076. #define CAN_F11R1_FB20 CAN_F11R1_FB20_Msk /*!< Filter bit 20 */
  8077. #define CAN_F11R1_FB21_Pos (21U)
  8078. #define CAN_F11R1_FB21_Msk (0x1UL << CAN_F11R1_FB21_Pos) /*!< 0x00200000 */
  8079. #define CAN_F11R1_FB21 CAN_F11R1_FB21_Msk /*!< Filter bit 21 */
  8080. #define CAN_F11R1_FB22_Pos (22U)
  8081. #define CAN_F11R1_FB22_Msk (0x1UL << CAN_F11R1_FB22_Pos) /*!< 0x00400000 */
  8082. #define CAN_F11R1_FB22 CAN_F11R1_FB22_Msk /*!< Filter bit 22 */
  8083. #define CAN_F11R1_FB23_Pos (23U)
  8084. #define CAN_F11R1_FB23_Msk (0x1UL << CAN_F11R1_FB23_Pos) /*!< 0x00800000 */
  8085. #define CAN_F11R1_FB23 CAN_F11R1_FB23_Msk /*!< Filter bit 23 */
  8086. #define CAN_F11R1_FB24_Pos (24U)
  8087. #define CAN_F11R1_FB24_Msk (0x1UL << CAN_F11R1_FB24_Pos) /*!< 0x01000000 */
  8088. #define CAN_F11R1_FB24 CAN_F11R1_FB24_Msk /*!< Filter bit 24 */
  8089. #define CAN_F11R1_FB25_Pos (25U)
  8090. #define CAN_F11R1_FB25_Msk (0x1UL << CAN_F11R1_FB25_Pos) /*!< 0x02000000 */
  8091. #define CAN_F11R1_FB25 CAN_F11R1_FB25_Msk /*!< Filter bit 25 */
  8092. #define CAN_F11R1_FB26_Pos (26U)
  8093. #define CAN_F11R1_FB26_Msk (0x1UL << CAN_F11R1_FB26_Pos) /*!< 0x04000000 */
  8094. #define CAN_F11R1_FB26 CAN_F11R1_FB26_Msk /*!< Filter bit 26 */
  8095. #define CAN_F11R1_FB27_Pos (27U)
  8096. #define CAN_F11R1_FB27_Msk (0x1UL << CAN_F11R1_FB27_Pos) /*!< 0x08000000 */
  8097. #define CAN_F11R1_FB27 CAN_F11R1_FB27_Msk /*!< Filter bit 27 */
  8098. #define CAN_F11R1_FB28_Pos (28U)
  8099. #define CAN_F11R1_FB28_Msk (0x1UL << CAN_F11R1_FB28_Pos) /*!< 0x10000000 */
  8100. #define CAN_F11R1_FB28 CAN_F11R1_FB28_Msk /*!< Filter bit 28 */
  8101. #define CAN_F11R1_FB29_Pos (29U)
  8102. #define CAN_F11R1_FB29_Msk (0x1UL << CAN_F11R1_FB29_Pos) /*!< 0x20000000 */
  8103. #define CAN_F11R1_FB29 CAN_F11R1_FB29_Msk /*!< Filter bit 29 */
  8104. #define CAN_F11R1_FB30_Pos (30U)
  8105. #define CAN_F11R1_FB30_Msk (0x1UL << CAN_F11R1_FB30_Pos) /*!< 0x40000000 */
  8106. #define CAN_F11R1_FB30 CAN_F11R1_FB30_Msk /*!< Filter bit 30 */
  8107. #define CAN_F11R1_FB31_Pos (31U)
  8108. #define CAN_F11R1_FB31_Msk (0x1UL << CAN_F11R1_FB31_Pos) /*!< 0x80000000 */
  8109. #define CAN_F11R1_FB31 CAN_F11R1_FB31_Msk /*!< Filter bit 31 */
  8110. /******************* Bit definition for CAN_F12R1 register ******************/
  8111. #define CAN_F12R1_FB0_Pos (0U)
  8112. #define CAN_F12R1_FB0_Msk (0x1UL << CAN_F12R1_FB0_Pos) /*!< 0x00000001 */
  8113. #define CAN_F12R1_FB0 CAN_F12R1_FB0_Msk /*!< Filter bit 0 */
  8114. #define CAN_F12R1_FB1_Pos (1U)
  8115. #define CAN_F12R1_FB1_Msk (0x1UL << CAN_F12R1_FB1_Pos) /*!< 0x00000002 */
  8116. #define CAN_F12R1_FB1 CAN_F12R1_FB1_Msk /*!< Filter bit 1 */
  8117. #define CAN_F12R1_FB2_Pos (2U)
  8118. #define CAN_F12R1_FB2_Msk (0x1UL << CAN_F12R1_FB2_Pos) /*!< 0x00000004 */
  8119. #define CAN_F12R1_FB2 CAN_F12R1_FB2_Msk /*!< Filter bit 2 */
  8120. #define CAN_F12R1_FB3_Pos (3U)
  8121. #define CAN_F12R1_FB3_Msk (0x1UL << CAN_F12R1_FB3_Pos) /*!< 0x00000008 */
  8122. #define CAN_F12R1_FB3 CAN_F12R1_FB3_Msk /*!< Filter bit 3 */
  8123. #define CAN_F12R1_FB4_Pos (4U)
  8124. #define CAN_F12R1_FB4_Msk (0x1UL << CAN_F12R1_FB4_Pos) /*!< 0x00000010 */
  8125. #define CAN_F12R1_FB4 CAN_F12R1_FB4_Msk /*!< Filter bit 4 */
  8126. #define CAN_F12R1_FB5_Pos (5U)
  8127. #define CAN_F12R1_FB5_Msk (0x1UL << CAN_F12R1_FB5_Pos) /*!< 0x00000020 */
  8128. #define CAN_F12R1_FB5 CAN_F12R1_FB5_Msk /*!< Filter bit 5 */
  8129. #define CAN_F12R1_FB6_Pos (6U)
  8130. #define CAN_F12R1_FB6_Msk (0x1UL << CAN_F12R1_FB6_Pos) /*!< 0x00000040 */
  8131. #define CAN_F12R1_FB6 CAN_F12R1_FB6_Msk /*!< Filter bit 6 */
  8132. #define CAN_F12R1_FB7_Pos (7U)
  8133. #define CAN_F12R1_FB7_Msk (0x1UL << CAN_F12R1_FB7_Pos) /*!< 0x00000080 */
  8134. #define CAN_F12R1_FB7 CAN_F12R1_FB7_Msk /*!< Filter bit 7 */
  8135. #define CAN_F12R1_FB8_Pos (8U)
  8136. #define CAN_F12R1_FB8_Msk (0x1UL << CAN_F12R1_FB8_Pos) /*!< 0x00000100 */
  8137. #define CAN_F12R1_FB8 CAN_F12R1_FB8_Msk /*!< Filter bit 8 */
  8138. #define CAN_F12R1_FB9_Pos (9U)
  8139. #define CAN_F12R1_FB9_Msk (0x1UL << CAN_F12R1_FB9_Pos) /*!< 0x00000200 */
  8140. #define CAN_F12R1_FB9 CAN_F12R1_FB9_Msk /*!< Filter bit 9 */
  8141. #define CAN_F12R1_FB10_Pos (10U)
  8142. #define CAN_F12R1_FB10_Msk (0x1UL << CAN_F12R1_FB10_Pos) /*!< 0x00000400 */
  8143. #define CAN_F12R1_FB10 CAN_F12R1_FB10_Msk /*!< Filter bit 10 */
  8144. #define CAN_F12R1_FB11_Pos (11U)
  8145. #define CAN_F12R1_FB11_Msk (0x1UL << CAN_F12R1_FB11_Pos) /*!< 0x00000800 */
  8146. #define CAN_F12R1_FB11 CAN_F12R1_FB11_Msk /*!< Filter bit 11 */
  8147. #define CAN_F12R1_FB12_Pos (12U)
  8148. #define CAN_F12R1_FB12_Msk (0x1UL << CAN_F12R1_FB12_Pos) /*!< 0x00001000 */
  8149. #define CAN_F12R1_FB12 CAN_F12R1_FB12_Msk /*!< Filter bit 12 */
  8150. #define CAN_F12R1_FB13_Pos (13U)
  8151. #define CAN_F12R1_FB13_Msk (0x1UL << CAN_F12R1_FB13_Pos) /*!< 0x00002000 */
  8152. #define CAN_F12R1_FB13 CAN_F12R1_FB13_Msk /*!< Filter bit 13 */
  8153. #define CAN_F12R1_FB14_Pos (14U)
  8154. #define CAN_F12R1_FB14_Msk (0x1UL << CAN_F12R1_FB14_Pos) /*!< 0x00004000 */
  8155. #define CAN_F12R1_FB14 CAN_F12R1_FB14_Msk /*!< Filter bit 14 */
  8156. #define CAN_F12R1_FB15_Pos (15U)
  8157. #define CAN_F12R1_FB15_Msk (0x1UL << CAN_F12R1_FB15_Pos) /*!< 0x00008000 */
  8158. #define CAN_F12R1_FB15 CAN_F12R1_FB15_Msk /*!< Filter bit 15 */
  8159. #define CAN_F12R1_FB16_Pos (16U)
  8160. #define CAN_F12R1_FB16_Msk (0x1UL << CAN_F12R1_FB16_Pos) /*!< 0x00010000 */
  8161. #define CAN_F12R1_FB16 CAN_F12R1_FB16_Msk /*!< Filter bit 16 */
  8162. #define CAN_F12R1_FB17_Pos (17U)
  8163. #define CAN_F12R1_FB17_Msk (0x1UL << CAN_F12R1_FB17_Pos) /*!< 0x00020000 */
  8164. #define CAN_F12R1_FB17 CAN_F12R1_FB17_Msk /*!< Filter bit 17 */
  8165. #define CAN_F12R1_FB18_Pos (18U)
  8166. #define CAN_F12R1_FB18_Msk (0x1UL << CAN_F12R1_FB18_Pos) /*!< 0x00040000 */
  8167. #define CAN_F12R1_FB18 CAN_F12R1_FB18_Msk /*!< Filter bit 18 */
  8168. #define CAN_F12R1_FB19_Pos (19U)
  8169. #define CAN_F12R1_FB19_Msk (0x1UL << CAN_F12R1_FB19_Pos) /*!< 0x00080000 */
  8170. #define CAN_F12R1_FB19 CAN_F12R1_FB19_Msk /*!< Filter bit 19 */
  8171. #define CAN_F12R1_FB20_Pos (20U)
  8172. #define CAN_F12R1_FB20_Msk (0x1UL << CAN_F12R1_FB20_Pos) /*!< 0x00100000 */
  8173. #define CAN_F12R1_FB20 CAN_F12R1_FB20_Msk /*!< Filter bit 20 */
  8174. #define CAN_F12R1_FB21_Pos (21U)
  8175. #define CAN_F12R1_FB21_Msk (0x1UL << CAN_F12R1_FB21_Pos) /*!< 0x00200000 */
  8176. #define CAN_F12R1_FB21 CAN_F12R1_FB21_Msk /*!< Filter bit 21 */
  8177. #define CAN_F12R1_FB22_Pos (22U)
  8178. #define CAN_F12R1_FB22_Msk (0x1UL << CAN_F12R1_FB22_Pos) /*!< 0x00400000 */
  8179. #define CAN_F12R1_FB22 CAN_F12R1_FB22_Msk /*!< Filter bit 22 */
  8180. #define CAN_F12R1_FB23_Pos (23U)
  8181. #define CAN_F12R1_FB23_Msk (0x1UL << CAN_F12R1_FB23_Pos) /*!< 0x00800000 */
  8182. #define CAN_F12R1_FB23 CAN_F12R1_FB23_Msk /*!< Filter bit 23 */
  8183. #define CAN_F12R1_FB24_Pos (24U)
  8184. #define CAN_F12R1_FB24_Msk (0x1UL << CAN_F12R1_FB24_Pos) /*!< 0x01000000 */
  8185. #define CAN_F12R1_FB24 CAN_F12R1_FB24_Msk /*!< Filter bit 24 */
  8186. #define CAN_F12R1_FB25_Pos (25U)
  8187. #define CAN_F12R1_FB25_Msk (0x1UL << CAN_F12R1_FB25_Pos) /*!< 0x02000000 */
  8188. #define CAN_F12R1_FB25 CAN_F12R1_FB25_Msk /*!< Filter bit 25 */
  8189. #define CAN_F12R1_FB26_Pos (26U)
  8190. #define CAN_F12R1_FB26_Msk (0x1UL << CAN_F12R1_FB26_Pos) /*!< 0x04000000 */
  8191. #define CAN_F12R1_FB26 CAN_F12R1_FB26_Msk /*!< Filter bit 26 */
  8192. #define CAN_F12R1_FB27_Pos (27U)
  8193. #define CAN_F12R1_FB27_Msk (0x1UL << CAN_F12R1_FB27_Pos) /*!< 0x08000000 */
  8194. #define CAN_F12R1_FB27 CAN_F12R1_FB27_Msk /*!< Filter bit 27 */
  8195. #define CAN_F12R1_FB28_Pos (28U)
  8196. #define CAN_F12R1_FB28_Msk (0x1UL << CAN_F12R1_FB28_Pos) /*!< 0x10000000 */
  8197. #define CAN_F12R1_FB28 CAN_F12R1_FB28_Msk /*!< Filter bit 28 */
  8198. #define CAN_F12R1_FB29_Pos (29U)
  8199. #define CAN_F12R1_FB29_Msk (0x1UL << CAN_F12R1_FB29_Pos) /*!< 0x20000000 */
  8200. #define CAN_F12R1_FB29 CAN_F12R1_FB29_Msk /*!< Filter bit 29 */
  8201. #define CAN_F12R1_FB30_Pos (30U)
  8202. #define CAN_F12R1_FB30_Msk (0x1UL << CAN_F12R1_FB30_Pos) /*!< 0x40000000 */
  8203. #define CAN_F12R1_FB30 CAN_F12R1_FB30_Msk /*!< Filter bit 30 */
  8204. #define CAN_F12R1_FB31_Pos (31U)
  8205. #define CAN_F12R1_FB31_Msk (0x1UL << CAN_F12R1_FB31_Pos) /*!< 0x80000000 */
  8206. #define CAN_F12R1_FB31 CAN_F12R1_FB31_Msk /*!< Filter bit 31 */
  8207. /******************* Bit definition for CAN_F13R1 register ******************/
  8208. #define CAN_F13R1_FB0_Pos (0U)
  8209. #define CAN_F13R1_FB0_Msk (0x1UL << CAN_F13R1_FB0_Pos) /*!< 0x00000001 */
  8210. #define CAN_F13R1_FB0 CAN_F13R1_FB0_Msk /*!< Filter bit 0 */
  8211. #define CAN_F13R1_FB1_Pos (1U)
  8212. #define CAN_F13R1_FB1_Msk (0x1UL << CAN_F13R1_FB1_Pos) /*!< 0x00000002 */
  8213. #define CAN_F13R1_FB1 CAN_F13R1_FB1_Msk /*!< Filter bit 1 */
  8214. #define CAN_F13R1_FB2_Pos (2U)
  8215. #define CAN_F13R1_FB2_Msk (0x1UL << CAN_F13R1_FB2_Pos) /*!< 0x00000004 */
  8216. #define CAN_F13R1_FB2 CAN_F13R1_FB2_Msk /*!< Filter bit 2 */
  8217. #define CAN_F13R1_FB3_Pos (3U)
  8218. #define CAN_F13R1_FB3_Msk (0x1UL << CAN_F13R1_FB3_Pos) /*!< 0x00000008 */
  8219. #define CAN_F13R1_FB3 CAN_F13R1_FB3_Msk /*!< Filter bit 3 */
  8220. #define CAN_F13R1_FB4_Pos (4U)
  8221. #define CAN_F13R1_FB4_Msk (0x1UL << CAN_F13R1_FB4_Pos) /*!< 0x00000010 */
  8222. #define CAN_F13R1_FB4 CAN_F13R1_FB4_Msk /*!< Filter bit 4 */
  8223. #define CAN_F13R1_FB5_Pos (5U)
  8224. #define CAN_F13R1_FB5_Msk (0x1UL << CAN_F13R1_FB5_Pos) /*!< 0x00000020 */
  8225. #define CAN_F13R1_FB5 CAN_F13R1_FB5_Msk /*!< Filter bit 5 */
  8226. #define CAN_F13R1_FB6_Pos (6U)
  8227. #define CAN_F13R1_FB6_Msk (0x1UL << CAN_F13R1_FB6_Pos) /*!< 0x00000040 */
  8228. #define CAN_F13R1_FB6 CAN_F13R1_FB6_Msk /*!< Filter bit 6 */
  8229. #define CAN_F13R1_FB7_Pos (7U)
  8230. #define CAN_F13R1_FB7_Msk (0x1UL << CAN_F13R1_FB7_Pos) /*!< 0x00000080 */
  8231. #define CAN_F13R1_FB7 CAN_F13R1_FB7_Msk /*!< Filter bit 7 */
  8232. #define CAN_F13R1_FB8_Pos (8U)
  8233. #define CAN_F13R1_FB8_Msk (0x1UL << CAN_F13R1_FB8_Pos) /*!< 0x00000100 */
  8234. #define CAN_F13R1_FB8 CAN_F13R1_FB8_Msk /*!< Filter bit 8 */
  8235. #define CAN_F13R1_FB9_Pos (9U)
  8236. #define CAN_F13R1_FB9_Msk (0x1UL << CAN_F13R1_FB9_Pos) /*!< 0x00000200 */
  8237. #define CAN_F13R1_FB9 CAN_F13R1_FB9_Msk /*!< Filter bit 9 */
  8238. #define CAN_F13R1_FB10_Pos (10U)
  8239. #define CAN_F13R1_FB10_Msk (0x1UL << CAN_F13R1_FB10_Pos) /*!< 0x00000400 */
  8240. #define CAN_F13R1_FB10 CAN_F13R1_FB10_Msk /*!< Filter bit 10 */
  8241. #define CAN_F13R1_FB11_Pos (11U)
  8242. #define CAN_F13R1_FB11_Msk (0x1UL << CAN_F13R1_FB11_Pos) /*!< 0x00000800 */
  8243. #define CAN_F13R1_FB11 CAN_F13R1_FB11_Msk /*!< Filter bit 11 */
  8244. #define CAN_F13R1_FB12_Pos (12U)
  8245. #define CAN_F13R1_FB12_Msk (0x1UL << CAN_F13R1_FB12_Pos) /*!< 0x00001000 */
  8246. #define CAN_F13R1_FB12 CAN_F13R1_FB12_Msk /*!< Filter bit 12 */
  8247. #define CAN_F13R1_FB13_Pos (13U)
  8248. #define CAN_F13R1_FB13_Msk (0x1UL << CAN_F13R1_FB13_Pos) /*!< 0x00002000 */
  8249. #define CAN_F13R1_FB13 CAN_F13R1_FB13_Msk /*!< Filter bit 13 */
  8250. #define CAN_F13R1_FB14_Pos (14U)
  8251. #define CAN_F13R1_FB14_Msk (0x1UL << CAN_F13R1_FB14_Pos) /*!< 0x00004000 */
  8252. #define CAN_F13R1_FB14 CAN_F13R1_FB14_Msk /*!< Filter bit 14 */
  8253. #define CAN_F13R1_FB15_Pos (15U)
  8254. #define CAN_F13R1_FB15_Msk (0x1UL << CAN_F13R1_FB15_Pos) /*!< 0x00008000 */
  8255. #define CAN_F13R1_FB15 CAN_F13R1_FB15_Msk /*!< Filter bit 15 */
  8256. #define CAN_F13R1_FB16_Pos (16U)
  8257. #define CAN_F13R1_FB16_Msk (0x1UL << CAN_F13R1_FB16_Pos) /*!< 0x00010000 */
  8258. #define CAN_F13R1_FB16 CAN_F13R1_FB16_Msk /*!< Filter bit 16 */
  8259. #define CAN_F13R1_FB17_Pos (17U)
  8260. #define CAN_F13R1_FB17_Msk (0x1UL << CAN_F13R1_FB17_Pos) /*!< 0x00020000 */
  8261. #define CAN_F13R1_FB17 CAN_F13R1_FB17_Msk /*!< Filter bit 17 */
  8262. #define CAN_F13R1_FB18_Pos (18U)
  8263. #define CAN_F13R1_FB18_Msk (0x1UL << CAN_F13R1_FB18_Pos) /*!< 0x00040000 */
  8264. #define CAN_F13R1_FB18 CAN_F13R1_FB18_Msk /*!< Filter bit 18 */
  8265. #define CAN_F13R1_FB19_Pos (19U)
  8266. #define CAN_F13R1_FB19_Msk (0x1UL << CAN_F13R1_FB19_Pos) /*!< 0x00080000 */
  8267. #define CAN_F13R1_FB19 CAN_F13R1_FB19_Msk /*!< Filter bit 19 */
  8268. #define CAN_F13R1_FB20_Pos (20U)
  8269. #define CAN_F13R1_FB20_Msk (0x1UL << CAN_F13R1_FB20_Pos) /*!< 0x00100000 */
  8270. #define CAN_F13R1_FB20 CAN_F13R1_FB20_Msk /*!< Filter bit 20 */
  8271. #define CAN_F13R1_FB21_Pos (21U)
  8272. #define CAN_F13R1_FB21_Msk (0x1UL << CAN_F13R1_FB21_Pos) /*!< 0x00200000 */
  8273. #define CAN_F13R1_FB21 CAN_F13R1_FB21_Msk /*!< Filter bit 21 */
  8274. #define CAN_F13R1_FB22_Pos (22U)
  8275. #define CAN_F13R1_FB22_Msk (0x1UL << CAN_F13R1_FB22_Pos) /*!< 0x00400000 */
  8276. #define CAN_F13R1_FB22 CAN_F13R1_FB22_Msk /*!< Filter bit 22 */
  8277. #define CAN_F13R1_FB23_Pos (23U)
  8278. #define CAN_F13R1_FB23_Msk (0x1UL << CAN_F13R1_FB23_Pos) /*!< 0x00800000 */
  8279. #define CAN_F13R1_FB23 CAN_F13R1_FB23_Msk /*!< Filter bit 23 */
  8280. #define CAN_F13R1_FB24_Pos (24U)
  8281. #define CAN_F13R1_FB24_Msk (0x1UL << CAN_F13R1_FB24_Pos) /*!< 0x01000000 */
  8282. #define CAN_F13R1_FB24 CAN_F13R1_FB24_Msk /*!< Filter bit 24 */
  8283. #define CAN_F13R1_FB25_Pos (25U)
  8284. #define CAN_F13R1_FB25_Msk (0x1UL << CAN_F13R1_FB25_Pos) /*!< 0x02000000 */
  8285. #define CAN_F13R1_FB25 CAN_F13R1_FB25_Msk /*!< Filter bit 25 */
  8286. #define CAN_F13R1_FB26_Pos (26U)
  8287. #define CAN_F13R1_FB26_Msk (0x1UL << CAN_F13R1_FB26_Pos) /*!< 0x04000000 */
  8288. #define CAN_F13R1_FB26 CAN_F13R1_FB26_Msk /*!< Filter bit 26 */
  8289. #define CAN_F13R1_FB27_Pos (27U)
  8290. #define CAN_F13R1_FB27_Msk (0x1UL << CAN_F13R1_FB27_Pos) /*!< 0x08000000 */
  8291. #define CAN_F13R1_FB27 CAN_F13R1_FB27_Msk /*!< Filter bit 27 */
  8292. #define CAN_F13R1_FB28_Pos (28U)
  8293. #define CAN_F13R1_FB28_Msk (0x1UL << CAN_F13R1_FB28_Pos) /*!< 0x10000000 */
  8294. #define CAN_F13R1_FB28 CAN_F13R1_FB28_Msk /*!< Filter bit 28 */
  8295. #define CAN_F13R1_FB29_Pos (29U)
  8296. #define CAN_F13R1_FB29_Msk (0x1UL << CAN_F13R1_FB29_Pos) /*!< 0x20000000 */
  8297. #define CAN_F13R1_FB29 CAN_F13R1_FB29_Msk /*!< Filter bit 29 */
  8298. #define CAN_F13R1_FB30_Pos (30U)
  8299. #define CAN_F13R1_FB30_Msk (0x1UL << CAN_F13R1_FB30_Pos) /*!< 0x40000000 */
  8300. #define CAN_F13R1_FB30 CAN_F13R1_FB30_Msk /*!< Filter bit 30 */
  8301. #define CAN_F13R1_FB31_Pos (31U)
  8302. #define CAN_F13R1_FB31_Msk (0x1UL << CAN_F13R1_FB31_Pos) /*!< 0x80000000 */
  8303. #define CAN_F13R1_FB31 CAN_F13R1_FB31_Msk /*!< Filter bit 31 */
  8304. /******************* Bit definition for CAN_F0R2 register *******************/
  8305. #define CAN_F0R2_FB0_Pos (0U)
  8306. #define CAN_F0R2_FB0_Msk (0x1UL << CAN_F0R2_FB0_Pos) /*!< 0x00000001 */
  8307. #define CAN_F0R2_FB0 CAN_F0R2_FB0_Msk /*!< Filter bit 0 */
  8308. #define CAN_F0R2_FB1_Pos (1U)
  8309. #define CAN_F0R2_FB1_Msk (0x1UL << CAN_F0R2_FB1_Pos) /*!< 0x00000002 */
  8310. #define CAN_F0R2_FB1 CAN_F0R2_FB1_Msk /*!< Filter bit 1 */
  8311. #define CAN_F0R2_FB2_Pos (2U)
  8312. #define CAN_F0R2_FB2_Msk (0x1UL << CAN_F0R2_FB2_Pos) /*!< 0x00000004 */
  8313. #define CAN_F0R2_FB2 CAN_F0R2_FB2_Msk /*!< Filter bit 2 */
  8314. #define CAN_F0R2_FB3_Pos (3U)
  8315. #define CAN_F0R2_FB3_Msk (0x1UL << CAN_F0R2_FB3_Pos) /*!< 0x00000008 */
  8316. #define CAN_F0R2_FB3 CAN_F0R2_FB3_Msk /*!< Filter bit 3 */
  8317. #define CAN_F0R2_FB4_Pos (4U)
  8318. #define CAN_F0R2_FB4_Msk (0x1UL << CAN_F0R2_FB4_Pos) /*!< 0x00000010 */
  8319. #define CAN_F0R2_FB4 CAN_F0R2_FB4_Msk /*!< Filter bit 4 */
  8320. #define CAN_F0R2_FB5_Pos (5U)
  8321. #define CAN_F0R2_FB5_Msk (0x1UL << CAN_F0R2_FB5_Pos) /*!< 0x00000020 */
  8322. #define CAN_F0R2_FB5 CAN_F0R2_FB5_Msk /*!< Filter bit 5 */
  8323. #define CAN_F0R2_FB6_Pos (6U)
  8324. #define CAN_F0R2_FB6_Msk (0x1UL << CAN_F0R2_FB6_Pos) /*!< 0x00000040 */
  8325. #define CAN_F0R2_FB6 CAN_F0R2_FB6_Msk /*!< Filter bit 6 */
  8326. #define CAN_F0R2_FB7_Pos (7U)
  8327. #define CAN_F0R2_FB7_Msk (0x1UL << CAN_F0R2_FB7_Pos) /*!< 0x00000080 */
  8328. #define CAN_F0R2_FB7 CAN_F0R2_FB7_Msk /*!< Filter bit 7 */
  8329. #define CAN_F0R2_FB8_Pos (8U)
  8330. #define CAN_F0R2_FB8_Msk (0x1UL << CAN_F0R2_FB8_Pos) /*!< 0x00000100 */
  8331. #define CAN_F0R2_FB8 CAN_F0R2_FB8_Msk /*!< Filter bit 8 */
  8332. #define CAN_F0R2_FB9_Pos (9U)
  8333. #define CAN_F0R2_FB9_Msk (0x1UL << CAN_F0R2_FB9_Pos) /*!< 0x00000200 */
  8334. #define CAN_F0R2_FB9 CAN_F0R2_FB9_Msk /*!< Filter bit 9 */
  8335. #define CAN_F0R2_FB10_Pos (10U)
  8336. #define CAN_F0R2_FB10_Msk (0x1UL << CAN_F0R2_FB10_Pos) /*!< 0x00000400 */
  8337. #define CAN_F0R2_FB10 CAN_F0R2_FB10_Msk /*!< Filter bit 10 */
  8338. #define CAN_F0R2_FB11_Pos (11U)
  8339. #define CAN_F0R2_FB11_Msk (0x1UL << CAN_F0R2_FB11_Pos) /*!< 0x00000800 */
  8340. #define CAN_F0R2_FB11 CAN_F0R2_FB11_Msk /*!< Filter bit 11 */
  8341. #define CAN_F0R2_FB12_Pos (12U)
  8342. #define CAN_F0R2_FB12_Msk (0x1UL << CAN_F0R2_FB12_Pos) /*!< 0x00001000 */
  8343. #define CAN_F0R2_FB12 CAN_F0R2_FB12_Msk /*!< Filter bit 12 */
  8344. #define CAN_F0R2_FB13_Pos (13U)
  8345. #define CAN_F0R2_FB13_Msk (0x1UL << CAN_F0R2_FB13_Pos) /*!< 0x00002000 */
  8346. #define CAN_F0R2_FB13 CAN_F0R2_FB13_Msk /*!< Filter bit 13 */
  8347. #define CAN_F0R2_FB14_Pos (14U)
  8348. #define CAN_F0R2_FB14_Msk (0x1UL << CAN_F0R2_FB14_Pos) /*!< 0x00004000 */
  8349. #define CAN_F0R2_FB14 CAN_F0R2_FB14_Msk /*!< Filter bit 14 */
  8350. #define CAN_F0R2_FB15_Pos (15U)
  8351. #define CAN_F0R2_FB15_Msk (0x1UL << CAN_F0R2_FB15_Pos) /*!< 0x00008000 */
  8352. #define CAN_F0R2_FB15 CAN_F0R2_FB15_Msk /*!< Filter bit 15 */
  8353. #define CAN_F0R2_FB16_Pos (16U)
  8354. #define CAN_F0R2_FB16_Msk (0x1UL << CAN_F0R2_FB16_Pos) /*!< 0x00010000 */
  8355. #define CAN_F0R2_FB16 CAN_F0R2_FB16_Msk /*!< Filter bit 16 */
  8356. #define CAN_F0R2_FB17_Pos (17U)
  8357. #define CAN_F0R2_FB17_Msk (0x1UL << CAN_F0R2_FB17_Pos) /*!< 0x00020000 */
  8358. #define CAN_F0R2_FB17 CAN_F0R2_FB17_Msk /*!< Filter bit 17 */
  8359. #define CAN_F0R2_FB18_Pos (18U)
  8360. #define CAN_F0R2_FB18_Msk (0x1UL << CAN_F0R2_FB18_Pos) /*!< 0x00040000 */
  8361. #define CAN_F0R2_FB18 CAN_F0R2_FB18_Msk /*!< Filter bit 18 */
  8362. #define CAN_F0R2_FB19_Pos (19U)
  8363. #define CAN_F0R2_FB19_Msk (0x1UL << CAN_F0R2_FB19_Pos) /*!< 0x00080000 */
  8364. #define CAN_F0R2_FB19 CAN_F0R2_FB19_Msk /*!< Filter bit 19 */
  8365. #define CAN_F0R2_FB20_Pos (20U)
  8366. #define CAN_F0R2_FB20_Msk (0x1UL << CAN_F0R2_FB20_Pos) /*!< 0x00100000 */
  8367. #define CAN_F0R2_FB20 CAN_F0R2_FB20_Msk /*!< Filter bit 20 */
  8368. #define CAN_F0R2_FB21_Pos (21U)
  8369. #define CAN_F0R2_FB21_Msk (0x1UL << CAN_F0R2_FB21_Pos) /*!< 0x00200000 */
  8370. #define CAN_F0R2_FB21 CAN_F0R2_FB21_Msk /*!< Filter bit 21 */
  8371. #define CAN_F0R2_FB22_Pos (22U)
  8372. #define CAN_F0R2_FB22_Msk (0x1UL << CAN_F0R2_FB22_Pos) /*!< 0x00400000 */
  8373. #define CAN_F0R2_FB22 CAN_F0R2_FB22_Msk /*!< Filter bit 22 */
  8374. #define CAN_F0R2_FB23_Pos (23U)
  8375. #define CAN_F0R2_FB23_Msk (0x1UL << CAN_F0R2_FB23_Pos) /*!< 0x00800000 */
  8376. #define CAN_F0R2_FB23 CAN_F0R2_FB23_Msk /*!< Filter bit 23 */
  8377. #define CAN_F0R2_FB24_Pos (24U)
  8378. #define CAN_F0R2_FB24_Msk (0x1UL << CAN_F0R2_FB24_Pos) /*!< 0x01000000 */
  8379. #define CAN_F0R2_FB24 CAN_F0R2_FB24_Msk /*!< Filter bit 24 */
  8380. #define CAN_F0R2_FB25_Pos (25U)
  8381. #define CAN_F0R2_FB25_Msk (0x1UL << CAN_F0R2_FB25_Pos) /*!< 0x02000000 */
  8382. #define CAN_F0R2_FB25 CAN_F0R2_FB25_Msk /*!< Filter bit 25 */
  8383. #define CAN_F0R2_FB26_Pos (26U)
  8384. #define CAN_F0R2_FB26_Msk (0x1UL << CAN_F0R2_FB26_Pos) /*!< 0x04000000 */
  8385. #define CAN_F0R2_FB26 CAN_F0R2_FB26_Msk /*!< Filter bit 26 */
  8386. #define CAN_F0R2_FB27_Pos (27U)
  8387. #define CAN_F0R2_FB27_Msk (0x1UL << CAN_F0R2_FB27_Pos) /*!< 0x08000000 */
  8388. #define CAN_F0R2_FB27 CAN_F0R2_FB27_Msk /*!< Filter bit 27 */
  8389. #define CAN_F0R2_FB28_Pos (28U)
  8390. #define CAN_F0R2_FB28_Msk (0x1UL << CAN_F0R2_FB28_Pos) /*!< 0x10000000 */
  8391. #define CAN_F0R2_FB28 CAN_F0R2_FB28_Msk /*!< Filter bit 28 */
  8392. #define CAN_F0R2_FB29_Pos (29U)
  8393. #define CAN_F0R2_FB29_Msk (0x1UL << CAN_F0R2_FB29_Pos) /*!< 0x20000000 */
  8394. #define CAN_F0R2_FB29 CAN_F0R2_FB29_Msk /*!< Filter bit 29 */
  8395. #define CAN_F0R2_FB30_Pos (30U)
  8396. #define CAN_F0R2_FB30_Msk (0x1UL << CAN_F0R2_FB30_Pos) /*!< 0x40000000 */
  8397. #define CAN_F0R2_FB30 CAN_F0R2_FB30_Msk /*!< Filter bit 30 */
  8398. #define CAN_F0R2_FB31_Pos (31U)
  8399. #define CAN_F0R2_FB31_Msk (0x1UL << CAN_F0R2_FB31_Pos) /*!< 0x80000000 */
  8400. #define CAN_F0R2_FB31 CAN_F0R2_FB31_Msk /*!< Filter bit 31 */
  8401. /******************* Bit definition for CAN_F1R2 register *******************/
  8402. #define CAN_F1R2_FB0_Pos (0U)
  8403. #define CAN_F1R2_FB0_Msk (0x1UL << CAN_F1R2_FB0_Pos) /*!< 0x00000001 */
  8404. #define CAN_F1R2_FB0 CAN_F1R2_FB0_Msk /*!< Filter bit 0 */
  8405. #define CAN_F1R2_FB1_Pos (1U)
  8406. #define CAN_F1R2_FB1_Msk (0x1UL << CAN_F1R2_FB1_Pos) /*!< 0x00000002 */
  8407. #define CAN_F1R2_FB1 CAN_F1R2_FB1_Msk /*!< Filter bit 1 */
  8408. #define CAN_F1R2_FB2_Pos (2U)
  8409. #define CAN_F1R2_FB2_Msk (0x1UL << CAN_F1R2_FB2_Pos) /*!< 0x00000004 */
  8410. #define CAN_F1R2_FB2 CAN_F1R2_FB2_Msk /*!< Filter bit 2 */
  8411. #define CAN_F1R2_FB3_Pos (3U)
  8412. #define CAN_F1R2_FB3_Msk (0x1UL << CAN_F1R2_FB3_Pos) /*!< 0x00000008 */
  8413. #define CAN_F1R2_FB3 CAN_F1R2_FB3_Msk /*!< Filter bit 3 */
  8414. #define CAN_F1R2_FB4_Pos (4U)
  8415. #define CAN_F1R2_FB4_Msk (0x1UL << CAN_F1R2_FB4_Pos) /*!< 0x00000010 */
  8416. #define CAN_F1R2_FB4 CAN_F1R2_FB4_Msk /*!< Filter bit 4 */
  8417. #define CAN_F1R2_FB5_Pos (5U)
  8418. #define CAN_F1R2_FB5_Msk (0x1UL << CAN_F1R2_FB5_Pos) /*!< 0x00000020 */
  8419. #define CAN_F1R2_FB5 CAN_F1R2_FB5_Msk /*!< Filter bit 5 */
  8420. #define CAN_F1R2_FB6_Pos (6U)
  8421. #define CAN_F1R2_FB6_Msk (0x1UL << CAN_F1R2_FB6_Pos) /*!< 0x00000040 */
  8422. #define CAN_F1R2_FB6 CAN_F1R2_FB6_Msk /*!< Filter bit 6 */
  8423. #define CAN_F1R2_FB7_Pos (7U)
  8424. #define CAN_F1R2_FB7_Msk (0x1UL << CAN_F1R2_FB7_Pos) /*!< 0x00000080 */
  8425. #define CAN_F1R2_FB7 CAN_F1R2_FB7_Msk /*!< Filter bit 7 */
  8426. #define CAN_F1R2_FB8_Pos (8U)
  8427. #define CAN_F1R2_FB8_Msk (0x1UL << CAN_F1R2_FB8_Pos) /*!< 0x00000100 */
  8428. #define CAN_F1R2_FB8 CAN_F1R2_FB8_Msk /*!< Filter bit 8 */
  8429. #define CAN_F1R2_FB9_Pos (9U)
  8430. #define CAN_F1R2_FB9_Msk (0x1UL << CAN_F1R2_FB9_Pos) /*!< 0x00000200 */
  8431. #define CAN_F1R2_FB9 CAN_F1R2_FB9_Msk /*!< Filter bit 9 */
  8432. #define CAN_F1R2_FB10_Pos (10U)
  8433. #define CAN_F1R2_FB10_Msk (0x1UL << CAN_F1R2_FB10_Pos) /*!< 0x00000400 */
  8434. #define CAN_F1R2_FB10 CAN_F1R2_FB10_Msk /*!< Filter bit 10 */
  8435. #define CAN_F1R2_FB11_Pos (11U)
  8436. #define CAN_F1R2_FB11_Msk (0x1UL << CAN_F1R2_FB11_Pos) /*!< 0x00000800 */
  8437. #define CAN_F1R2_FB11 CAN_F1R2_FB11_Msk /*!< Filter bit 11 */
  8438. #define CAN_F1R2_FB12_Pos (12U)
  8439. #define CAN_F1R2_FB12_Msk (0x1UL << CAN_F1R2_FB12_Pos) /*!< 0x00001000 */
  8440. #define CAN_F1R2_FB12 CAN_F1R2_FB12_Msk /*!< Filter bit 12 */
  8441. #define CAN_F1R2_FB13_Pos (13U)
  8442. #define CAN_F1R2_FB13_Msk (0x1UL << CAN_F1R2_FB13_Pos) /*!< 0x00002000 */
  8443. #define CAN_F1R2_FB13 CAN_F1R2_FB13_Msk /*!< Filter bit 13 */
  8444. #define CAN_F1R2_FB14_Pos (14U)
  8445. #define CAN_F1R2_FB14_Msk (0x1UL << CAN_F1R2_FB14_Pos) /*!< 0x00004000 */
  8446. #define CAN_F1R2_FB14 CAN_F1R2_FB14_Msk /*!< Filter bit 14 */
  8447. #define CAN_F1R2_FB15_Pos (15U)
  8448. #define CAN_F1R2_FB15_Msk (0x1UL << CAN_F1R2_FB15_Pos) /*!< 0x00008000 */
  8449. #define CAN_F1R2_FB15 CAN_F1R2_FB15_Msk /*!< Filter bit 15 */
  8450. #define CAN_F1R2_FB16_Pos (16U)
  8451. #define CAN_F1R2_FB16_Msk (0x1UL << CAN_F1R2_FB16_Pos) /*!< 0x00010000 */
  8452. #define CAN_F1R2_FB16 CAN_F1R2_FB16_Msk /*!< Filter bit 16 */
  8453. #define CAN_F1R2_FB17_Pos (17U)
  8454. #define CAN_F1R2_FB17_Msk (0x1UL << CAN_F1R2_FB17_Pos) /*!< 0x00020000 */
  8455. #define CAN_F1R2_FB17 CAN_F1R2_FB17_Msk /*!< Filter bit 17 */
  8456. #define CAN_F1R2_FB18_Pos (18U)
  8457. #define CAN_F1R2_FB18_Msk (0x1UL << CAN_F1R2_FB18_Pos) /*!< 0x00040000 */
  8458. #define CAN_F1R2_FB18 CAN_F1R2_FB18_Msk /*!< Filter bit 18 */
  8459. #define CAN_F1R2_FB19_Pos (19U)
  8460. #define CAN_F1R2_FB19_Msk (0x1UL << CAN_F1R2_FB19_Pos) /*!< 0x00080000 */
  8461. #define CAN_F1R2_FB19 CAN_F1R2_FB19_Msk /*!< Filter bit 19 */
  8462. #define CAN_F1R2_FB20_Pos (20U)
  8463. #define CAN_F1R2_FB20_Msk (0x1UL << CAN_F1R2_FB20_Pos) /*!< 0x00100000 */
  8464. #define CAN_F1R2_FB20 CAN_F1R2_FB20_Msk /*!< Filter bit 20 */
  8465. #define CAN_F1R2_FB21_Pos (21U)
  8466. #define CAN_F1R2_FB21_Msk (0x1UL << CAN_F1R2_FB21_Pos) /*!< 0x00200000 */
  8467. #define CAN_F1R2_FB21 CAN_F1R2_FB21_Msk /*!< Filter bit 21 */
  8468. #define CAN_F1R2_FB22_Pos (22U)
  8469. #define CAN_F1R2_FB22_Msk (0x1UL << CAN_F1R2_FB22_Pos) /*!< 0x00400000 */
  8470. #define CAN_F1R2_FB22 CAN_F1R2_FB22_Msk /*!< Filter bit 22 */
  8471. #define CAN_F1R2_FB23_Pos (23U)
  8472. #define CAN_F1R2_FB23_Msk (0x1UL << CAN_F1R2_FB23_Pos) /*!< 0x00800000 */
  8473. #define CAN_F1R2_FB23 CAN_F1R2_FB23_Msk /*!< Filter bit 23 */
  8474. #define CAN_F1R2_FB24_Pos (24U)
  8475. #define CAN_F1R2_FB24_Msk (0x1UL << CAN_F1R2_FB24_Pos) /*!< 0x01000000 */
  8476. #define CAN_F1R2_FB24 CAN_F1R2_FB24_Msk /*!< Filter bit 24 */
  8477. #define CAN_F1R2_FB25_Pos (25U)
  8478. #define CAN_F1R2_FB25_Msk (0x1UL << CAN_F1R2_FB25_Pos) /*!< 0x02000000 */
  8479. #define CAN_F1R2_FB25 CAN_F1R2_FB25_Msk /*!< Filter bit 25 */
  8480. #define CAN_F1R2_FB26_Pos (26U)
  8481. #define CAN_F1R2_FB26_Msk (0x1UL << CAN_F1R2_FB26_Pos) /*!< 0x04000000 */
  8482. #define CAN_F1R2_FB26 CAN_F1R2_FB26_Msk /*!< Filter bit 26 */
  8483. #define CAN_F1R2_FB27_Pos (27U)
  8484. #define CAN_F1R2_FB27_Msk (0x1UL << CAN_F1R2_FB27_Pos) /*!< 0x08000000 */
  8485. #define CAN_F1R2_FB27 CAN_F1R2_FB27_Msk /*!< Filter bit 27 */
  8486. #define CAN_F1R2_FB28_Pos (28U)
  8487. #define CAN_F1R2_FB28_Msk (0x1UL << CAN_F1R2_FB28_Pos) /*!< 0x10000000 */
  8488. #define CAN_F1R2_FB28 CAN_F1R2_FB28_Msk /*!< Filter bit 28 */
  8489. #define CAN_F1R2_FB29_Pos (29U)
  8490. #define CAN_F1R2_FB29_Msk (0x1UL << CAN_F1R2_FB29_Pos) /*!< 0x20000000 */
  8491. #define CAN_F1R2_FB29 CAN_F1R2_FB29_Msk /*!< Filter bit 29 */
  8492. #define CAN_F1R2_FB30_Pos (30U)
  8493. #define CAN_F1R2_FB30_Msk (0x1UL << CAN_F1R2_FB30_Pos) /*!< 0x40000000 */
  8494. #define CAN_F1R2_FB30 CAN_F1R2_FB30_Msk /*!< Filter bit 30 */
  8495. #define CAN_F1R2_FB31_Pos (31U)
  8496. #define CAN_F1R2_FB31_Msk (0x1UL << CAN_F1R2_FB31_Pos) /*!< 0x80000000 */
  8497. #define CAN_F1R2_FB31 CAN_F1R2_FB31_Msk /*!< Filter bit 31 */
  8498. /******************* Bit definition for CAN_F2R2 register *******************/
  8499. #define CAN_F2R2_FB0_Pos (0U)
  8500. #define CAN_F2R2_FB0_Msk (0x1UL << CAN_F2R2_FB0_Pos) /*!< 0x00000001 */
  8501. #define CAN_F2R2_FB0 CAN_F2R2_FB0_Msk /*!< Filter bit 0 */
  8502. #define CAN_F2R2_FB1_Pos (1U)
  8503. #define CAN_F2R2_FB1_Msk (0x1UL << CAN_F2R2_FB1_Pos) /*!< 0x00000002 */
  8504. #define CAN_F2R2_FB1 CAN_F2R2_FB1_Msk /*!< Filter bit 1 */
  8505. #define CAN_F2R2_FB2_Pos (2U)
  8506. #define CAN_F2R2_FB2_Msk (0x1UL << CAN_F2R2_FB2_Pos) /*!< 0x00000004 */
  8507. #define CAN_F2R2_FB2 CAN_F2R2_FB2_Msk /*!< Filter bit 2 */
  8508. #define CAN_F2R2_FB3_Pos (3U)
  8509. #define CAN_F2R2_FB3_Msk (0x1UL << CAN_F2R2_FB3_Pos) /*!< 0x00000008 */
  8510. #define CAN_F2R2_FB3 CAN_F2R2_FB3_Msk /*!< Filter bit 3 */
  8511. #define CAN_F2R2_FB4_Pos (4U)
  8512. #define CAN_F2R2_FB4_Msk (0x1UL << CAN_F2R2_FB4_Pos) /*!< 0x00000010 */
  8513. #define CAN_F2R2_FB4 CAN_F2R2_FB4_Msk /*!< Filter bit 4 */
  8514. #define CAN_F2R2_FB5_Pos (5U)
  8515. #define CAN_F2R2_FB5_Msk (0x1UL << CAN_F2R2_FB5_Pos) /*!< 0x00000020 */
  8516. #define CAN_F2R2_FB5 CAN_F2R2_FB5_Msk /*!< Filter bit 5 */
  8517. #define CAN_F2R2_FB6_Pos (6U)
  8518. #define CAN_F2R2_FB6_Msk (0x1UL << CAN_F2R2_FB6_Pos) /*!< 0x00000040 */
  8519. #define CAN_F2R2_FB6 CAN_F2R2_FB6_Msk /*!< Filter bit 6 */
  8520. #define CAN_F2R2_FB7_Pos (7U)
  8521. #define CAN_F2R2_FB7_Msk (0x1UL << CAN_F2R2_FB7_Pos) /*!< 0x00000080 */
  8522. #define CAN_F2R2_FB7 CAN_F2R2_FB7_Msk /*!< Filter bit 7 */
  8523. #define CAN_F2R2_FB8_Pos (8U)
  8524. #define CAN_F2R2_FB8_Msk (0x1UL << CAN_F2R2_FB8_Pos) /*!< 0x00000100 */
  8525. #define CAN_F2R2_FB8 CAN_F2R2_FB8_Msk /*!< Filter bit 8 */
  8526. #define CAN_F2R2_FB9_Pos (9U)
  8527. #define CAN_F2R2_FB9_Msk (0x1UL << CAN_F2R2_FB9_Pos) /*!< 0x00000200 */
  8528. #define CAN_F2R2_FB9 CAN_F2R2_FB9_Msk /*!< Filter bit 9 */
  8529. #define CAN_F2R2_FB10_Pos (10U)
  8530. #define CAN_F2R2_FB10_Msk (0x1UL << CAN_F2R2_FB10_Pos) /*!< 0x00000400 */
  8531. #define CAN_F2R2_FB10 CAN_F2R2_FB10_Msk /*!< Filter bit 10 */
  8532. #define CAN_F2R2_FB11_Pos (11U)
  8533. #define CAN_F2R2_FB11_Msk (0x1UL << CAN_F2R2_FB11_Pos) /*!< 0x00000800 */
  8534. #define CAN_F2R2_FB11 CAN_F2R2_FB11_Msk /*!< Filter bit 11 */
  8535. #define CAN_F2R2_FB12_Pos (12U)
  8536. #define CAN_F2R2_FB12_Msk (0x1UL << CAN_F2R2_FB12_Pos) /*!< 0x00001000 */
  8537. #define CAN_F2R2_FB12 CAN_F2R2_FB12_Msk /*!< Filter bit 12 */
  8538. #define CAN_F2R2_FB13_Pos (13U)
  8539. #define CAN_F2R2_FB13_Msk (0x1UL << CAN_F2R2_FB13_Pos) /*!< 0x00002000 */
  8540. #define CAN_F2R2_FB13 CAN_F2R2_FB13_Msk /*!< Filter bit 13 */
  8541. #define CAN_F2R2_FB14_Pos (14U)
  8542. #define CAN_F2R2_FB14_Msk (0x1UL << CAN_F2R2_FB14_Pos) /*!< 0x00004000 */
  8543. #define CAN_F2R2_FB14 CAN_F2R2_FB14_Msk /*!< Filter bit 14 */
  8544. #define CAN_F2R2_FB15_Pos (15U)
  8545. #define CAN_F2R2_FB15_Msk (0x1UL << CAN_F2R2_FB15_Pos) /*!< 0x00008000 */
  8546. #define CAN_F2R2_FB15 CAN_F2R2_FB15_Msk /*!< Filter bit 15 */
  8547. #define CAN_F2R2_FB16_Pos (16U)
  8548. #define CAN_F2R2_FB16_Msk (0x1UL << CAN_F2R2_FB16_Pos) /*!< 0x00010000 */
  8549. #define CAN_F2R2_FB16 CAN_F2R2_FB16_Msk /*!< Filter bit 16 */
  8550. #define CAN_F2R2_FB17_Pos (17U)
  8551. #define CAN_F2R2_FB17_Msk (0x1UL << CAN_F2R2_FB17_Pos) /*!< 0x00020000 */
  8552. #define CAN_F2R2_FB17 CAN_F2R2_FB17_Msk /*!< Filter bit 17 */
  8553. #define CAN_F2R2_FB18_Pos (18U)
  8554. #define CAN_F2R2_FB18_Msk (0x1UL << CAN_F2R2_FB18_Pos) /*!< 0x00040000 */
  8555. #define CAN_F2R2_FB18 CAN_F2R2_FB18_Msk /*!< Filter bit 18 */
  8556. #define CAN_F2R2_FB19_Pos (19U)
  8557. #define CAN_F2R2_FB19_Msk (0x1UL << CAN_F2R2_FB19_Pos) /*!< 0x00080000 */
  8558. #define CAN_F2R2_FB19 CAN_F2R2_FB19_Msk /*!< Filter bit 19 */
  8559. #define CAN_F2R2_FB20_Pos (20U)
  8560. #define CAN_F2R2_FB20_Msk (0x1UL << CAN_F2R2_FB20_Pos) /*!< 0x00100000 */
  8561. #define CAN_F2R2_FB20 CAN_F2R2_FB20_Msk /*!< Filter bit 20 */
  8562. #define CAN_F2R2_FB21_Pos (21U)
  8563. #define CAN_F2R2_FB21_Msk (0x1UL << CAN_F2R2_FB21_Pos) /*!< 0x00200000 */
  8564. #define CAN_F2R2_FB21 CAN_F2R2_FB21_Msk /*!< Filter bit 21 */
  8565. #define CAN_F2R2_FB22_Pos (22U)
  8566. #define CAN_F2R2_FB22_Msk (0x1UL << CAN_F2R2_FB22_Pos) /*!< 0x00400000 */
  8567. #define CAN_F2R2_FB22 CAN_F2R2_FB22_Msk /*!< Filter bit 22 */
  8568. #define CAN_F2R2_FB23_Pos (23U)
  8569. #define CAN_F2R2_FB23_Msk (0x1UL << CAN_F2R2_FB23_Pos) /*!< 0x00800000 */
  8570. #define CAN_F2R2_FB23 CAN_F2R2_FB23_Msk /*!< Filter bit 23 */
  8571. #define CAN_F2R2_FB24_Pos (24U)
  8572. #define CAN_F2R2_FB24_Msk (0x1UL << CAN_F2R2_FB24_Pos) /*!< 0x01000000 */
  8573. #define CAN_F2R2_FB24 CAN_F2R2_FB24_Msk /*!< Filter bit 24 */
  8574. #define CAN_F2R2_FB25_Pos (25U)
  8575. #define CAN_F2R2_FB25_Msk (0x1UL << CAN_F2R2_FB25_Pos) /*!< 0x02000000 */
  8576. #define CAN_F2R2_FB25 CAN_F2R2_FB25_Msk /*!< Filter bit 25 */
  8577. #define CAN_F2R2_FB26_Pos (26U)
  8578. #define CAN_F2R2_FB26_Msk (0x1UL << CAN_F2R2_FB26_Pos) /*!< 0x04000000 */
  8579. #define CAN_F2R2_FB26 CAN_F2R2_FB26_Msk /*!< Filter bit 26 */
  8580. #define CAN_F2R2_FB27_Pos (27U)
  8581. #define CAN_F2R2_FB27_Msk (0x1UL << CAN_F2R2_FB27_Pos) /*!< 0x08000000 */
  8582. #define CAN_F2R2_FB27 CAN_F2R2_FB27_Msk /*!< Filter bit 27 */
  8583. #define CAN_F2R2_FB28_Pos (28U)
  8584. #define CAN_F2R2_FB28_Msk (0x1UL << CAN_F2R2_FB28_Pos) /*!< 0x10000000 */
  8585. #define CAN_F2R2_FB28 CAN_F2R2_FB28_Msk /*!< Filter bit 28 */
  8586. #define CAN_F2R2_FB29_Pos (29U)
  8587. #define CAN_F2R2_FB29_Msk (0x1UL << CAN_F2R2_FB29_Pos) /*!< 0x20000000 */
  8588. #define CAN_F2R2_FB29 CAN_F2R2_FB29_Msk /*!< Filter bit 29 */
  8589. #define CAN_F2R2_FB30_Pos (30U)
  8590. #define CAN_F2R2_FB30_Msk (0x1UL << CAN_F2R2_FB30_Pos) /*!< 0x40000000 */
  8591. #define CAN_F2R2_FB30 CAN_F2R2_FB30_Msk /*!< Filter bit 30 */
  8592. #define CAN_F2R2_FB31_Pos (31U)
  8593. #define CAN_F2R2_FB31_Msk (0x1UL << CAN_F2R2_FB31_Pos) /*!< 0x80000000 */
  8594. #define CAN_F2R2_FB31 CAN_F2R2_FB31_Msk /*!< Filter bit 31 */
  8595. /******************* Bit definition for CAN_F3R2 register *******************/
  8596. #define CAN_F3R2_FB0_Pos (0U)
  8597. #define CAN_F3R2_FB0_Msk (0x1UL << CAN_F3R2_FB0_Pos) /*!< 0x00000001 */
  8598. #define CAN_F3R2_FB0 CAN_F3R2_FB0_Msk /*!< Filter bit 0 */
  8599. #define CAN_F3R2_FB1_Pos (1U)
  8600. #define CAN_F3R2_FB1_Msk (0x1UL << CAN_F3R2_FB1_Pos) /*!< 0x00000002 */
  8601. #define CAN_F3R2_FB1 CAN_F3R2_FB1_Msk /*!< Filter bit 1 */
  8602. #define CAN_F3R2_FB2_Pos (2U)
  8603. #define CAN_F3R2_FB2_Msk (0x1UL << CAN_F3R2_FB2_Pos) /*!< 0x00000004 */
  8604. #define CAN_F3R2_FB2 CAN_F3R2_FB2_Msk /*!< Filter bit 2 */
  8605. #define CAN_F3R2_FB3_Pos (3U)
  8606. #define CAN_F3R2_FB3_Msk (0x1UL << CAN_F3R2_FB3_Pos) /*!< 0x00000008 */
  8607. #define CAN_F3R2_FB3 CAN_F3R2_FB3_Msk /*!< Filter bit 3 */
  8608. #define CAN_F3R2_FB4_Pos (4U)
  8609. #define CAN_F3R2_FB4_Msk (0x1UL << CAN_F3R2_FB4_Pos) /*!< 0x00000010 */
  8610. #define CAN_F3R2_FB4 CAN_F3R2_FB4_Msk /*!< Filter bit 4 */
  8611. #define CAN_F3R2_FB5_Pos (5U)
  8612. #define CAN_F3R2_FB5_Msk (0x1UL << CAN_F3R2_FB5_Pos) /*!< 0x00000020 */
  8613. #define CAN_F3R2_FB5 CAN_F3R2_FB5_Msk /*!< Filter bit 5 */
  8614. #define CAN_F3R2_FB6_Pos (6U)
  8615. #define CAN_F3R2_FB6_Msk (0x1UL << CAN_F3R2_FB6_Pos) /*!< 0x00000040 */
  8616. #define CAN_F3R2_FB6 CAN_F3R2_FB6_Msk /*!< Filter bit 6 */
  8617. #define CAN_F3R2_FB7_Pos (7U)
  8618. #define CAN_F3R2_FB7_Msk (0x1UL << CAN_F3R2_FB7_Pos) /*!< 0x00000080 */
  8619. #define CAN_F3R2_FB7 CAN_F3R2_FB7_Msk /*!< Filter bit 7 */
  8620. #define CAN_F3R2_FB8_Pos (8U)
  8621. #define CAN_F3R2_FB8_Msk (0x1UL << CAN_F3R2_FB8_Pos) /*!< 0x00000100 */
  8622. #define CAN_F3R2_FB8 CAN_F3R2_FB8_Msk /*!< Filter bit 8 */
  8623. #define CAN_F3R2_FB9_Pos (9U)
  8624. #define CAN_F3R2_FB9_Msk (0x1UL << CAN_F3R2_FB9_Pos) /*!< 0x00000200 */
  8625. #define CAN_F3R2_FB9 CAN_F3R2_FB9_Msk /*!< Filter bit 9 */
  8626. #define CAN_F3R2_FB10_Pos (10U)
  8627. #define CAN_F3R2_FB10_Msk (0x1UL << CAN_F3R2_FB10_Pos) /*!< 0x00000400 */
  8628. #define CAN_F3R2_FB10 CAN_F3R2_FB10_Msk /*!< Filter bit 10 */
  8629. #define CAN_F3R2_FB11_Pos (11U)
  8630. #define CAN_F3R2_FB11_Msk (0x1UL << CAN_F3R2_FB11_Pos) /*!< 0x00000800 */
  8631. #define CAN_F3R2_FB11 CAN_F3R2_FB11_Msk /*!< Filter bit 11 */
  8632. #define CAN_F3R2_FB12_Pos (12U)
  8633. #define CAN_F3R2_FB12_Msk (0x1UL << CAN_F3R2_FB12_Pos) /*!< 0x00001000 */
  8634. #define CAN_F3R2_FB12 CAN_F3R2_FB12_Msk /*!< Filter bit 12 */
  8635. #define CAN_F3R2_FB13_Pos (13U)
  8636. #define CAN_F3R2_FB13_Msk (0x1UL << CAN_F3R2_FB13_Pos) /*!< 0x00002000 */
  8637. #define CAN_F3R2_FB13 CAN_F3R2_FB13_Msk /*!< Filter bit 13 */
  8638. #define CAN_F3R2_FB14_Pos (14U)
  8639. #define CAN_F3R2_FB14_Msk (0x1UL << CAN_F3R2_FB14_Pos) /*!< 0x00004000 */
  8640. #define CAN_F3R2_FB14 CAN_F3R2_FB14_Msk /*!< Filter bit 14 */
  8641. #define CAN_F3R2_FB15_Pos (15U)
  8642. #define CAN_F3R2_FB15_Msk (0x1UL << CAN_F3R2_FB15_Pos) /*!< 0x00008000 */
  8643. #define CAN_F3R2_FB15 CAN_F3R2_FB15_Msk /*!< Filter bit 15 */
  8644. #define CAN_F3R2_FB16_Pos (16U)
  8645. #define CAN_F3R2_FB16_Msk (0x1UL << CAN_F3R2_FB16_Pos) /*!< 0x00010000 */
  8646. #define CAN_F3R2_FB16 CAN_F3R2_FB16_Msk /*!< Filter bit 16 */
  8647. #define CAN_F3R2_FB17_Pos (17U)
  8648. #define CAN_F3R2_FB17_Msk (0x1UL << CAN_F3R2_FB17_Pos) /*!< 0x00020000 */
  8649. #define CAN_F3R2_FB17 CAN_F3R2_FB17_Msk /*!< Filter bit 17 */
  8650. #define CAN_F3R2_FB18_Pos (18U)
  8651. #define CAN_F3R2_FB18_Msk (0x1UL << CAN_F3R2_FB18_Pos) /*!< 0x00040000 */
  8652. #define CAN_F3R2_FB18 CAN_F3R2_FB18_Msk /*!< Filter bit 18 */
  8653. #define CAN_F3R2_FB19_Pos (19U)
  8654. #define CAN_F3R2_FB19_Msk (0x1UL << CAN_F3R2_FB19_Pos) /*!< 0x00080000 */
  8655. #define CAN_F3R2_FB19 CAN_F3R2_FB19_Msk /*!< Filter bit 19 */
  8656. #define CAN_F3R2_FB20_Pos (20U)
  8657. #define CAN_F3R2_FB20_Msk (0x1UL << CAN_F3R2_FB20_Pos) /*!< 0x00100000 */
  8658. #define CAN_F3R2_FB20 CAN_F3R2_FB20_Msk /*!< Filter bit 20 */
  8659. #define CAN_F3R2_FB21_Pos (21U)
  8660. #define CAN_F3R2_FB21_Msk (0x1UL << CAN_F3R2_FB21_Pos) /*!< 0x00200000 */
  8661. #define CAN_F3R2_FB21 CAN_F3R2_FB21_Msk /*!< Filter bit 21 */
  8662. #define CAN_F3R2_FB22_Pos (22U)
  8663. #define CAN_F3R2_FB22_Msk (0x1UL << CAN_F3R2_FB22_Pos) /*!< 0x00400000 */
  8664. #define CAN_F3R2_FB22 CAN_F3R2_FB22_Msk /*!< Filter bit 22 */
  8665. #define CAN_F3R2_FB23_Pos (23U)
  8666. #define CAN_F3R2_FB23_Msk (0x1UL << CAN_F3R2_FB23_Pos) /*!< 0x00800000 */
  8667. #define CAN_F3R2_FB23 CAN_F3R2_FB23_Msk /*!< Filter bit 23 */
  8668. #define CAN_F3R2_FB24_Pos (24U)
  8669. #define CAN_F3R2_FB24_Msk (0x1UL << CAN_F3R2_FB24_Pos) /*!< 0x01000000 */
  8670. #define CAN_F3R2_FB24 CAN_F3R2_FB24_Msk /*!< Filter bit 24 */
  8671. #define CAN_F3R2_FB25_Pos (25U)
  8672. #define CAN_F3R2_FB25_Msk (0x1UL << CAN_F3R2_FB25_Pos) /*!< 0x02000000 */
  8673. #define CAN_F3R2_FB25 CAN_F3R2_FB25_Msk /*!< Filter bit 25 */
  8674. #define CAN_F3R2_FB26_Pos (26U)
  8675. #define CAN_F3R2_FB26_Msk (0x1UL << CAN_F3R2_FB26_Pos) /*!< 0x04000000 */
  8676. #define CAN_F3R2_FB26 CAN_F3R2_FB26_Msk /*!< Filter bit 26 */
  8677. #define CAN_F3R2_FB27_Pos (27U)
  8678. #define CAN_F3R2_FB27_Msk (0x1UL << CAN_F3R2_FB27_Pos) /*!< 0x08000000 */
  8679. #define CAN_F3R2_FB27 CAN_F3R2_FB27_Msk /*!< Filter bit 27 */
  8680. #define CAN_F3R2_FB28_Pos (28U)
  8681. #define CAN_F3R2_FB28_Msk (0x1UL << CAN_F3R2_FB28_Pos) /*!< 0x10000000 */
  8682. #define CAN_F3R2_FB28 CAN_F3R2_FB28_Msk /*!< Filter bit 28 */
  8683. #define CAN_F3R2_FB29_Pos (29U)
  8684. #define CAN_F3R2_FB29_Msk (0x1UL << CAN_F3R2_FB29_Pos) /*!< 0x20000000 */
  8685. #define CAN_F3R2_FB29 CAN_F3R2_FB29_Msk /*!< Filter bit 29 */
  8686. #define CAN_F3R2_FB30_Pos (30U)
  8687. #define CAN_F3R2_FB30_Msk (0x1UL << CAN_F3R2_FB30_Pos) /*!< 0x40000000 */
  8688. #define CAN_F3R2_FB30 CAN_F3R2_FB30_Msk /*!< Filter bit 30 */
  8689. #define CAN_F3R2_FB31_Pos (31U)
  8690. #define CAN_F3R2_FB31_Msk (0x1UL << CAN_F3R2_FB31_Pos) /*!< 0x80000000 */
  8691. #define CAN_F3R2_FB31 CAN_F3R2_FB31_Msk /*!< Filter bit 31 */
  8692. /******************* Bit definition for CAN_F4R2 register *******************/
  8693. #define CAN_F4R2_FB0_Pos (0U)
  8694. #define CAN_F4R2_FB0_Msk (0x1UL << CAN_F4R2_FB0_Pos) /*!< 0x00000001 */
  8695. #define CAN_F4R2_FB0 CAN_F4R2_FB0_Msk /*!< Filter bit 0 */
  8696. #define CAN_F4R2_FB1_Pos (1U)
  8697. #define CAN_F4R2_FB1_Msk (0x1UL << CAN_F4R2_FB1_Pos) /*!< 0x00000002 */
  8698. #define CAN_F4R2_FB1 CAN_F4R2_FB1_Msk /*!< Filter bit 1 */
  8699. #define CAN_F4R2_FB2_Pos (2U)
  8700. #define CAN_F4R2_FB2_Msk (0x1UL << CAN_F4R2_FB2_Pos) /*!< 0x00000004 */
  8701. #define CAN_F4R2_FB2 CAN_F4R2_FB2_Msk /*!< Filter bit 2 */
  8702. #define CAN_F4R2_FB3_Pos (3U)
  8703. #define CAN_F4R2_FB3_Msk (0x1UL << CAN_F4R2_FB3_Pos) /*!< 0x00000008 */
  8704. #define CAN_F4R2_FB3 CAN_F4R2_FB3_Msk /*!< Filter bit 3 */
  8705. #define CAN_F4R2_FB4_Pos (4U)
  8706. #define CAN_F4R2_FB4_Msk (0x1UL << CAN_F4R2_FB4_Pos) /*!< 0x00000010 */
  8707. #define CAN_F4R2_FB4 CAN_F4R2_FB4_Msk /*!< Filter bit 4 */
  8708. #define CAN_F4R2_FB5_Pos (5U)
  8709. #define CAN_F4R2_FB5_Msk (0x1UL << CAN_F4R2_FB5_Pos) /*!< 0x00000020 */
  8710. #define CAN_F4R2_FB5 CAN_F4R2_FB5_Msk /*!< Filter bit 5 */
  8711. #define CAN_F4R2_FB6_Pos (6U)
  8712. #define CAN_F4R2_FB6_Msk (0x1UL << CAN_F4R2_FB6_Pos) /*!< 0x00000040 */
  8713. #define CAN_F4R2_FB6 CAN_F4R2_FB6_Msk /*!< Filter bit 6 */
  8714. #define CAN_F4R2_FB7_Pos (7U)
  8715. #define CAN_F4R2_FB7_Msk (0x1UL << CAN_F4R2_FB7_Pos) /*!< 0x00000080 */
  8716. #define CAN_F4R2_FB7 CAN_F4R2_FB7_Msk /*!< Filter bit 7 */
  8717. #define CAN_F4R2_FB8_Pos (8U)
  8718. #define CAN_F4R2_FB8_Msk (0x1UL << CAN_F4R2_FB8_Pos) /*!< 0x00000100 */
  8719. #define CAN_F4R2_FB8 CAN_F4R2_FB8_Msk /*!< Filter bit 8 */
  8720. #define CAN_F4R2_FB9_Pos (9U)
  8721. #define CAN_F4R2_FB9_Msk (0x1UL << CAN_F4R2_FB9_Pos) /*!< 0x00000200 */
  8722. #define CAN_F4R2_FB9 CAN_F4R2_FB9_Msk /*!< Filter bit 9 */
  8723. #define CAN_F4R2_FB10_Pos (10U)
  8724. #define CAN_F4R2_FB10_Msk (0x1UL << CAN_F4R2_FB10_Pos) /*!< 0x00000400 */
  8725. #define CAN_F4R2_FB10 CAN_F4R2_FB10_Msk /*!< Filter bit 10 */
  8726. #define CAN_F4R2_FB11_Pos (11U)
  8727. #define CAN_F4R2_FB11_Msk (0x1UL << CAN_F4R2_FB11_Pos) /*!< 0x00000800 */
  8728. #define CAN_F4R2_FB11 CAN_F4R2_FB11_Msk /*!< Filter bit 11 */
  8729. #define CAN_F4R2_FB12_Pos (12U)
  8730. #define CAN_F4R2_FB12_Msk (0x1UL << CAN_F4R2_FB12_Pos) /*!< 0x00001000 */
  8731. #define CAN_F4R2_FB12 CAN_F4R2_FB12_Msk /*!< Filter bit 12 */
  8732. #define CAN_F4R2_FB13_Pos (13U)
  8733. #define CAN_F4R2_FB13_Msk (0x1UL << CAN_F4R2_FB13_Pos) /*!< 0x00002000 */
  8734. #define CAN_F4R2_FB13 CAN_F4R2_FB13_Msk /*!< Filter bit 13 */
  8735. #define CAN_F4R2_FB14_Pos (14U)
  8736. #define CAN_F4R2_FB14_Msk (0x1UL << CAN_F4R2_FB14_Pos) /*!< 0x00004000 */
  8737. #define CAN_F4R2_FB14 CAN_F4R2_FB14_Msk /*!< Filter bit 14 */
  8738. #define CAN_F4R2_FB15_Pos (15U)
  8739. #define CAN_F4R2_FB15_Msk (0x1UL << CAN_F4R2_FB15_Pos) /*!< 0x00008000 */
  8740. #define CAN_F4R2_FB15 CAN_F4R2_FB15_Msk /*!< Filter bit 15 */
  8741. #define CAN_F4R2_FB16_Pos (16U)
  8742. #define CAN_F4R2_FB16_Msk (0x1UL << CAN_F4R2_FB16_Pos) /*!< 0x00010000 */
  8743. #define CAN_F4R2_FB16 CAN_F4R2_FB16_Msk /*!< Filter bit 16 */
  8744. #define CAN_F4R2_FB17_Pos (17U)
  8745. #define CAN_F4R2_FB17_Msk (0x1UL << CAN_F4R2_FB17_Pos) /*!< 0x00020000 */
  8746. #define CAN_F4R2_FB17 CAN_F4R2_FB17_Msk /*!< Filter bit 17 */
  8747. #define CAN_F4R2_FB18_Pos (18U)
  8748. #define CAN_F4R2_FB18_Msk (0x1UL << CAN_F4R2_FB18_Pos) /*!< 0x00040000 */
  8749. #define CAN_F4R2_FB18 CAN_F4R2_FB18_Msk /*!< Filter bit 18 */
  8750. #define CAN_F4R2_FB19_Pos (19U)
  8751. #define CAN_F4R2_FB19_Msk (0x1UL << CAN_F4R2_FB19_Pos) /*!< 0x00080000 */
  8752. #define CAN_F4R2_FB19 CAN_F4R2_FB19_Msk /*!< Filter bit 19 */
  8753. #define CAN_F4R2_FB20_Pos (20U)
  8754. #define CAN_F4R2_FB20_Msk (0x1UL << CAN_F4R2_FB20_Pos) /*!< 0x00100000 */
  8755. #define CAN_F4R2_FB20 CAN_F4R2_FB20_Msk /*!< Filter bit 20 */
  8756. #define CAN_F4R2_FB21_Pos (21U)
  8757. #define CAN_F4R2_FB21_Msk (0x1UL << CAN_F4R2_FB21_Pos) /*!< 0x00200000 */
  8758. #define CAN_F4R2_FB21 CAN_F4R2_FB21_Msk /*!< Filter bit 21 */
  8759. #define CAN_F4R2_FB22_Pos (22U)
  8760. #define CAN_F4R2_FB22_Msk (0x1UL << CAN_F4R2_FB22_Pos) /*!< 0x00400000 */
  8761. #define CAN_F4R2_FB22 CAN_F4R2_FB22_Msk /*!< Filter bit 22 */
  8762. #define CAN_F4R2_FB23_Pos (23U)
  8763. #define CAN_F4R2_FB23_Msk (0x1UL << CAN_F4R2_FB23_Pos) /*!< 0x00800000 */
  8764. #define CAN_F4R2_FB23 CAN_F4R2_FB23_Msk /*!< Filter bit 23 */
  8765. #define CAN_F4R2_FB24_Pos (24U)
  8766. #define CAN_F4R2_FB24_Msk (0x1UL << CAN_F4R2_FB24_Pos) /*!< 0x01000000 */
  8767. #define CAN_F4R2_FB24 CAN_F4R2_FB24_Msk /*!< Filter bit 24 */
  8768. #define CAN_F4R2_FB25_Pos (25U)
  8769. #define CAN_F4R2_FB25_Msk (0x1UL << CAN_F4R2_FB25_Pos) /*!< 0x02000000 */
  8770. #define CAN_F4R2_FB25 CAN_F4R2_FB25_Msk /*!< Filter bit 25 */
  8771. #define CAN_F4R2_FB26_Pos (26U)
  8772. #define CAN_F4R2_FB26_Msk (0x1UL << CAN_F4R2_FB26_Pos) /*!< 0x04000000 */
  8773. #define CAN_F4R2_FB26 CAN_F4R2_FB26_Msk /*!< Filter bit 26 */
  8774. #define CAN_F4R2_FB27_Pos (27U)
  8775. #define CAN_F4R2_FB27_Msk (0x1UL << CAN_F4R2_FB27_Pos) /*!< 0x08000000 */
  8776. #define CAN_F4R2_FB27 CAN_F4R2_FB27_Msk /*!< Filter bit 27 */
  8777. #define CAN_F4R2_FB28_Pos (28U)
  8778. #define CAN_F4R2_FB28_Msk (0x1UL << CAN_F4R2_FB28_Pos) /*!< 0x10000000 */
  8779. #define CAN_F4R2_FB28 CAN_F4R2_FB28_Msk /*!< Filter bit 28 */
  8780. #define CAN_F4R2_FB29_Pos (29U)
  8781. #define CAN_F4R2_FB29_Msk (0x1UL << CAN_F4R2_FB29_Pos) /*!< 0x20000000 */
  8782. #define CAN_F4R2_FB29 CAN_F4R2_FB29_Msk /*!< Filter bit 29 */
  8783. #define CAN_F4R2_FB30_Pos (30U)
  8784. #define CAN_F4R2_FB30_Msk (0x1UL << CAN_F4R2_FB30_Pos) /*!< 0x40000000 */
  8785. #define CAN_F4R2_FB30 CAN_F4R2_FB30_Msk /*!< Filter bit 30 */
  8786. #define CAN_F4R2_FB31_Pos (31U)
  8787. #define CAN_F4R2_FB31_Msk (0x1UL << CAN_F4R2_FB31_Pos) /*!< 0x80000000 */
  8788. #define CAN_F4R2_FB31 CAN_F4R2_FB31_Msk /*!< Filter bit 31 */
  8789. /******************* Bit definition for CAN_F5R2 register *******************/
  8790. #define CAN_F5R2_FB0_Pos (0U)
  8791. #define CAN_F5R2_FB0_Msk (0x1UL << CAN_F5R2_FB0_Pos) /*!< 0x00000001 */
  8792. #define CAN_F5R2_FB0 CAN_F5R2_FB0_Msk /*!< Filter bit 0 */
  8793. #define CAN_F5R2_FB1_Pos (1U)
  8794. #define CAN_F5R2_FB1_Msk (0x1UL << CAN_F5R2_FB1_Pos) /*!< 0x00000002 */
  8795. #define CAN_F5R2_FB1 CAN_F5R2_FB1_Msk /*!< Filter bit 1 */
  8796. #define CAN_F5R2_FB2_Pos (2U)
  8797. #define CAN_F5R2_FB2_Msk (0x1UL << CAN_F5R2_FB2_Pos) /*!< 0x00000004 */
  8798. #define CAN_F5R2_FB2 CAN_F5R2_FB2_Msk /*!< Filter bit 2 */
  8799. #define CAN_F5R2_FB3_Pos (3U)
  8800. #define CAN_F5R2_FB3_Msk (0x1UL << CAN_F5R2_FB3_Pos) /*!< 0x00000008 */
  8801. #define CAN_F5R2_FB3 CAN_F5R2_FB3_Msk /*!< Filter bit 3 */
  8802. #define CAN_F5R2_FB4_Pos (4U)
  8803. #define CAN_F5R2_FB4_Msk (0x1UL << CAN_F5R2_FB4_Pos) /*!< 0x00000010 */
  8804. #define CAN_F5R2_FB4 CAN_F5R2_FB4_Msk /*!< Filter bit 4 */
  8805. #define CAN_F5R2_FB5_Pos (5U)
  8806. #define CAN_F5R2_FB5_Msk (0x1UL << CAN_F5R2_FB5_Pos) /*!< 0x00000020 */
  8807. #define CAN_F5R2_FB5 CAN_F5R2_FB5_Msk /*!< Filter bit 5 */
  8808. #define CAN_F5R2_FB6_Pos (6U)
  8809. #define CAN_F5R2_FB6_Msk (0x1UL << CAN_F5R2_FB6_Pos) /*!< 0x00000040 */
  8810. #define CAN_F5R2_FB6 CAN_F5R2_FB6_Msk /*!< Filter bit 6 */
  8811. #define CAN_F5R2_FB7_Pos (7U)
  8812. #define CAN_F5R2_FB7_Msk (0x1UL << CAN_F5R2_FB7_Pos) /*!< 0x00000080 */
  8813. #define CAN_F5R2_FB7 CAN_F5R2_FB7_Msk /*!< Filter bit 7 */
  8814. #define CAN_F5R2_FB8_Pos (8U)
  8815. #define CAN_F5R2_FB8_Msk (0x1UL << CAN_F5R2_FB8_Pos) /*!< 0x00000100 */
  8816. #define CAN_F5R2_FB8 CAN_F5R2_FB8_Msk /*!< Filter bit 8 */
  8817. #define CAN_F5R2_FB9_Pos (9U)
  8818. #define CAN_F5R2_FB9_Msk (0x1UL << CAN_F5R2_FB9_Pos) /*!< 0x00000200 */
  8819. #define CAN_F5R2_FB9 CAN_F5R2_FB9_Msk /*!< Filter bit 9 */
  8820. #define CAN_F5R2_FB10_Pos (10U)
  8821. #define CAN_F5R2_FB10_Msk (0x1UL << CAN_F5R2_FB10_Pos) /*!< 0x00000400 */
  8822. #define CAN_F5R2_FB10 CAN_F5R2_FB10_Msk /*!< Filter bit 10 */
  8823. #define CAN_F5R2_FB11_Pos (11U)
  8824. #define CAN_F5R2_FB11_Msk (0x1UL << CAN_F5R2_FB11_Pos) /*!< 0x00000800 */
  8825. #define CAN_F5R2_FB11 CAN_F5R2_FB11_Msk /*!< Filter bit 11 */
  8826. #define CAN_F5R2_FB12_Pos (12U)
  8827. #define CAN_F5R2_FB12_Msk (0x1UL << CAN_F5R2_FB12_Pos) /*!< 0x00001000 */
  8828. #define CAN_F5R2_FB12 CAN_F5R2_FB12_Msk /*!< Filter bit 12 */
  8829. #define CAN_F5R2_FB13_Pos (13U)
  8830. #define CAN_F5R2_FB13_Msk (0x1UL << CAN_F5R2_FB13_Pos) /*!< 0x00002000 */
  8831. #define CAN_F5R2_FB13 CAN_F5R2_FB13_Msk /*!< Filter bit 13 */
  8832. #define CAN_F5R2_FB14_Pos (14U)
  8833. #define CAN_F5R2_FB14_Msk (0x1UL << CAN_F5R2_FB14_Pos) /*!< 0x00004000 */
  8834. #define CAN_F5R2_FB14 CAN_F5R2_FB14_Msk /*!< Filter bit 14 */
  8835. #define CAN_F5R2_FB15_Pos (15U)
  8836. #define CAN_F5R2_FB15_Msk (0x1UL << CAN_F5R2_FB15_Pos) /*!< 0x00008000 */
  8837. #define CAN_F5R2_FB15 CAN_F5R2_FB15_Msk /*!< Filter bit 15 */
  8838. #define CAN_F5R2_FB16_Pos (16U)
  8839. #define CAN_F5R2_FB16_Msk (0x1UL << CAN_F5R2_FB16_Pos) /*!< 0x00010000 */
  8840. #define CAN_F5R2_FB16 CAN_F5R2_FB16_Msk /*!< Filter bit 16 */
  8841. #define CAN_F5R2_FB17_Pos (17U)
  8842. #define CAN_F5R2_FB17_Msk (0x1UL << CAN_F5R2_FB17_Pos) /*!< 0x00020000 */
  8843. #define CAN_F5R2_FB17 CAN_F5R2_FB17_Msk /*!< Filter bit 17 */
  8844. #define CAN_F5R2_FB18_Pos (18U)
  8845. #define CAN_F5R2_FB18_Msk (0x1UL << CAN_F5R2_FB18_Pos) /*!< 0x00040000 */
  8846. #define CAN_F5R2_FB18 CAN_F5R2_FB18_Msk /*!< Filter bit 18 */
  8847. #define CAN_F5R2_FB19_Pos (19U)
  8848. #define CAN_F5R2_FB19_Msk (0x1UL << CAN_F5R2_FB19_Pos) /*!< 0x00080000 */
  8849. #define CAN_F5R2_FB19 CAN_F5R2_FB19_Msk /*!< Filter bit 19 */
  8850. #define CAN_F5R2_FB20_Pos (20U)
  8851. #define CAN_F5R2_FB20_Msk (0x1UL << CAN_F5R2_FB20_Pos) /*!< 0x00100000 */
  8852. #define CAN_F5R2_FB20 CAN_F5R2_FB20_Msk /*!< Filter bit 20 */
  8853. #define CAN_F5R2_FB21_Pos (21U)
  8854. #define CAN_F5R2_FB21_Msk (0x1UL << CAN_F5R2_FB21_Pos) /*!< 0x00200000 */
  8855. #define CAN_F5R2_FB21 CAN_F5R2_FB21_Msk /*!< Filter bit 21 */
  8856. #define CAN_F5R2_FB22_Pos (22U)
  8857. #define CAN_F5R2_FB22_Msk (0x1UL << CAN_F5R2_FB22_Pos) /*!< 0x00400000 */
  8858. #define CAN_F5R2_FB22 CAN_F5R2_FB22_Msk /*!< Filter bit 22 */
  8859. #define CAN_F5R2_FB23_Pos (23U)
  8860. #define CAN_F5R2_FB23_Msk (0x1UL << CAN_F5R2_FB23_Pos) /*!< 0x00800000 */
  8861. #define CAN_F5R2_FB23 CAN_F5R2_FB23_Msk /*!< Filter bit 23 */
  8862. #define CAN_F5R2_FB24_Pos (24U)
  8863. #define CAN_F5R2_FB24_Msk (0x1UL << CAN_F5R2_FB24_Pos) /*!< 0x01000000 */
  8864. #define CAN_F5R2_FB24 CAN_F5R2_FB24_Msk /*!< Filter bit 24 */
  8865. #define CAN_F5R2_FB25_Pos (25U)
  8866. #define CAN_F5R2_FB25_Msk (0x1UL << CAN_F5R2_FB25_Pos) /*!< 0x02000000 */
  8867. #define CAN_F5R2_FB25 CAN_F5R2_FB25_Msk /*!< Filter bit 25 */
  8868. #define CAN_F5R2_FB26_Pos (26U)
  8869. #define CAN_F5R2_FB26_Msk (0x1UL << CAN_F5R2_FB26_Pos) /*!< 0x04000000 */
  8870. #define CAN_F5R2_FB26 CAN_F5R2_FB26_Msk /*!< Filter bit 26 */
  8871. #define CAN_F5R2_FB27_Pos (27U)
  8872. #define CAN_F5R2_FB27_Msk (0x1UL << CAN_F5R2_FB27_Pos) /*!< 0x08000000 */
  8873. #define CAN_F5R2_FB27 CAN_F5R2_FB27_Msk /*!< Filter bit 27 */
  8874. #define CAN_F5R2_FB28_Pos (28U)
  8875. #define CAN_F5R2_FB28_Msk (0x1UL << CAN_F5R2_FB28_Pos) /*!< 0x10000000 */
  8876. #define CAN_F5R2_FB28 CAN_F5R2_FB28_Msk /*!< Filter bit 28 */
  8877. #define CAN_F5R2_FB29_Pos (29U)
  8878. #define CAN_F5R2_FB29_Msk (0x1UL << CAN_F5R2_FB29_Pos) /*!< 0x20000000 */
  8879. #define CAN_F5R2_FB29 CAN_F5R2_FB29_Msk /*!< Filter bit 29 */
  8880. #define CAN_F5R2_FB30_Pos (30U)
  8881. #define CAN_F5R2_FB30_Msk (0x1UL << CAN_F5R2_FB30_Pos) /*!< 0x40000000 */
  8882. #define CAN_F5R2_FB30 CAN_F5R2_FB30_Msk /*!< Filter bit 30 */
  8883. #define CAN_F5R2_FB31_Pos (31U)
  8884. #define CAN_F5R2_FB31_Msk (0x1UL << CAN_F5R2_FB31_Pos) /*!< 0x80000000 */
  8885. #define CAN_F5R2_FB31 CAN_F5R2_FB31_Msk /*!< Filter bit 31 */
  8886. /******************* Bit definition for CAN_F6R2 register *******************/
  8887. #define CAN_F6R2_FB0_Pos (0U)
  8888. #define CAN_F6R2_FB0_Msk (0x1UL << CAN_F6R2_FB0_Pos) /*!< 0x00000001 */
  8889. #define CAN_F6R2_FB0 CAN_F6R2_FB0_Msk /*!< Filter bit 0 */
  8890. #define CAN_F6R2_FB1_Pos (1U)
  8891. #define CAN_F6R2_FB1_Msk (0x1UL << CAN_F6R2_FB1_Pos) /*!< 0x00000002 */
  8892. #define CAN_F6R2_FB1 CAN_F6R2_FB1_Msk /*!< Filter bit 1 */
  8893. #define CAN_F6R2_FB2_Pos (2U)
  8894. #define CAN_F6R2_FB2_Msk (0x1UL << CAN_F6R2_FB2_Pos) /*!< 0x00000004 */
  8895. #define CAN_F6R2_FB2 CAN_F6R2_FB2_Msk /*!< Filter bit 2 */
  8896. #define CAN_F6R2_FB3_Pos (3U)
  8897. #define CAN_F6R2_FB3_Msk (0x1UL << CAN_F6R2_FB3_Pos) /*!< 0x00000008 */
  8898. #define CAN_F6R2_FB3 CAN_F6R2_FB3_Msk /*!< Filter bit 3 */
  8899. #define CAN_F6R2_FB4_Pos (4U)
  8900. #define CAN_F6R2_FB4_Msk (0x1UL << CAN_F6R2_FB4_Pos) /*!< 0x00000010 */
  8901. #define CAN_F6R2_FB4 CAN_F6R2_FB4_Msk /*!< Filter bit 4 */
  8902. #define CAN_F6R2_FB5_Pos (5U)
  8903. #define CAN_F6R2_FB5_Msk (0x1UL << CAN_F6R2_FB5_Pos) /*!< 0x00000020 */
  8904. #define CAN_F6R2_FB5 CAN_F6R2_FB5_Msk /*!< Filter bit 5 */
  8905. #define CAN_F6R2_FB6_Pos (6U)
  8906. #define CAN_F6R2_FB6_Msk (0x1UL << CAN_F6R2_FB6_Pos) /*!< 0x00000040 */
  8907. #define CAN_F6R2_FB6 CAN_F6R2_FB6_Msk /*!< Filter bit 6 */
  8908. #define CAN_F6R2_FB7_Pos (7U)
  8909. #define CAN_F6R2_FB7_Msk (0x1UL << CAN_F6R2_FB7_Pos) /*!< 0x00000080 */
  8910. #define CAN_F6R2_FB7 CAN_F6R2_FB7_Msk /*!< Filter bit 7 */
  8911. #define CAN_F6R2_FB8_Pos (8U)
  8912. #define CAN_F6R2_FB8_Msk (0x1UL << CAN_F6R2_FB8_Pos) /*!< 0x00000100 */
  8913. #define CAN_F6R2_FB8 CAN_F6R2_FB8_Msk /*!< Filter bit 8 */
  8914. #define CAN_F6R2_FB9_Pos (9U)
  8915. #define CAN_F6R2_FB9_Msk (0x1UL << CAN_F6R2_FB9_Pos) /*!< 0x00000200 */
  8916. #define CAN_F6R2_FB9 CAN_F6R2_FB9_Msk /*!< Filter bit 9 */
  8917. #define CAN_F6R2_FB10_Pos (10U)
  8918. #define CAN_F6R2_FB10_Msk (0x1UL << CAN_F6R2_FB10_Pos) /*!< 0x00000400 */
  8919. #define CAN_F6R2_FB10 CAN_F6R2_FB10_Msk /*!< Filter bit 10 */
  8920. #define CAN_F6R2_FB11_Pos (11U)
  8921. #define CAN_F6R2_FB11_Msk (0x1UL << CAN_F6R2_FB11_Pos) /*!< 0x00000800 */
  8922. #define CAN_F6R2_FB11 CAN_F6R2_FB11_Msk /*!< Filter bit 11 */
  8923. #define CAN_F6R2_FB12_Pos (12U)
  8924. #define CAN_F6R2_FB12_Msk (0x1UL << CAN_F6R2_FB12_Pos) /*!< 0x00001000 */
  8925. #define CAN_F6R2_FB12 CAN_F6R2_FB12_Msk /*!< Filter bit 12 */
  8926. #define CAN_F6R2_FB13_Pos (13U)
  8927. #define CAN_F6R2_FB13_Msk (0x1UL << CAN_F6R2_FB13_Pos) /*!< 0x00002000 */
  8928. #define CAN_F6R2_FB13 CAN_F6R2_FB13_Msk /*!< Filter bit 13 */
  8929. #define CAN_F6R2_FB14_Pos (14U)
  8930. #define CAN_F6R2_FB14_Msk (0x1UL << CAN_F6R2_FB14_Pos) /*!< 0x00004000 */
  8931. #define CAN_F6R2_FB14 CAN_F6R2_FB14_Msk /*!< Filter bit 14 */
  8932. #define CAN_F6R2_FB15_Pos (15U)
  8933. #define CAN_F6R2_FB15_Msk (0x1UL << CAN_F6R2_FB15_Pos) /*!< 0x00008000 */
  8934. #define CAN_F6R2_FB15 CAN_F6R2_FB15_Msk /*!< Filter bit 15 */
  8935. #define CAN_F6R2_FB16_Pos (16U)
  8936. #define CAN_F6R2_FB16_Msk (0x1UL << CAN_F6R2_FB16_Pos) /*!< 0x00010000 */
  8937. #define CAN_F6R2_FB16 CAN_F6R2_FB16_Msk /*!< Filter bit 16 */
  8938. #define CAN_F6R2_FB17_Pos (17U)
  8939. #define CAN_F6R2_FB17_Msk (0x1UL << CAN_F6R2_FB17_Pos) /*!< 0x00020000 */
  8940. #define CAN_F6R2_FB17 CAN_F6R2_FB17_Msk /*!< Filter bit 17 */
  8941. #define CAN_F6R2_FB18_Pos (18U)
  8942. #define CAN_F6R2_FB18_Msk (0x1UL << CAN_F6R2_FB18_Pos) /*!< 0x00040000 */
  8943. #define CAN_F6R2_FB18 CAN_F6R2_FB18_Msk /*!< Filter bit 18 */
  8944. #define CAN_F6R2_FB19_Pos (19U)
  8945. #define CAN_F6R2_FB19_Msk (0x1UL << CAN_F6R2_FB19_Pos) /*!< 0x00080000 */
  8946. #define CAN_F6R2_FB19 CAN_F6R2_FB19_Msk /*!< Filter bit 19 */
  8947. #define CAN_F6R2_FB20_Pos (20U)
  8948. #define CAN_F6R2_FB20_Msk (0x1UL << CAN_F6R2_FB20_Pos) /*!< 0x00100000 */
  8949. #define CAN_F6R2_FB20 CAN_F6R2_FB20_Msk /*!< Filter bit 20 */
  8950. #define CAN_F6R2_FB21_Pos (21U)
  8951. #define CAN_F6R2_FB21_Msk (0x1UL << CAN_F6R2_FB21_Pos) /*!< 0x00200000 */
  8952. #define CAN_F6R2_FB21 CAN_F6R2_FB21_Msk /*!< Filter bit 21 */
  8953. #define CAN_F6R2_FB22_Pos (22U)
  8954. #define CAN_F6R2_FB22_Msk (0x1UL << CAN_F6R2_FB22_Pos) /*!< 0x00400000 */
  8955. #define CAN_F6R2_FB22 CAN_F6R2_FB22_Msk /*!< Filter bit 22 */
  8956. #define CAN_F6R2_FB23_Pos (23U)
  8957. #define CAN_F6R2_FB23_Msk (0x1UL << CAN_F6R2_FB23_Pos) /*!< 0x00800000 */
  8958. #define CAN_F6R2_FB23 CAN_F6R2_FB23_Msk /*!< Filter bit 23 */
  8959. #define CAN_F6R2_FB24_Pos (24U)
  8960. #define CAN_F6R2_FB24_Msk (0x1UL << CAN_F6R2_FB24_Pos) /*!< 0x01000000 */
  8961. #define CAN_F6R2_FB24 CAN_F6R2_FB24_Msk /*!< Filter bit 24 */
  8962. #define CAN_F6R2_FB25_Pos (25U)
  8963. #define CAN_F6R2_FB25_Msk (0x1UL << CAN_F6R2_FB25_Pos) /*!< 0x02000000 */
  8964. #define CAN_F6R2_FB25 CAN_F6R2_FB25_Msk /*!< Filter bit 25 */
  8965. #define CAN_F6R2_FB26_Pos (26U)
  8966. #define CAN_F6R2_FB26_Msk (0x1UL << CAN_F6R2_FB26_Pos) /*!< 0x04000000 */
  8967. #define CAN_F6R2_FB26 CAN_F6R2_FB26_Msk /*!< Filter bit 26 */
  8968. #define CAN_F6R2_FB27_Pos (27U)
  8969. #define CAN_F6R2_FB27_Msk (0x1UL << CAN_F6R2_FB27_Pos) /*!< 0x08000000 */
  8970. #define CAN_F6R2_FB27 CAN_F6R2_FB27_Msk /*!< Filter bit 27 */
  8971. #define CAN_F6R2_FB28_Pos (28U)
  8972. #define CAN_F6R2_FB28_Msk (0x1UL << CAN_F6R2_FB28_Pos) /*!< 0x10000000 */
  8973. #define CAN_F6R2_FB28 CAN_F6R2_FB28_Msk /*!< Filter bit 28 */
  8974. #define CAN_F6R2_FB29_Pos (29U)
  8975. #define CAN_F6R2_FB29_Msk (0x1UL << CAN_F6R2_FB29_Pos) /*!< 0x20000000 */
  8976. #define CAN_F6R2_FB29 CAN_F6R2_FB29_Msk /*!< Filter bit 29 */
  8977. #define CAN_F6R2_FB30_Pos (30U)
  8978. #define CAN_F6R2_FB30_Msk (0x1UL << CAN_F6R2_FB30_Pos) /*!< 0x40000000 */
  8979. #define CAN_F6R2_FB30 CAN_F6R2_FB30_Msk /*!< Filter bit 30 */
  8980. #define CAN_F6R2_FB31_Pos (31U)
  8981. #define CAN_F6R2_FB31_Msk (0x1UL << CAN_F6R2_FB31_Pos) /*!< 0x80000000 */
  8982. #define CAN_F6R2_FB31 CAN_F6R2_FB31_Msk /*!< Filter bit 31 */
  8983. /******************* Bit definition for CAN_F7R2 register *******************/
  8984. #define CAN_F7R2_FB0_Pos (0U)
  8985. #define CAN_F7R2_FB0_Msk (0x1UL << CAN_F7R2_FB0_Pos) /*!< 0x00000001 */
  8986. #define CAN_F7R2_FB0 CAN_F7R2_FB0_Msk /*!< Filter bit 0 */
  8987. #define CAN_F7R2_FB1_Pos (1U)
  8988. #define CAN_F7R2_FB1_Msk (0x1UL << CAN_F7R2_FB1_Pos) /*!< 0x00000002 */
  8989. #define CAN_F7R2_FB1 CAN_F7R2_FB1_Msk /*!< Filter bit 1 */
  8990. #define CAN_F7R2_FB2_Pos (2U)
  8991. #define CAN_F7R2_FB2_Msk (0x1UL << CAN_F7R2_FB2_Pos) /*!< 0x00000004 */
  8992. #define CAN_F7R2_FB2 CAN_F7R2_FB2_Msk /*!< Filter bit 2 */
  8993. #define CAN_F7R2_FB3_Pos (3U)
  8994. #define CAN_F7R2_FB3_Msk (0x1UL << CAN_F7R2_FB3_Pos) /*!< 0x00000008 */
  8995. #define CAN_F7R2_FB3 CAN_F7R2_FB3_Msk /*!< Filter bit 3 */
  8996. #define CAN_F7R2_FB4_Pos (4U)
  8997. #define CAN_F7R2_FB4_Msk (0x1UL << CAN_F7R2_FB4_Pos) /*!< 0x00000010 */
  8998. #define CAN_F7R2_FB4 CAN_F7R2_FB4_Msk /*!< Filter bit 4 */
  8999. #define CAN_F7R2_FB5_Pos (5U)
  9000. #define CAN_F7R2_FB5_Msk (0x1UL << CAN_F7R2_FB5_Pos) /*!< 0x00000020 */
  9001. #define CAN_F7R2_FB5 CAN_F7R2_FB5_Msk /*!< Filter bit 5 */
  9002. #define CAN_F7R2_FB6_Pos (6U)
  9003. #define CAN_F7R2_FB6_Msk (0x1UL << CAN_F7R2_FB6_Pos) /*!< 0x00000040 */
  9004. #define CAN_F7R2_FB6 CAN_F7R2_FB6_Msk /*!< Filter bit 6 */
  9005. #define CAN_F7R2_FB7_Pos (7U)
  9006. #define CAN_F7R2_FB7_Msk (0x1UL << CAN_F7R2_FB7_Pos) /*!< 0x00000080 */
  9007. #define CAN_F7R2_FB7 CAN_F7R2_FB7_Msk /*!< Filter bit 7 */
  9008. #define CAN_F7R2_FB8_Pos (8U)
  9009. #define CAN_F7R2_FB8_Msk (0x1UL << CAN_F7R2_FB8_Pos) /*!< 0x00000100 */
  9010. #define CAN_F7R2_FB8 CAN_F7R2_FB8_Msk /*!< Filter bit 8 */
  9011. #define CAN_F7R2_FB9_Pos (9U)
  9012. #define CAN_F7R2_FB9_Msk (0x1UL << CAN_F7R2_FB9_Pos) /*!< 0x00000200 */
  9013. #define CAN_F7R2_FB9 CAN_F7R2_FB9_Msk /*!< Filter bit 9 */
  9014. #define CAN_F7R2_FB10_Pos (10U)
  9015. #define CAN_F7R2_FB10_Msk (0x1UL << CAN_F7R2_FB10_Pos) /*!< 0x00000400 */
  9016. #define CAN_F7R2_FB10 CAN_F7R2_FB10_Msk /*!< Filter bit 10 */
  9017. #define CAN_F7R2_FB11_Pos (11U)
  9018. #define CAN_F7R2_FB11_Msk (0x1UL << CAN_F7R2_FB11_Pos) /*!< 0x00000800 */
  9019. #define CAN_F7R2_FB11 CAN_F7R2_FB11_Msk /*!< Filter bit 11 */
  9020. #define CAN_F7R2_FB12_Pos (12U)
  9021. #define CAN_F7R2_FB12_Msk (0x1UL << CAN_F7R2_FB12_Pos) /*!< 0x00001000 */
  9022. #define CAN_F7R2_FB12 CAN_F7R2_FB12_Msk /*!< Filter bit 12 */
  9023. #define CAN_F7R2_FB13_Pos (13U)
  9024. #define CAN_F7R2_FB13_Msk (0x1UL << CAN_F7R2_FB13_Pos) /*!< 0x00002000 */
  9025. #define CAN_F7R2_FB13 CAN_F7R2_FB13_Msk /*!< Filter bit 13 */
  9026. #define CAN_F7R2_FB14_Pos (14U)
  9027. #define CAN_F7R2_FB14_Msk (0x1UL << CAN_F7R2_FB14_Pos) /*!< 0x00004000 */
  9028. #define CAN_F7R2_FB14 CAN_F7R2_FB14_Msk /*!< Filter bit 14 */
  9029. #define CAN_F7R2_FB15_Pos (15U)
  9030. #define CAN_F7R2_FB15_Msk (0x1UL << CAN_F7R2_FB15_Pos) /*!< 0x00008000 */
  9031. #define CAN_F7R2_FB15 CAN_F7R2_FB15_Msk /*!< Filter bit 15 */
  9032. #define CAN_F7R2_FB16_Pos (16U)
  9033. #define CAN_F7R2_FB16_Msk (0x1UL << CAN_F7R2_FB16_Pos) /*!< 0x00010000 */
  9034. #define CAN_F7R2_FB16 CAN_F7R2_FB16_Msk /*!< Filter bit 16 */
  9035. #define CAN_F7R2_FB17_Pos (17U)
  9036. #define CAN_F7R2_FB17_Msk (0x1UL << CAN_F7R2_FB17_Pos) /*!< 0x00020000 */
  9037. #define CAN_F7R2_FB17 CAN_F7R2_FB17_Msk /*!< Filter bit 17 */
  9038. #define CAN_F7R2_FB18_Pos (18U)
  9039. #define CAN_F7R2_FB18_Msk (0x1UL << CAN_F7R2_FB18_Pos) /*!< 0x00040000 */
  9040. #define CAN_F7R2_FB18 CAN_F7R2_FB18_Msk /*!< Filter bit 18 */
  9041. #define CAN_F7R2_FB19_Pos (19U)
  9042. #define CAN_F7R2_FB19_Msk (0x1UL << CAN_F7R2_FB19_Pos) /*!< 0x00080000 */
  9043. #define CAN_F7R2_FB19 CAN_F7R2_FB19_Msk /*!< Filter bit 19 */
  9044. #define CAN_F7R2_FB20_Pos (20U)
  9045. #define CAN_F7R2_FB20_Msk (0x1UL << CAN_F7R2_FB20_Pos) /*!< 0x00100000 */
  9046. #define CAN_F7R2_FB20 CAN_F7R2_FB20_Msk /*!< Filter bit 20 */
  9047. #define CAN_F7R2_FB21_Pos (21U)
  9048. #define CAN_F7R2_FB21_Msk (0x1UL << CAN_F7R2_FB21_Pos) /*!< 0x00200000 */
  9049. #define CAN_F7R2_FB21 CAN_F7R2_FB21_Msk /*!< Filter bit 21 */
  9050. #define CAN_F7R2_FB22_Pos (22U)
  9051. #define CAN_F7R2_FB22_Msk (0x1UL << CAN_F7R2_FB22_Pos) /*!< 0x00400000 */
  9052. #define CAN_F7R2_FB22 CAN_F7R2_FB22_Msk /*!< Filter bit 22 */
  9053. #define CAN_F7R2_FB23_Pos (23U)
  9054. #define CAN_F7R2_FB23_Msk (0x1UL << CAN_F7R2_FB23_Pos) /*!< 0x00800000 */
  9055. #define CAN_F7R2_FB23 CAN_F7R2_FB23_Msk /*!< Filter bit 23 */
  9056. #define CAN_F7R2_FB24_Pos (24U)
  9057. #define CAN_F7R2_FB24_Msk (0x1UL << CAN_F7R2_FB24_Pos) /*!< 0x01000000 */
  9058. #define CAN_F7R2_FB24 CAN_F7R2_FB24_Msk /*!< Filter bit 24 */
  9059. #define CAN_F7R2_FB25_Pos (25U)
  9060. #define CAN_F7R2_FB25_Msk (0x1UL << CAN_F7R2_FB25_Pos) /*!< 0x02000000 */
  9061. #define CAN_F7R2_FB25 CAN_F7R2_FB25_Msk /*!< Filter bit 25 */
  9062. #define CAN_F7R2_FB26_Pos (26U)
  9063. #define CAN_F7R2_FB26_Msk (0x1UL << CAN_F7R2_FB26_Pos) /*!< 0x04000000 */
  9064. #define CAN_F7R2_FB26 CAN_F7R2_FB26_Msk /*!< Filter bit 26 */
  9065. #define CAN_F7R2_FB27_Pos (27U)
  9066. #define CAN_F7R2_FB27_Msk (0x1UL << CAN_F7R2_FB27_Pos) /*!< 0x08000000 */
  9067. #define CAN_F7R2_FB27 CAN_F7R2_FB27_Msk /*!< Filter bit 27 */
  9068. #define CAN_F7R2_FB28_Pos (28U)
  9069. #define CAN_F7R2_FB28_Msk (0x1UL << CAN_F7R2_FB28_Pos) /*!< 0x10000000 */
  9070. #define CAN_F7R2_FB28 CAN_F7R2_FB28_Msk /*!< Filter bit 28 */
  9071. #define CAN_F7R2_FB29_Pos (29U)
  9072. #define CAN_F7R2_FB29_Msk (0x1UL << CAN_F7R2_FB29_Pos) /*!< 0x20000000 */
  9073. #define CAN_F7R2_FB29 CAN_F7R2_FB29_Msk /*!< Filter bit 29 */
  9074. #define CAN_F7R2_FB30_Pos (30U)
  9075. #define CAN_F7R2_FB30_Msk (0x1UL << CAN_F7R2_FB30_Pos) /*!< 0x40000000 */
  9076. #define CAN_F7R2_FB30 CAN_F7R2_FB30_Msk /*!< Filter bit 30 */
  9077. #define CAN_F7R2_FB31_Pos (31U)
  9078. #define CAN_F7R2_FB31_Msk (0x1UL << CAN_F7R2_FB31_Pos) /*!< 0x80000000 */
  9079. #define CAN_F7R2_FB31 CAN_F7R2_FB31_Msk /*!< Filter bit 31 */
  9080. /******************* Bit definition for CAN_F8R2 register *******************/
  9081. #define CAN_F8R2_FB0_Pos (0U)
  9082. #define CAN_F8R2_FB0_Msk (0x1UL << CAN_F8R2_FB0_Pos) /*!< 0x00000001 */
  9083. #define CAN_F8R2_FB0 CAN_F8R2_FB0_Msk /*!< Filter bit 0 */
  9084. #define CAN_F8R2_FB1_Pos (1U)
  9085. #define CAN_F8R2_FB1_Msk (0x1UL << CAN_F8R2_FB1_Pos) /*!< 0x00000002 */
  9086. #define CAN_F8R2_FB1 CAN_F8R2_FB1_Msk /*!< Filter bit 1 */
  9087. #define CAN_F8R2_FB2_Pos (2U)
  9088. #define CAN_F8R2_FB2_Msk (0x1UL << CAN_F8R2_FB2_Pos) /*!< 0x00000004 */
  9089. #define CAN_F8R2_FB2 CAN_F8R2_FB2_Msk /*!< Filter bit 2 */
  9090. #define CAN_F8R2_FB3_Pos (3U)
  9091. #define CAN_F8R2_FB3_Msk (0x1UL << CAN_F8R2_FB3_Pos) /*!< 0x00000008 */
  9092. #define CAN_F8R2_FB3 CAN_F8R2_FB3_Msk /*!< Filter bit 3 */
  9093. #define CAN_F8R2_FB4_Pos (4U)
  9094. #define CAN_F8R2_FB4_Msk (0x1UL << CAN_F8R2_FB4_Pos) /*!< 0x00000010 */
  9095. #define CAN_F8R2_FB4 CAN_F8R2_FB4_Msk /*!< Filter bit 4 */
  9096. #define CAN_F8R2_FB5_Pos (5U)
  9097. #define CAN_F8R2_FB5_Msk (0x1UL << CAN_F8R2_FB5_Pos) /*!< 0x00000020 */
  9098. #define CAN_F8R2_FB5 CAN_F8R2_FB5_Msk /*!< Filter bit 5 */
  9099. #define CAN_F8R2_FB6_Pos (6U)
  9100. #define CAN_F8R2_FB6_Msk (0x1UL << CAN_F8R2_FB6_Pos) /*!< 0x00000040 */
  9101. #define CAN_F8R2_FB6 CAN_F8R2_FB6_Msk /*!< Filter bit 6 */
  9102. #define CAN_F8R2_FB7_Pos (7U)
  9103. #define CAN_F8R2_FB7_Msk (0x1UL << CAN_F8R2_FB7_Pos) /*!< 0x00000080 */
  9104. #define CAN_F8R2_FB7 CAN_F8R2_FB7_Msk /*!< Filter bit 7 */
  9105. #define CAN_F8R2_FB8_Pos (8U)
  9106. #define CAN_F8R2_FB8_Msk (0x1UL << CAN_F8R2_FB8_Pos) /*!< 0x00000100 */
  9107. #define CAN_F8R2_FB8 CAN_F8R2_FB8_Msk /*!< Filter bit 8 */
  9108. #define CAN_F8R2_FB9_Pos (9U)
  9109. #define CAN_F8R2_FB9_Msk (0x1UL << CAN_F8R2_FB9_Pos) /*!< 0x00000200 */
  9110. #define CAN_F8R2_FB9 CAN_F8R2_FB9_Msk /*!< Filter bit 9 */
  9111. #define CAN_F8R2_FB10_Pos (10U)
  9112. #define CAN_F8R2_FB10_Msk (0x1UL << CAN_F8R2_FB10_Pos) /*!< 0x00000400 */
  9113. #define CAN_F8R2_FB10 CAN_F8R2_FB10_Msk /*!< Filter bit 10 */
  9114. #define CAN_F8R2_FB11_Pos (11U)
  9115. #define CAN_F8R2_FB11_Msk (0x1UL << CAN_F8R2_FB11_Pos) /*!< 0x00000800 */
  9116. #define CAN_F8R2_FB11 CAN_F8R2_FB11_Msk /*!< Filter bit 11 */
  9117. #define CAN_F8R2_FB12_Pos (12U)
  9118. #define CAN_F8R2_FB12_Msk (0x1UL << CAN_F8R2_FB12_Pos) /*!< 0x00001000 */
  9119. #define CAN_F8R2_FB12 CAN_F8R2_FB12_Msk /*!< Filter bit 12 */
  9120. #define CAN_F8R2_FB13_Pos (13U)
  9121. #define CAN_F8R2_FB13_Msk (0x1UL << CAN_F8R2_FB13_Pos) /*!< 0x00002000 */
  9122. #define CAN_F8R2_FB13 CAN_F8R2_FB13_Msk /*!< Filter bit 13 */
  9123. #define CAN_F8R2_FB14_Pos (14U)
  9124. #define CAN_F8R2_FB14_Msk (0x1UL << CAN_F8R2_FB14_Pos) /*!< 0x00004000 */
  9125. #define CAN_F8R2_FB14 CAN_F8R2_FB14_Msk /*!< Filter bit 14 */
  9126. #define CAN_F8R2_FB15_Pos (15U)
  9127. #define CAN_F8R2_FB15_Msk (0x1UL << CAN_F8R2_FB15_Pos) /*!< 0x00008000 */
  9128. #define CAN_F8R2_FB15 CAN_F8R2_FB15_Msk /*!< Filter bit 15 */
  9129. #define CAN_F8R2_FB16_Pos (16U)
  9130. #define CAN_F8R2_FB16_Msk (0x1UL << CAN_F8R2_FB16_Pos) /*!< 0x00010000 */
  9131. #define CAN_F8R2_FB16 CAN_F8R2_FB16_Msk /*!< Filter bit 16 */
  9132. #define CAN_F8R2_FB17_Pos (17U)
  9133. #define CAN_F8R2_FB17_Msk (0x1UL << CAN_F8R2_FB17_Pos) /*!< 0x00020000 */
  9134. #define CAN_F8R2_FB17 CAN_F8R2_FB17_Msk /*!< Filter bit 17 */
  9135. #define CAN_F8R2_FB18_Pos (18U)
  9136. #define CAN_F8R2_FB18_Msk (0x1UL << CAN_F8R2_FB18_Pos) /*!< 0x00040000 */
  9137. #define CAN_F8R2_FB18 CAN_F8R2_FB18_Msk /*!< Filter bit 18 */
  9138. #define CAN_F8R2_FB19_Pos (19U)
  9139. #define CAN_F8R2_FB19_Msk (0x1UL << CAN_F8R2_FB19_Pos) /*!< 0x00080000 */
  9140. #define CAN_F8R2_FB19 CAN_F8R2_FB19_Msk /*!< Filter bit 19 */
  9141. #define CAN_F8R2_FB20_Pos (20U)
  9142. #define CAN_F8R2_FB20_Msk (0x1UL << CAN_F8R2_FB20_Pos) /*!< 0x00100000 */
  9143. #define CAN_F8R2_FB20 CAN_F8R2_FB20_Msk /*!< Filter bit 20 */
  9144. #define CAN_F8R2_FB21_Pos (21U)
  9145. #define CAN_F8R2_FB21_Msk (0x1UL << CAN_F8R2_FB21_Pos) /*!< 0x00200000 */
  9146. #define CAN_F8R2_FB21 CAN_F8R2_FB21_Msk /*!< Filter bit 21 */
  9147. #define CAN_F8R2_FB22_Pos (22U)
  9148. #define CAN_F8R2_FB22_Msk (0x1UL << CAN_F8R2_FB22_Pos) /*!< 0x00400000 */
  9149. #define CAN_F8R2_FB22 CAN_F8R2_FB22_Msk /*!< Filter bit 22 */
  9150. #define CAN_F8R2_FB23_Pos (23U)
  9151. #define CAN_F8R2_FB23_Msk (0x1UL << CAN_F8R2_FB23_Pos) /*!< 0x00800000 */
  9152. #define CAN_F8R2_FB23 CAN_F8R2_FB23_Msk /*!< Filter bit 23 */
  9153. #define CAN_F8R2_FB24_Pos (24U)
  9154. #define CAN_F8R2_FB24_Msk (0x1UL << CAN_F8R2_FB24_Pos) /*!< 0x01000000 */
  9155. #define CAN_F8R2_FB24 CAN_F8R2_FB24_Msk /*!< Filter bit 24 */
  9156. #define CAN_F8R2_FB25_Pos (25U)
  9157. #define CAN_F8R2_FB25_Msk (0x1UL << CAN_F8R2_FB25_Pos) /*!< 0x02000000 */
  9158. #define CAN_F8R2_FB25 CAN_F8R2_FB25_Msk /*!< Filter bit 25 */
  9159. #define CAN_F8R2_FB26_Pos (26U)
  9160. #define CAN_F8R2_FB26_Msk (0x1UL << CAN_F8R2_FB26_Pos) /*!< 0x04000000 */
  9161. #define CAN_F8R2_FB26 CAN_F8R2_FB26_Msk /*!< Filter bit 26 */
  9162. #define CAN_F8R2_FB27_Pos (27U)
  9163. #define CAN_F8R2_FB27_Msk (0x1UL << CAN_F8R2_FB27_Pos) /*!< 0x08000000 */
  9164. #define CAN_F8R2_FB27 CAN_F8R2_FB27_Msk /*!< Filter bit 27 */
  9165. #define CAN_F8R2_FB28_Pos (28U)
  9166. #define CAN_F8R2_FB28_Msk (0x1UL << CAN_F8R2_FB28_Pos) /*!< 0x10000000 */
  9167. #define CAN_F8R2_FB28 CAN_F8R2_FB28_Msk /*!< Filter bit 28 */
  9168. #define CAN_F8R2_FB29_Pos (29U)
  9169. #define CAN_F8R2_FB29_Msk (0x1UL << CAN_F8R2_FB29_Pos) /*!< 0x20000000 */
  9170. #define CAN_F8R2_FB29 CAN_F8R2_FB29_Msk /*!< Filter bit 29 */
  9171. #define CAN_F8R2_FB30_Pos (30U)
  9172. #define CAN_F8R2_FB30_Msk (0x1UL << CAN_F8R2_FB30_Pos) /*!< 0x40000000 */
  9173. #define CAN_F8R2_FB30 CAN_F8R2_FB30_Msk /*!< Filter bit 30 */
  9174. #define CAN_F8R2_FB31_Pos (31U)
  9175. #define CAN_F8R2_FB31_Msk (0x1UL << CAN_F8R2_FB31_Pos) /*!< 0x80000000 */
  9176. #define CAN_F8R2_FB31 CAN_F8R2_FB31_Msk /*!< Filter bit 31 */
  9177. /******************* Bit definition for CAN_F9R2 register *******************/
  9178. #define CAN_F9R2_FB0_Pos (0U)
  9179. #define CAN_F9R2_FB0_Msk (0x1UL << CAN_F9R2_FB0_Pos) /*!< 0x00000001 */
  9180. #define CAN_F9R2_FB0 CAN_F9R2_FB0_Msk /*!< Filter bit 0 */
  9181. #define CAN_F9R2_FB1_Pos (1U)
  9182. #define CAN_F9R2_FB1_Msk (0x1UL << CAN_F9R2_FB1_Pos) /*!< 0x00000002 */
  9183. #define CAN_F9R2_FB1 CAN_F9R2_FB1_Msk /*!< Filter bit 1 */
  9184. #define CAN_F9R2_FB2_Pos (2U)
  9185. #define CAN_F9R2_FB2_Msk (0x1UL << CAN_F9R2_FB2_Pos) /*!< 0x00000004 */
  9186. #define CAN_F9R2_FB2 CAN_F9R2_FB2_Msk /*!< Filter bit 2 */
  9187. #define CAN_F9R2_FB3_Pos (3U)
  9188. #define CAN_F9R2_FB3_Msk (0x1UL << CAN_F9R2_FB3_Pos) /*!< 0x00000008 */
  9189. #define CAN_F9R2_FB3 CAN_F9R2_FB3_Msk /*!< Filter bit 3 */
  9190. #define CAN_F9R2_FB4_Pos (4U)
  9191. #define CAN_F9R2_FB4_Msk (0x1UL << CAN_F9R2_FB4_Pos) /*!< 0x00000010 */
  9192. #define CAN_F9R2_FB4 CAN_F9R2_FB4_Msk /*!< Filter bit 4 */
  9193. #define CAN_F9R2_FB5_Pos (5U)
  9194. #define CAN_F9R2_FB5_Msk (0x1UL << CAN_F9R2_FB5_Pos) /*!< 0x00000020 */
  9195. #define CAN_F9R2_FB5 CAN_F9R2_FB5_Msk /*!< Filter bit 5 */
  9196. #define CAN_F9R2_FB6_Pos (6U)
  9197. #define CAN_F9R2_FB6_Msk (0x1UL << CAN_F9R2_FB6_Pos) /*!< 0x00000040 */
  9198. #define CAN_F9R2_FB6 CAN_F9R2_FB6_Msk /*!< Filter bit 6 */
  9199. #define CAN_F9R2_FB7_Pos (7U)
  9200. #define CAN_F9R2_FB7_Msk (0x1UL << CAN_F9R2_FB7_Pos) /*!< 0x00000080 */
  9201. #define CAN_F9R2_FB7 CAN_F9R2_FB7_Msk /*!< Filter bit 7 */
  9202. #define CAN_F9R2_FB8_Pos (8U)
  9203. #define CAN_F9R2_FB8_Msk (0x1UL << CAN_F9R2_FB8_Pos) /*!< 0x00000100 */
  9204. #define CAN_F9R2_FB8 CAN_F9R2_FB8_Msk /*!< Filter bit 8 */
  9205. #define CAN_F9R2_FB9_Pos (9U)
  9206. #define CAN_F9R2_FB9_Msk (0x1UL << CAN_F9R2_FB9_Pos) /*!< 0x00000200 */
  9207. #define CAN_F9R2_FB9 CAN_F9R2_FB9_Msk /*!< Filter bit 9 */
  9208. #define CAN_F9R2_FB10_Pos (10U)
  9209. #define CAN_F9R2_FB10_Msk (0x1UL << CAN_F9R2_FB10_Pos) /*!< 0x00000400 */
  9210. #define CAN_F9R2_FB10 CAN_F9R2_FB10_Msk /*!< Filter bit 10 */
  9211. #define CAN_F9R2_FB11_Pos (11U)
  9212. #define CAN_F9R2_FB11_Msk (0x1UL << CAN_F9R2_FB11_Pos) /*!< 0x00000800 */
  9213. #define CAN_F9R2_FB11 CAN_F9R2_FB11_Msk /*!< Filter bit 11 */
  9214. #define CAN_F9R2_FB12_Pos (12U)
  9215. #define CAN_F9R2_FB12_Msk (0x1UL << CAN_F9R2_FB12_Pos) /*!< 0x00001000 */
  9216. #define CAN_F9R2_FB12 CAN_F9R2_FB12_Msk /*!< Filter bit 12 */
  9217. #define CAN_F9R2_FB13_Pos (13U)
  9218. #define CAN_F9R2_FB13_Msk (0x1UL << CAN_F9R2_FB13_Pos) /*!< 0x00002000 */
  9219. #define CAN_F9R2_FB13 CAN_F9R2_FB13_Msk /*!< Filter bit 13 */
  9220. #define CAN_F9R2_FB14_Pos (14U)
  9221. #define CAN_F9R2_FB14_Msk (0x1UL << CAN_F9R2_FB14_Pos) /*!< 0x00004000 */
  9222. #define CAN_F9R2_FB14 CAN_F9R2_FB14_Msk /*!< Filter bit 14 */
  9223. #define CAN_F9R2_FB15_Pos (15U)
  9224. #define CAN_F9R2_FB15_Msk (0x1UL << CAN_F9R2_FB15_Pos) /*!< 0x00008000 */
  9225. #define CAN_F9R2_FB15 CAN_F9R2_FB15_Msk /*!< Filter bit 15 */
  9226. #define CAN_F9R2_FB16_Pos (16U)
  9227. #define CAN_F9R2_FB16_Msk (0x1UL << CAN_F9R2_FB16_Pos) /*!< 0x00010000 */
  9228. #define CAN_F9R2_FB16 CAN_F9R2_FB16_Msk /*!< Filter bit 16 */
  9229. #define CAN_F9R2_FB17_Pos (17U)
  9230. #define CAN_F9R2_FB17_Msk (0x1UL << CAN_F9R2_FB17_Pos) /*!< 0x00020000 */
  9231. #define CAN_F9R2_FB17 CAN_F9R2_FB17_Msk /*!< Filter bit 17 */
  9232. #define CAN_F9R2_FB18_Pos (18U)
  9233. #define CAN_F9R2_FB18_Msk (0x1UL << CAN_F9R2_FB18_Pos) /*!< 0x00040000 */
  9234. #define CAN_F9R2_FB18 CAN_F9R2_FB18_Msk /*!< Filter bit 18 */
  9235. #define CAN_F9R2_FB19_Pos (19U)
  9236. #define CAN_F9R2_FB19_Msk (0x1UL << CAN_F9R2_FB19_Pos) /*!< 0x00080000 */
  9237. #define CAN_F9R2_FB19 CAN_F9R2_FB19_Msk /*!< Filter bit 19 */
  9238. #define CAN_F9R2_FB20_Pos (20U)
  9239. #define CAN_F9R2_FB20_Msk (0x1UL << CAN_F9R2_FB20_Pos) /*!< 0x00100000 */
  9240. #define CAN_F9R2_FB20 CAN_F9R2_FB20_Msk /*!< Filter bit 20 */
  9241. #define CAN_F9R2_FB21_Pos (21U)
  9242. #define CAN_F9R2_FB21_Msk (0x1UL << CAN_F9R2_FB21_Pos) /*!< 0x00200000 */
  9243. #define CAN_F9R2_FB21 CAN_F9R2_FB21_Msk /*!< Filter bit 21 */
  9244. #define CAN_F9R2_FB22_Pos (22U)
  9245. #define CAN_F9R2_FB22_Msk (0x1UL << CAN_F9R2_FB22_Pos) /*!< 0x00400000 */
  9246. #define CAN_F9R2_FB22 CAN_F9R2_FB22_Msk /*!< Filter bit 22 */
  9247. #define CAN_F9R2_FB23_Pos (23U)
  9248. #define CAN_F9R2_FB23_Msk (0x1UL << CAN_F9R2_FB23_Pos) /*!< 0x00800000 */
  9249. #define CAN_F9R2_FB23 CAN_F9R2_FB23_Msk /*!< Filter bit 23 */
  9250. #define CAN_F9R2_FB24_Pos (24U)
  9251. #define CAN_F9R2_FB24_Msk (0x1UL << CAN_F9R2_FB24_Pos) /*!< 0x01000000 */
  9252. #define CAN_F9R2_FB24 CAN_F9R2_FB24_Msk /*!< Filter bit 24 */
  9253. #define CAN_F9R2_FB25_Pos (25U)
  9254. #define CAN_F9R2_FB25_Msk (0x1UL << CAN_F9R2_FB25_Pos) /*!< 0x02000000 */
  9255. #define CAN_F9R2_FB25 CAN_F9R2_FB25_Msk /*!< Filter bit 25 */
  9256. #define CAN_F9R2_FB26_Pos (26U)
  9257. #define CAN_F9R2_FB26_Msk (0x1UL << CAN_F9R2_FB26_Pos) /*!< 0x04000000 */
  9258. #define CAN_F9R2_FB26 CAN_F9R2_FB26_Msk /*!< Filter bit 26 */
  9259. #define CAN_F9R2_FB27_Pos (27U)
  9260. #define CAN_F9R2_FB27_Msk (0x1UL << CAN_F9R2_FB27_Pos) /*!< 0x08000000 */
  9261. #define CAN_F9R2_FB27 CAN_F9R2_FB27_Msk /*!< Filter bit 27 */
  9262. #define CAN_F9R2_FB28_Pos (28U)
  9263. #define CAN_F9R2_FB28_Msk (0x1UL << CAN_F9R2_FB28_Pos) /*!< 0x10000000 */
  9264. #define CAN_F9R2_FB28 CAN_F9R2_FB28_Msk /*!< Filter bit 28 */
  9265. #define CAN_F9R2_FB29_Pos (29U)
  9266. #define CAN_F9R2_FB29_Msk (0x1UL << CAN_F9R2_FB29_Pos) /*!< 0x20000000 */
  9267. #define CAN_F9R2_FB29 CAN_F9R2_FB29_Msk /*!< Filter bit 29 */
  9268. #define CAN_F9R2_FB30_Pos (30U)
  9269. #define CAN_F9R2_FB30_Msk (0x1UL << CAN_F9R2_FB30_Pos) /*!< 0x40000000 */
  9270. #define CAN_F9R2_FB30 CAN_F9R2_FB30_Msk /*!< Filter bit 30 */
  9271. #define CAN_F9R2_FB31_Pos (31U)
  9272. #define CAN_F9R2_FB31_Msk (0x1UL << CAN_F9R2_FB31_Pos) /*!< 0x80000000 */
  9273. #define CAN_F9R2_FB31 CAN_F9R2_FB31_Msk /*!< Filter bit 31 */
  9274. /******************* Bit definition for CAN_F10R2 register ******************/
  9275. #define CAN_F10R2_FB0_Pos (0U)
  9276. #define CAN_F10R2_FB0_Msk (0x1UL << CAN_F10R2_FB0_Pos) /*!< 0x00000001 */
  9277. #define CAN_F10R2_FB0 CAN_F10R2_FB0_Msk /*!< Filter bit 0 */
  9278. #define CAN_F10R2_FB1_Pos (1U)
  9279. #define CAN_F10R2_FB1_Msk (0x1UL << CAN_F10R2_FB1_Pos) /*!< 0x00000002 */
  9280. #define CAN_F10R2_FB1 CAN_F10R2_FB1_Msk /*!< Filter bit 1 */
  9281. #define CAN_F10R2_FB2_Pos (2U)
  9282. #define CAN_F10R2_FB2_Msk (0x1UL << CAN_F10R2_FB2_Pos) /*!< 0x00000004 */
  9283. #define CAN_F10R2_FB2 CAN_F10R2_FB2_Msk /*!< Filter bit 2 */
  9284. #define CAN_F10R2_FB3_Pos (3U)
  9285. #define CAN_F10R2_FB3_Msk (0x1UL << CAN_F10R2_FB3_Pos) /*!< 0x00000008 */
  9286. #define CAN_F10R2_FB3 CAN_F10R2_FB3_Msk /*!< Filter bit 3 */
  9287. #define CAN_F10R2_FB4_Pos (4U)
  9288. #define CAN_F10R2_FB4_Msk (0x1UL << CAN_F10R2_FB4_Pos) /*!< 0x00000010 */
  9289. #define CAN_F10R2_FB4 CAN_F10R2_FB4_Msk /*!< Filter bit 4 */
  9290. #define CAN_F10R2_FB5_Pos (5U)
  9291. #define CAN_F10R2_FB5_Msk (0x1UL << CAN_F10R2_FB5_Pos) /*!< 0x00000020 */
  9292. #define CAN_F10R2_FB5 CAN_F10R2_FB5_Msk /*!< Filter bit 5 */
  9293. #define CAN_F10R2_FB6_Pos (6U)
  9294. #define CAN_F10R2_FB6_Msk (0x1UL << CAN_F10R2_FB6_Pos) /*!< 0x00000040 */
  9295. #define CAN_F10R2_FB6 CAN_F10R2_FB6_Msk /*!< Filter bit 6 */
  9296. #define CAN_F10R2_FB7_Pos (7U)
  9297. #define CAN_F10R2_FB7_Msk (0x1UL << CAN_F10R2_FB7_Pos) /*!< 0x00000080 */
  9298. #define CAN_F10R2_FB7 CAN_F10R2_FB7_Msk /*!< Filter bit 7 */
  9299. #define CAN_F10R2_FB8_Pos (8U)
  9300. #define CAN_F10R2_FB8_Msk (0x1UL << CAN_F10R2_FB8_Pos) /*!< 0x00000100 */
  9301. #define CAN_F10R2_FB8 CAN_F10R2_FB8_Msk /*!< Filter bit 8 */
  9302. #define CAN_F10R2_FB9_Pos (9U)
  9303. #define CAN_F10R2_FB9_Msk (0x1UL << CAN_F10R2_FB9_Pos) /*!< 0x00000200 */
  9304. #define CAN_F10R2_FB9 CAN_F10R2_FB9_Msk /*!< Filter bit 9 */
  9305. #define CAN_F10R2_FB10_Pos (10U)
  9306. #define CAN_F10R2_FB10_Msk (0x1UL << CAN_F10R2_FB10_Pos) /*!< 0x00000400 */
  9307. #define CAN_F10R2_FB10 CAN_F10R2_FB10_Msk /*!< Filter bit 10 */
  9308. #define CAN_F10R2_FB11_Pos (11U)
  9309. #define CAN_F10R2_FB11_Msk (0x1UL << CAN_F10R2_FB11_Pos) /*!< 0x00000800 */
  9310. #define CAN_F10R2_FB11 CAN_F10R2_FB11_Msk /*!< Filter bit 11 */
  9311. #define CAN_F10R2_FB12_Pos (12U)
  9312. #define CAN_F10R2_FB12_Msk (0x1UL << CAN_F10R2_FB12_Pos) /*!< 0x00001000 */
  9313. #define CAN_F10R2_FB12 CAN_F10R2_FB12_Msk /*!< Filter bit 12 */
  9314. #define CAN_F10R2_FB13_Pos (13U)
  9315. #define CAN_F10R2_FB13_Msk (0x1UL << CAN_F10R2_FB13_Pos) /*!< 0x00002000 */
  9316. #define CAN_F10R2_FB13 CAN_F10R2_FB13_Msk /*!< Filter bit 13 */
  9317. #define CAN_F10R2_FB14_Pos (14U)
  9318. #define CAN_F10R2_FB14_Msk (0x1UL << CAN_F10R2_FB14_Pos) /*!< 0x00004000 */
  9319. #define CAN_F10R2_FB14 CAN_F10R2_FB14_Msk /*!< Filter bit 14 */
  9320. #define CAN_F10R2_FB15_Pos (15U)
  9321. #define CAN_F10R2_FB15_Msk (0x1UL << CAN_F10R2_FB15_Pos) /*!< 0x00008000 */
  9322. #define CAN_F10R2_FB15 CAN_F10R2_FB15_Msk /*!< Filter bit 15 */
  9323. #define CAN_F10R2_FB16_Pos (16U)
  9324. #define CAN_F10R2_FB16_Msk (0x1UL << CAN_F10R2_FB16_Pos) /*!< 0x00010000 */
  9325. #define CAN_F10R2_FB16 CAN_F10R2_FB16_Msk /*!< Filter bit 16 */
  9326. #define CAN_F10R2_FB17_Pos (17U)
  9327. #define CAN_F10R2_FB17_Msk (0x1UL << CAN_F10R2_FB17_Pos) /*!< 0x00020000 */
  9328. #define CAN_F10R2_FB17 CAN_F10R2_FB17_Msk /*!< Filter bit 17 */
  9329. #define CAN_F10R2_FB18_Pos (18U)
  9330. #define CAN_F10R2_FB18_Msk (0x1UL << CAN_F10R2_FB18_Pos) /*!< 0x00040000 */
  9331. #define CAN_F10R2_FB18 CAN_F10R2_FB18_Msk /*!< Filter bit 18 */
  9332. #define CAN_F10R2_FB19_Pos (19U)
  9333. #define CAN_F10R2_FB19_Msk (0x1UL << CAN_F10R2_FB19_Pos) /*!< 0x00080000 */
  9334. #define CAN_F10R2_FB19 CAN_F10R2_FB19_Msk /*!< Filter bit 19 */
  9335. #define CAN_F10R2_FB20_Pos (20U)
  9336. #define CAN_F10R2_FB20_Msk (0x1UL << CAN_F10R2_FB20_Pos) /*!< 0x00100000 */
  9337. #define CAN_F10R2_FB20 CAN_F10R2_FB20_Msk /*!< Filter bit 20 */
  9338. #define CAN_F10R2_FB21_Pos (21U)
  9339. #define CAN_F10R2_FB21_Msk (0x1UL << CAN_F10R2_FB21_Pos) /*!< 0x00200000 */
  9340. #define CAN_F10R2_FB21 CAN_F10R2_FB21_Msk /*!< Filter bit 21 */
  9341. #define CAN_F10R2_FB22_Pos (22U)
  9342. #define CAN_F10R2_FB22_Msk (0x1UL << CAN_F10R2_FB22_Pos) /*!< 0x00400000 */
  9343. #define CAN_F10R2_FB22 CAN_F10R2_FB22_Msk /*!< Filter bit 22 */
  9344. #define CAN_F10R2_FB23_Pos (23U)
  9345. #define CAN_F10R2_FB23_Msk (0x1UL << CAN_F10R2_FB23_Pos) /*!< 0x00800000 */
  9346. #define CAN_F10R2_FB23 CAN_F10R2_FB23_Msk /*!< Filter bit 23 */
  9347. #define CAN_F10R2_FB24_Pos (24U)
  9348. #define CAN_F10R2_FB24_Msk (0x1UL << CAN_F10R2_FB24_Pos) /*!< 0x01000000 */
  9349. #define CAN_F10R2_FB24 CAN_F10R2_FB24_Msk /*!< Filter bit 24 */
  9350. #define CAN_F10R2_FB25_Pos (25U)
  9351. #define CAN_F10R2_FB25_Msk (0x1UL << CAN_F10R2_FB25_Pos) /*!< 0x02000000 */
  9352. #define CAN_F10R2_FB25 CAN_F10R2_FB25_Msk /*!< Filter bit 25 */
  9353. #define CAN_F10R2_FB26_Pos (26U)
  9354. #define CAN_F10R2_FB26_Msk (0x1UL << CAN_F10R2_FB26_Pos) /*!< 0x04000000 */
  9355. #define CAN_F10R2_FB26 CAN_F10R2_FB26_Msk /*!< Filter bit 26 */
  9356. #define CAN_F10R2_FB27_Pos (27U)
  9357. #define CAN_F10R2_FB27_Msk (0x1UL << CAN_F10R2_FB27_Pos) /*!< 0x08000000 */
  9358. #define CAN_F10R2_FB27 CAN_F10R2_FB27_Msk /*!< Filter bit 27 */
  9359. #define CAN_F10R2_FB28_Pos (28U)
  9360. #define CAN_F10R2_FB28_Msk (0x1UL << CAN_F10R2_FB28_Pos) /*!< 0x10000000 */
  9361. #define CAN_F10R2_FB28 CAN_F10R2_FB28_Msk /*!< Filter bit 28 */
  9362. #define CAN_F10R2_FB29_Pos (29U)
  9363. #define CAN_F10R2_FB29_Msk (0x1UL << CAN_F10R2_FB29_Pos) /*!< 0x20000000 */
  9364. #define CAN_F10R2_FB29 CAN_F10R2_FB29_Msk /*!< Filter bit 29 */
  9365. #define CAN_F10R2_FB30_Pos (30U)
  9366. #define CAN_F10R2_FB30_Msk (0x1UL << CAN_F10R2_FB30_Pos) /*!< 0x40000000 */
  9367. #define CAN_F10R2_FB30 CAN_F10R2_FB30_Msk /*!< Filter bit 30 */
  9368. #define CAN_F10R2_FB31_Pos (31U)
  9369. #define CAN_F10R2_FB31_Msk (0x1UL << CAN_F10R2_FB31_Pos) /*!< 0x80000000 */
  9370. #define CAN_F10R2_FB31 CAN_F10R2_FB31_Msk /*!< Filter bit 31 */
  9371. /******************* Bit definition for CAN_F11R2 register ******************/
  9372. #define CAN_F11R2_FB0_Pos (0U)
  9373. #define CAN_F11R2_FB0_Msk (0x1UL << CAN_F11R2_FB0_Pos) /*!< 0x00000001 */
  9374. #define CAN_F11R2_FB0 CAN_F11R2_FB0_Msk /*!< Filter bit 0 */
  9375. #define CAN_F11R2_FB1_Pos (1U)
  9376. #define CAN_F11R2_FB1_Msk (0x1UL << CAN_F11R2_FB1_Pos) /*!< 0x00000002 */
  9377. #define CAN_F11R2_FB1 CAN_F11R2_FB1_Msk /*!< Filter bit 1 */
  9378. #define CAN_F11R2_FB2_Pos (2U)
  9379. #define CAN_F11R2_FB2_Msk (0x1UL << CAN_F11R2_FB2_Pos) /*!< 0x00000004 */
  9380. #define CAN_F11R2_FB2 CAN_F11R2_FB2_Msk /*!< Filter bit 2 */
  9381. #define CAN_F11R2_FB3_Pos (3U)
  9382. #define CAN_F11R2_FB3_Msk (0x1UL << CAN_F11R2_FB3_Pos) /*!< 0x00000008 */
  9383. #define CAN_F11R2_FB3 CAN_F11R2_FB3_Msk /*!< Filter bit 3 */
  9384. #define CAN_F11R2_FB4_Pos (4U)
  9385. #define CAN_F11R2_FB4_Msk (0x1UL << CAN_F11R2_FB4_Pos) /*!< 0x00000010 */
  9386. #define CAN_F11R2_FB4 CAN_F11R2_FB4_Msk /*!< Filter bit 4 */
  9387. #define CAN_F11R2_FB5_Pos (5U)
  9388. #define CAN_F11R2_FB5_Msk (0x1UL << CAN_F11R2_FB5_Pos) /*!< 0x00000020 */
  9389. #define CAN_F11R2_FB5 CAN_F11R2_FB5_Msk /*!< Filter bit 5 */
  9390. #define CAN_F11R2_FB6_Pos (6U)
  9391. #define CAN_F11R2_FB6_Msk (0x1UL << CAN_F11R2_FB6_Pos) /*!< 0x00000040 */
  9392. #define CAN_F11R2_FB6 CAN_F11R2_FB6_Msk /*!< Filter bit 6 */
  9393. #define CAN_F11R2_FB7_Pos (7U)
  9394. #define CAN_F11R2_FB7_Msk (0x1UL << CAN_F11R2_FB7_Pos) /*!< 0x00000080 */
  9395. #define CAN_F11R2_FB7 CAN_F11R2_FB7_Msk /*!< Filter bit 7 */
  9396. #define CAN_F11R2_FB8_Pos (8U)
  9397. #define CAN_F11R2_FB8_Msk (0x1UL << CAN_F11R2_FB8_Pos) /*!< 0x00000100 */
  9398. #define CAN_F11R2_FB8 CAN_F11R2_FB8_Msk /*!< Filter bit 8 */
  9399. #define CAN_F11R2_FB9_Pos (9U)
  9400. #define CAN_F11R2_FB9_Msk (0x1UL << CAN_F11R2_FB9_Pos) /*!< 0x00000200 */
  9401. #define CAN_F11R2_FB9 CAN_F11R2_FB9_Msk /*!< Filter bit 9 */
  9402. #define CAN_F11R2_FB10_Pos (10U)
  9403. #define CAN_F11R2_FB10_Msk (0x1UL << CAN_F11R2_FB10_Pos) /*!< 0x00000400 */
  9404. #define CAN_F11R2_FB10 CAN_F11R2_FB10_Msk /*!< Filter bit 10 */
  9405. #define CAN_F11R2_FB11_Pos (11U)
  9406. #define CAN_F11R2_FB11_Msk (0x1UL << CAN_F11R2_FB11_Pos) /*!< 0x00000800 */
  9407. #define CAN_F11R2_FB11 CAN_F11R2_FB11_Msk /*!< Filter bit 11 */
  9408. #define CAN_F11R2_FB12_Pos (12U)
  9409. #define CAN_F11R2_FB12_Msk (0x1UL << CAN_F11R2_FB12_Pos) /*!< 0x00001000 */
  9410. #define CAN_F11R2_FB12 CAN_F11R2_FB12_Msk /*!< Filter bit 12 */
  9411. #define CAN_F11R2_FB13_Pos (13U)
  9412. #define CAN_F11R2_FB13_Msk (0x1UL << CAN_F11R2_FB13_Pos) /*!< 0x00002000 */
  9413. #define CAN_F11R2_FB13 CAN_F11R2_FB13_Msk /*!< Filter bit 13 */
  9414. #define CAN_F11R2_FB14_Pos (14U)
  9415. #define CAN_F11R2_FB14_Msk (0x1UL << CAN_F11R2_FB14_Pos) /*!< 0x00004000 */
  9416. #define CAN_F11R2_FB14 CAN_F11R2_FB14_Msk /*!< Filter bit 14 */
  9417. #define CAN_F11R2_FB15_Pos (15U)
  9418. #define CAN_F11R2_FB15_Msk (0x1UL << CAN_F11R2_FB15_Pos) /*!< 0x00008000 */
  9419. #define CAN_F11R2_FB15 CAN_F11R2_FB15_Msk /*!< Filter bit 15 */
  9420. #define CAN_F11R2_FB16_Pos (16U)
  9421. #define CAN_F11R2_FB16_Msk (0x1UL << CAN_F11R2_FB16_Pos) /*!< 0x00010000 */
  9422. #define CAN_F11R2_FB16 CAN_F11R2_FB16_Msk /*!< Filter bit 16 */
  9423. #define CAN_F11R2_FB17_Pos (17U)
  9424. #define CAN_F11R2_FB17_Msk (0x1UL << CAN_F11R2_FB17_Pos) /*!< 0x00020000 */
  9425. #define CAN_F11R2_FB17 CAN_F11R2_FB17_Msk /*!< Filter bit 17 */
  9426. #define CAN_F11R2_FB18_Pos (18U)
  9427. #define CAN_F11R2_FB18_Msk (0x1UL << CAN_F11R2_FB18_Pos) /*!< 0x00040000 */
  9428. #define CAN_F11R2_FB18 CAN_F11R2_FB18_Msk /*!< Filter bit 18 */
  9429. #define CAN_F11R2_FB19_Pos (19U)
  9430. #define CAN_F11R2_FB19_Msk (0x1UL << CAN_F11R2_FB19_Pos) /*!< 0x00080000 */
  9431. #define CAN_F11R2_FB19 CAN_F11R2_FB19_Msk /*!< Filter bit 19 */
  9432. #define CAN_F11R2_FB20_Pos (20U)
  9433. #define CAN_F11R2_FB20_Msk (0x1UL << CAN_F11R2_FB20_Pos) /*!< 0x00100000 */
  9434. #define CAN_F11R2_FB20 CAN_F11R2_FB20_Msk /*!< Filter bit 20 */
  9435. #define CAN_F11R2_FB21_Pos (21U)
  9436. #define CAN_F11R2_FB21_Msk (0x1UL << CAN_F11R2_FB21_Pos) /*!< 0x00200000 */
  9437. #define CAN_F11R2_FB21 CAN_F11R2_FB21_Msk /*!< Filter bit 21 */
  9438. #define CAN_F11R2_FB22_Pos (22U)
  9439. #define CAN_F11R2_FB22_Msk (0x1UL << CAN_F11R2_FB22_Pos) /*!< 0x00400000 */
  9440. #define CAN_F11R2_FB22 CAN_F11R2_FB22_Msk /*!< Filter bit 22 */
  9441. #define CAN_F11R2_FB23_Pos (23U)
  9442. #define CAN_F11R2_FB23_Msk (0x1UL << CAN_F11R2_FB23_Pos) /*!< 0x00800000 */
  9443. #define CAN_F11R2_FB23 CAN_F11R2_FB23_Msk /*!< Filter bit 23 */
  9444. #define CAN_F11R2_FB24_Pos (24U)
  9445. #define CAN_F11R2_FB24_Msk (0x1UL << CAN_F11R2_FB24_Pos) /*!< 0x01000000 */
  9446. #define CAN_F11R2_FB24 CAN_F11R2_FB24_Msk /*!< Filter bit 24 */
  9447. #define CAN_F11R2_FB25_Pos (25U)
  9448. #define CAN_F11R2_FB25_Msk (0x1UL << CAN_F11R2_FB25_Pos) /*!< 0x02000000 */
  9449. #define CAN_F11R2_FB25 CAN_F11R2_FB25_Msk /*!< Filter bit 25 */
  9450. #define CAN_F11R2_FB26_Pos (26U)
  9451. #define CAN_F11R2_FB26_Msk (0x1UL << CAN_F11R2_FB26_Pos) /*!< 0x04000000 */
  9452. #define CAN_F11R2_FB26 CAN_F11R2_FB26_Msk /*!< Filter bit 26 */
  9453. #define CAN_F11R2_FB27_Pos (27U)
  9454. #define CAN_F11R2_FB27_Msk (0x1UL << CAN_F11R2_FB27_Pos) /*!< 0x08000000 */
  9455. #define CAN_F11R2_FB27 CAN_F11R2_FB27_Msk /*!< Filter bit 27 */
  9456. #define CAN_F11R2_FB28_Pos (28U)
  9457. #define CAN_F11R2_FB28_Msk (0x1UL << CAN_F11R2_FB28_Pos) /*!< 0x10000000 */
  9458. #define CAN_F11R2_FB28 CAN_F11R2_FB28_Msk /*!< Filter bit 28 */
  9459. #define CAN_F11R2_FB29_Pos (29U)
  9460. #define CAN_F11R2_FB29_Msk (0x1UL << CAN_F11R2_FB29_Pos) /*!< 0x20000000 */
  9461. #define CAN_F11R2_FB29 CAN_F11R2_FB29_Msk /*!< Filter bit 29 */
  9462. #define CAN_F11R2_FB30_Pos (30U)
  9463. #define CAN_F11R2_FB30_Msk (0x1UL << CAN_F11R2_FB30_Pos) /*!< 0x40000000 */
  9464. #define CAN_F11R2_FB30 CAN_F11R2_FB30_Msk /*!< Filter bit 30 */
  9465. #define CAN_F11R2_FB31_Pos (31U)
  9466. #define CAN_F11R2_FB31_Msk (0x1UL << CAN_F11R2_FB31_Pos) /*!< 0x80000000 */
  9467. #define CAN_F11R2_FB31 CAN_F11R2_FB31_Msk /*!< Filter bit 31 */
  9468. /******************* Bit definition for CAN_F12R2 register ******************/
  9469. #define CAN_F12R2_FB0_Pos (0U)
  9470. #define CAN_F12R2_FB0_Msk (0x1UL << CAN_F12R2_FB0_Pos) /*!< 0x00000001 */
  9471. #define CAN_F12R2_FB0 CAN_F12R2_FB0_Msk /*!< Filter bit 0 */
  9472. #define CAN_F12R2_FB1_Pos (1U)
  9473. #define CAN_F12R2_FB1_Msk (0x1UL << CAN_F12R2_FB1_Pos) /*!< 0x00000002 */
  9474. #define CAN_F12R2_FB1 CAN_F12R2_FB1_Msk /*!< Filter bit 1 */
  9475. #define CAN_F12R2_FB2_Pos (2U)
  9476. #define CAN_F12R2_FB2_Msk (0x1UL << CAN_F12R2_FB2_Pos) /*!< 0x00000004 */
  9477. #define CAN_F12R2_FB2 CAN_F12R2_FB2_Msk /*!< Filter bit 2 */
  9478. #define CAN_F12R2_FB3_Pos (3U)
  9479. #define CAN_F12R2_FB3_Msk (0x1UL << CAN_F12R2_FB3_Pos) /*!< 0x00000008 */
  9480. #define CAN_F12R2_FB3 CAN_F12R2_FB3_Msk /*!< Filter bit 3 */
  9481. #define CAN_F12R2_FB4_Pos (4U)
  9482. #define CAN_F12R2_FB4_Msk (0x1UL << CAN_F12R2_FB4_Pos) /*!< 0x00000010 */
  9483. #define CAN_F12R2_FB4 CAN_F12R2_FB4_Msk /*!< Filter bit 4 */
  9484. #define CAN_F12R2_FB5_Pos (5U)
  9485. #define CAN_F12R2_FB5_Msk (0x1UL << CAN_F12R2_FB5_Pos) /*!< 0x00000020 */
  9486. #define CAN_F12R2_FB5 CAN_F12R2_FB5_Msk /*!< Filter bit 5 */
  9487. #define CAN_F12R2_FB6_Pos (6U)
  9488. #define CAN_F12R2_FB6_Msk (0x1UL << CAN_F12R2_FB6_Pos) /*!< 0x00000040 */
  9489. #define CAN_F12R2_FB6 CAN_F12R2_FB6_Msk /*!< Filter bit 6 */
  9490. #define CAN_F12R2_FB7_Pos (7U)
  9491. #define CAN_F12R2_FB7_Msk (0x1UL << CAN_F12R2_FB7_Pos) /*!< 0x00000080 */
  9492. #define CAN_F12R2_FB7 CAN_F12R2_FB7_Msk /*!< Filter bit 7 */
  9493. #define CAN_F12R2_FB8_Pos (8U)
  9494. #define CAN_F12R2_FB8_Msk (0x1UL << CAN_F12R2_FB8_Pos) /*!< 0x00000100 */
  9495. #define CAN_F12R2_FB8 CAN_F12R2_FB8_Msk /*!< Filter bit 8 */
  9496. #define CAN_F12R2_FB9_Pos (9U)
  9497. #define CAN_F12R2_FB9_Msk (0x1UL << CAN_F12R2_FB9_Pos) /*!< 0x00000200 */
  9498. #define CAN_F12R2_FB9 CAN_F12R2_FB9_Msk /*!< Filter bit 9 */
  9499. #define CAN_F12R2_FB10_Pos (10U)
  9500. #define CAN_F12R2_FB10_Msk (0x1UL << CAN_F12R2_FB10_Pos) /*!< 0x00000400 */
  9501. #define CAN_F12R2_FB10 CAN_F12R2_FB10_Msk /*!< Filter bit 10 */
  9502. #define CAN_F12R2_FB11_Pos (11U)
  9503. #define CAN_F12R2_FB11_Msk (0x1UL << CAN_F12R2_FB11_Pos) /*!< 0x00000800 */
  9504. #define CAN_F12R2_FB11 CAN_F12R2_FB11_Msk /*!< Filter bit 11 */
  9505. #define CAN_F12R2_FB12_Pos (12U)
  9506. #define CAN_F12R2_FB12_Msk (0x1UL << CAN_F12R2_FB12_Pos) /*!< 0x00001000 */
  9507. #define CAN_F12R2_FB12 CAN_F12R2_FB12_Msk /*!< Filter bit 12 */
  9508. #define CAN_F12R2_FB13_Pos (13U)
  9509. #define CAN_F12R2_FB13_Msk (0x1UL << CAN_F12R2_FB13_Pos) /*!< 0x00002000 */
  9510. #define CAN_F12R2_FB13 CAN_F12R2_FB13_Msk /*!< Filter bit 13 */
  9511. #define CAN_F12R2_FB14_Pos (14U)
  9512. #define CAN_F12R2_FB14_Msk (0x1UL << CAN_F12R2_FB14_Pos) /*!< 0x00004000 */
  9513. #define CAN_F12R2_FB14 CAN_F12R2_FB14_Msk /*!< Filter bit 14 */
  9514. #define CAN_F12R2_FB15_Pos (15U)
  9515. #define CAN_F12R2_FB15_Msk (0x1UL << CAN_F12R2_FB15_Pos) /*!< 0x00008000 */
  9516. #define CAN_F12R2_FB15 CAN_F12R2_FB15_Msk /*!< Filter bit 15 */
  9517. #define CAN_F12R2_FB16_Pos (16U)
  9518. #define CAN_F12R2_FB16_Msk (0x1UL << CAN_F12R2_FB16_Pos) /*!< 0x00010000 */
  9519. #define CAN_F12R2_FB16 CAN_F12R2_FB16_Msk /*!< Filter bit 16 */
  9520. #define CAN_F12R2_FB17_Pos (17U)
  9521. #define CAN_F12R2_FB17_Msk (0x1UL << CAN_F12R2_FB17_Pos) /*!< 0x00020000 */
  9522. #define CAN_F12R2_FB17 CAN_F12R2_FB17_Msk /*!< Filter bit 17 */
  9523. #define CAN_F12R2_FB18_Pos (18U)
  9524. #define CAN_F12R2_FB18_Msk (0x1UL << CAN_F12R2_FB18_Pos) /*!< 0x00040000 */
  9525. #define CAN_F12R2_FB18 CAN_F12R2_FB18_Msk /*!< Filter bit 18 */
  9526. #define CAN_F12R2_FB19_Pos (19U)
  9527. #define CAN_F12R2_FB19_Msk (0x1UL << CAN_F12R2_FB19_Pos) /*!< 0x00080000 */
  9528. #define CAN_F12R2_FB19 CAN_F12R2_FB19_Msk /*!< Filter bit 19 */
  9529. #define CAN_F12R2_FB20_Pos (20U)
  9530. #define CAN_F12R2_FB20_Msk (0x1UL << CAN_F12R2_FB20_Pos) /*!< 0x00100000 */
  9531. #define CAN_F12R2_FB20 CAN_F12R2_FB20_Msk /*!< Filter bit 20 */
  9532. #define CAN_F12R2_FB21_Pos (21U)
  9533. #define CAN_F12R2_FB21_Msk (0x1UL << CAN_F12R2_FB21_Pos) /*!< 0x00200000 */
  9534. #define CAN_F12R2_FB21 CAN_F12R2_FB21_Msk /*!< Filter bit 21 */
  9535. #define CAN_F12R2_FB22_Pos (22U)
  9536. #define CAN_F12R2_FB22_Msk (0x1UL << CAN_F12R2_FB22_Pos) /*!< 0x00400000 */
  9537. #define CAN_F12R2_FB22 CAN_F12R2_FB22_Msk /*!< Filter bit 22 */
  9538. #define CAN_F12R2_FB23_Pos (23U)
  9539. #define CAN_F12R2_FB23_Msk (0x1UL << CAN_F12R2_FB23_Pos) /*!< 0x00800000 */
  9540. #define CAN_F12R2_FB23 CAN_F12R2_FB23_Msk /*!< Filter bit 23 */
  9541. #define CAN_F12R2_FB24_Pos (24U)
  9542. #define CAN_F12R2_FB24_Msk (0x1UL << CAN_F12R2_FB24_Pos) /*!< 0x01000000 */
  9543. #define CAN_F12R2_FB24 CAN_F12R2_FB24_Msk /*!< Filter bit 24 */
  9544. #define CAN_F12R2_FB25_Pos (25U)
  9545. #define CAN_F12R2_FB25_Msk (0x1UL << CAN_F12R2_FB25_Pos) /*!< 0x02000000 */
  9546. #define CAN_F12R2_FB25 CAN_F12R2_FB25_Msk /*!< Filter bit 25 */
  9547. #define CAN_F12R2_FB26_Pos (26U)
  9548. #define CAN_F12R2_FB26_Msk (0x1UL << CAN_F12R2_FB26_Pos) /*!< 0x04000000 */
  9549. #define CAN_F12R2_FB26 CAN_F12R2_FB26_Msk /*!< Filter bit 26 */
  9550. #define CAN_F12R2_FB27_Pos (27U)
  9551. #define CAN_F12R2_FB27_Msk (0x1UL << CAN_F12R2_FB27_Pos) /*!< 0x08000000 */
  9552. #define CAN_F12R2_FB27 CAN_F12R2_FB27_Msk /*!< Filter bit 27 */
  9553. #define CAN_F12R2_FB28_Pos (28U)
  9554. #define CAN_F12R2_FB28_Msk (0x1UL << CAN_F12R2_FB28_Pos) /*!< 0x10000000 */
  9555. #define CAN_F12R2_FB28 CAN_F12R2_FB28_Msk /*!< Filter bit 28 */
  9556. #define CAN_F12R2_FB29_Pos (29U)
  9557. #define CAN_F12R2_FB29_Msk (0x1UL << CAN_F12R2_FB29_Pos) /*!< 0x20000000 */
  9558. #define CAN_F12R2_FB29 CAN_F12R2_FB29_Msk /*!< Filter bit 29 */
  9559. #define CAN_F12R2_FB30_Pos (30U)
  9560. #define CAN_F12R2_FB30_Msk (0x1UL << CAN_F12R2_FB30_Pos) /*!< 0x40000000 */
  9561. #define CAN_F12R2_FB30 CAN_F12R2_FB30_Msk /*!< Filter bit 30 */
  9562. #define CAN_F12R2_FB31_Pos (31U)
  9563. #define CAN_F12R2_FB31_Msk (0x1UL << CAN_F12R2_FB31_Pos) /*!< 0x80000000 */
  9564. #define CAN_F12R2_FB31 CAN_F12R2_FB31_Msk /*!< Filter bit 31 */
  9565. /******************* Bit definition for CAN_F13R2 register ******************/
  9566. #define CAN_F13R2_FB0_Pos (0U)
  9567. #define CAN_F13R2_FB0_Msk (0x1UL << CAN_F13R2_FB0_Pos) /*!< 0x00000001 */
  9568. #define CAN_F13R2_FB0 CAN_F13R2_FB0_Msk /*!< Filter bit 0 */
  9569. #define CAN_F13R2_FB1_Pos (1U)
  9570. #define CAN_F13R2_FB1_Msk (0x1UL << CAN_F13R2_FB1_Pos) /*!< 0x00000002 */
  9571. #define CAN_F13R2_FB1 CAN_F13R2_FB1_Msk /*!< Filter bit 1 */
  9572. #define CAN_F13R2_FB2_Pos (2U)
  9573. #define CAN_F13R2_FB2_Msk (0x1UL << CAN_F13R2_FB2_Pos) /*!< 0x00000004 */
  9574. #define CAN_F13R2_FB2 CAN_F13R2_FB2_Msk /*!< Filter bit 2 */
  9575. #define CAN_F13R2_FB3_Pos (3U)
  9576. #define CAN_F13R2_FB3_Msk (0x1UL << CAN_F13R2_FB3_Pos) /*!< 0x00000008 */
  9577. #define CAN_F13R2_FB3 CAN_F13R2_FB3_Msk /*!< Filter bit 3 */
  9578. #define CAN_F13R2_FB4_Pos (4U)
  9579. #define CAN_F13R2_FB4_Msk (0x1UL << CAN_F13R2_FB4_Pos) /*!< 0x00000010 */
  9580. #define CAN_F13R2_FB4 CAN_F13R2_FB4_Msk /*!< Filter bit 4 */
  9581. #define CAN_F13R2_FB5_Pos (5U)
  9582. #define CAN_F13R2_FB5_Msk (0x1UL << CAN_F13R2_FB5_Pos) /*!< 0x00000020 */
  9583. #define CAN_F13R2_FB5 CAN_F13R2_FB5_Msk /*!< Filter bit 5 */
  9584. #define CAN_F13R2_FB6_Pos (6U)
  9585. #define CAN_F13R2_FB6_Msk (0x1UL << CAN_F13R2_FB6_Pos) /*!< 0x00000040 */
  9586. #define CAN_F13R2_FB6 CAN_F13R2_FB6_Msk /*!< Filter bit 6 */
  9587. #define CAN_F13R2_FB7_Pos (7U)
  9588. #define CAN_F13R2_FB7_Msk (0x1UL << CAN_F13R2_FB7_Pos) /*!< 0x00000080 */
  9589. #define CAN_F13R2_FB7 CAN_F13R2_FB7_Msk /*!< Filter bit 7 */
  9590. #define CAN_F13R2_FB8_Pos (8U)
  9591. #define CAN_F13R2_FB8_Msk (0x1UL << CAN_F13R2_FB8_Pos) /*!< 0x00000100 */
  9592. #define CAN_F13R2_FB8 CAN_F13R2_FB8_Msk /*!< Filter bit 8 */
  9593. #define CAN_F13R2_FB9_Pos (9U)
  9594. #define CAN_F13R2_FB9_Msk (0x1UL << CAN_F13R2_FB9_Pos) /*!< 0x00000200 */
  9595. #define CAN_F13R2_FB9 CAN_F13R2_FB9_Msk /*!< Filter bit 9 */
  9596. #define CAN_F13R2_FB10_Pos (10U)
  9597. #define CAN_F13R2_FB10_Msk (0x1UL << CAN_F13R2_FB10_Pos) /*!< 0x00000400 */
  9598. #define CAN_F13R2_FB10 CAN_F13R2_FB10_Msk /*!< Filter bit 10 */
  9599. #define CAN_F13R2_FB11_Pos (11U)
  9600. #define CAN_F13R2_FB11_Msk (0x1UL << CAN_F13R2_FB11_Pos) /*!< 0x00000800 */
  9601. #define CAN_F13R2_FB11 CAN_F13R2_FB11_Msk /*!< Filter bit 11 */
  9602. #define CAN_F13R2_FB12_Pos (12U)
  9603. #define CAN_F13R2_FB12_Msk (0x1UL << CAN_F13R2_FB12_Pos) /*!< 0x00001000 */
  9604. #define CAN_F13R2_FB12 CAN_F13R2_FB12_Msk /*!< Filter bit 12 */
  9605. #define CAN_F13R2_FB13_Pos (13U)
  9606. #define CAN_F13R2_FB13_Msk (0x1UL << CAN_F13R2_FB13_Pos) /*!< 0x00002000 */
  9607. #define CAN_F13R2_FB13 CAN_F13R2_FB13_Msk /*!< Filter bit 13 */
  9608. #define CAN_F13R2_FB14_Pos (14U)
  9609. #define CAN_F13R2_FB14_Msk (0x1UL << CAN_F13R2_FB14_Pos) /*!< 0x00004000 */
  9610. #define CAN_F13R2_FB14 CAN_F13R2_FB14_Msk /*!< Filter bit 14 */
  9611. #define CAN_F13R2_FB15_Pos (15U)
  9612. #define CAN_F13R2_FB15_Msk (0x1UL << CAN_F13R2_FB15_Pos) /*!< 0x00008000 */
  9613. #define CAN_F13R2_FB15 CAN_F13R2_FB15_Msk /*!< Filter bit 15 */
  9614. #define CAN_F13R2_FB16_Pos (16U)
  9615. #define CAN_F13R2_FB16_Msk (0x1UL << CAN_F13R2_FB16_Pos) /*!< 0x00010000 */
  9616. #define CAN_F13R2_FB16 CAN_F13R2_FB16_Msk /*!< Filter bit 16 */
  9617. #define CAN_F13R2_FB17_Pos (17U)
  9618. #define CAN_F13R2_FB17_Msk (0x1UL << CAN_F13R2_FB17_Pos) /*!< 0x00020000 */
  9619. #define CAN_F13R2_FB17 CAN_F13R2_FB17_Msk /*!< Filter bit 17 */
  9620. #define CAN_F13R2_FB18_Pos (18U)
  9621. #define CAN_F13R2_FB18_Msk (0x1UL << CAN_F13R2_FB18_Pos) /*!< 0x00040000 */
  9622. #define CAN_F13R2_FB18 CAN_F13R2_FB18_Msk /*!< Filter bit 18 */
  9623. #define CAN_F13R2_FB19_Pos (19U)
  9624. #define CAN_F13R2_FB19_Msk (0x1UL << CAN_F13R2_FB19_Pos) /*!< 0x00080000 */
  9625. #define CAN_F13R2_FB19 CAN_F13R2_FB19_Msk /*!< Filter bit 19 */
  9626. #define CAN_F13R2_FB20_Pos (20U)
  9627. #define CAN_F13R2_FB20_Msk (0x1UL << CAN_F13R2_FB20_Pos) /*!< 0x00100000 */
  9628. #define CAN_F13R2_FB20 CAN_F13R2_FB20_Msk /*!< Filter bit 20 */
  9629. #define CAN_F13R2_FB21_Pos (21U)
  9630. #define CAN_F13R2_FB21_Msk (0x1UL << CAN_F13R2_FB21_Pos) /*!< 0x00200000 */
  9631. #define CAN_F13R2_FB21 CAN_F13R2_FB21_Msk /*!< Filter bit 21 */
  9632. #define CAN_F13R2_FB22_Pos (22U)
  9633. #define CAN_F13R2_FB22_Msk (0x1UL << CAN_F13R2_FB22_Pos) /*!< 0x00400000 */
  9634. #define CAN_F13R2_FB22 CAN_F13R2_FB22_Msk /*!< Filter bit 22 */
  9635. #define CAN_F13R2_FB23_Pos (23U)
  9636. #define CAN_F13R2_FB23_Msk (0x1UL << CAN_F13R2_FB23_Pos) /*!< 0x00800000 */
  9637. #define CAN_F13R2_FB23 CAN_F13R2_FB23_Msk /*!< Filter bit 23 */
  9638. #define CAN_F13R2_FB24_Pos (24U)
  9639. #define CAN_F13R2_FB24_Msk (0x1UL << CAN_F13R2_FB24_Pos) /*!< 0x01000000 */
  9640. #define CAN_F13R2_FB24 CAN_F13R2_FB24_Msk /*!< Filter bit 24 */
  9641. #define CAN_F13R2_FB25_Pos (25U)
  9642. #define CAN_F13R2_FB25_Msk (0x1UL << CAN_F13R2_FB25_Pos) /*!< 0x02000000 */
  9643. #define CAN_F13R2_FB25 CAN_F13R2_FB25_Msk /*!< Filter bit 25 */
  9644. #define CAN_F13R2_FB26_Pos (26U)
  9645. #define CAN_F13R2_FB26_Msk (0x1UL << CAN_F13R2_FB26_Pos) /*!< 0x04000000 */
  9646. #define CAN_F13R2_FB26 CAN_F13R2_FB26_Msk /*!< Filter bit 26 */
  9647. #define CAN_F13R2_FB27_Pos (27U)
  9648. #define CAN_F13R2_FB27_Msk (0x1UL << CAN_F13R2_FB27_Pos) /*!< 0x08000000 */
  9649. #define CAN_F13R2_FB27 CAN_F13R2_FB27_Msk /*!< Filter bit 27 */
  9650. #define CAN_F13R2_FB28_Pos (28U)
  9651. #define CAN_F13R2_FB28_Msk (0x1UL << CAN_F13R2_FB28_Pos) /*!< 0x10000000 */
  9652. #define CAN_F13R2_FB28 CAN_F13R2_FB28_Msk /*!< Filter bit 28 */
  9653. #define CAN_F13R2_FB29_Pos (29U)
  9654. #define CAN_F13R2_FB29_Msk (0x1UL << CAN_F13R2_FB29_Pos) /*!< 0x20000000 */
  9655. #define CAN_F13R2_FB29 CAN_F13R2_FB29_Msk /*!< Filter bit 29 */
  9656. #define CAN_F13R2_FB30_Pos (30U)
  9657. #define CAN_F13R2_FB30_Msk (0x1UL << CAN_F13R2_FB30_Pos) /*!< 0x40000000 */
  9658. #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!< Filter bit 30 */
  9659. #define CAN_F13R2_FB31_Pos (31U)
  9660. #define CAN_F13R2_FB31_Msk (0x1UL << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */
  9661. #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!< Filter bit 31 */
  9662. /******************************************************************************/
  9663. /* */
  9664. /* Serial Peripheral Interface */
  9665. /* */
  9666. /******************************************************************************/
  9667. /*
  9668. * @brief Specific device feature definitions (not present on all devices in the STM32F1 series)
  9669. */
  9670. #define SPI_I2S_SUPPORT /*!< I2S support */
  9671. /******************* Bit definition for SPI_CR1 register ********************/
  9672. #define SPI_CR1_CPHA_Pos (0U)
  9673. #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  9674. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
  9675. #define SPI_CR1_CPOL_Pos (1U)
  9676. #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  9677. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
  9678. #define SPI_CR1_MSTR_Pos (2U)
  9679. #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  9680. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
  9681. #define SPI_CR1_BR_Pos (3U)
  9682. #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  9683. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
  9684. #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  9685. #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  9686. #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  9687. #define SPI_CR1_SPE_Pos (6U)
  9688. #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  9689. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
  9690. #define SPI_CR1_LSBFIRST_Pos (7U)
  9691. #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  9692. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
  9693. #define SPI_CR1_SSI_Pos (8U)
  9694. #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  9695. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
  9696. #define SPI_CR1_SSM_Pos (9U)
  9697. #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  9698. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
  9699. #define SPI_CR1_RXONLY_Pos (10U)
  9700. #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  9701. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
  9702. #define SPI_CR1_DFF_Pos (11U)
  9703. #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
  9704. #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */
  9705. #define SPI_CR1_CRCNEXT_Pos (12U)
  9706. #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  9707. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
  9708. #define SPI_CR1_CRCEN_Pos (13U)
  9709. #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  9710. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
  9711. #define SPI_CR1_BIDIOE_Pos (14U)
  9712. #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  9713. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
  9714. #define SPI_CR1_BIDIMODE_Pos (15U)
  9715. #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  9716. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
  9717. /******************* Bit definition for SPI_CR2 register ********************/
  9718. #define SPI_CR2_RXDMAEN_Pos (0U)
  9719. #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  9720. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  9721. #define SPI_CR2_TXDMAEN_Pos (1U)
  9722. #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  9723. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  9724. #define SPI_CR2_SSOE_Pos (2U)
  9725. #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  9726. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  9727. #define SPI_CR2_ERRIE_Pos (5U)
  9728. #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  9729. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  9730. #define SPI_CR2_RXNEIE_Pos (6U)
  9731. #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  9732. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  9733. #define SPI_CR2_TXEIE_Pos (7U)
  9734. #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  9735. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  9736. /******************** Bit definition for SPI_SR register ********************/
  9737. #define SPI_SR_RXNE_Pos (0U)
  9738. #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  9739. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  9740. #define SPI_SR_TXE_Pos (1U)
  9741. #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  9742. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  9743. #define SPI_SR_CHSIDE_Pos (2U)
  9744. #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  9745. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  9746. #define SPI_SR_UDR_Pos (3U)
  9747. #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  9748. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  9749. #define SPI_SR_CRCERR_Pos (4U)
  9750. #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  9751. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  9752. #define SPI_SR_MODF_Pos (5U)
  9753. #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  9754. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  9755. #define SPI_SR_OVR_Pos (6U)
  9756. #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  9757. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  9758. #define SPI_SR_BSY_Pos (7U)
  9759. #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  9760. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  9761. /******************** Bit definition for SPI_DR register ********************/
  9762. #define SPI_DR_DR_Pos (0U)
  9763. #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  9764. #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
  9765. /******************* Bit definition for SPI_CRCPR register ******************/
  9766. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  9767. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  9768. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
  9769. /****************** Bit definition for SPI_RXCRCR register ******************/
  9770. #define SPI_RXCRCR_RXCRC_Pos (0U)
  9771. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  9772. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
  9773. /****************** Bit definition for SPI_TXCRCR register ******************/
  9774. #define SPI_TXCRCR_TXCRC_Pos (0U)
  9775. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  9776. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
  9777. /****************** Bit definition for SPI_I2SCFGR register *****************/
  9778. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  9779. #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  9780. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!< Channel length (number of bits per audio channel) */
  9781. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  9782. #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  9783. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!< DATLEN[1:0] bits (Data length to be transferred) */
  9784. #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  9785. #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  9786. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  9787. #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  9788. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!< steady state clock polarity */
  9789. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  9790. #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  9791. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!< I2SSTD[1:0] bits (I2S standard selection) */
  9792. #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  9793. #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  9794. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  9795. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  9796. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!< PCM frame synchronization */
  9797. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  9798. #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  9799. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!< I2SCFG[1:0] bits (I2S configuration mode) */
  9800. #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  9801. #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  9802. #define SPI_I2SCFGR_I2SE_Pos (10U)
  9803. #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  9804. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!< I2S Enable */
  9805. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  9806. #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  9807. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!< I2S mode selection */
  9808. /****************** Bit definition for SPI_I2SPR register *******************/
  9809. #define SPI_I2SPR_I2SDIV_Pos (0U)
  9810. #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  9811. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!< I2S Linear prescaler */
  9812. #define SPI_I2SPR_ODD_Pos (8U)
  9813. #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  9814. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!< Odd factor for the prescaler */
  9815. #define SPI_I2SPR_MCKOE_Pos (9U)
  9816. #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  9817. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!< Master Clock Output Enable */
  9818. /******************************************************************************/
  9819. /* */
  9820. /* Inter-integrated Circuit Interface */
  9821. /* */
  9822. /******************************************************************************/
  9823. /******************* Bit definition for I2C_CR1 register ********************/
  9824. #define I2C_CR1_PE_Pos (0U)
  9825. #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  9826. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */
  9827. #define I2C_CR1_SMBUS_Pos (1U)
  9828. #define I2C_CR1_SMBUS_Msk (0x1UL << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */
  9829. #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */
  9830. #define I2C_CR1_SMBTYPE_Pos (3U)
  9831. #define I2C_CR1_SMBTYPE_Msk (0x1UL << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */
  9832. #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */
  9833. #define I2C_CR1_ENARP_Pos (4U)
  9834. #define I2C_CR1_ENARP_Msk (0x1UL << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */
  9835. #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */
  9836. #define I2C_CR1_ENPEC_Pos (5U)
  9837. #define I2C_CR1_ENPEC_Msk (0x1UL << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */
  9838. #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */
  9839. #define I2C_CR1_ENGC_Pos (6U)
  9840. #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */
  9841. #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */
  9842. #define I2C_CR1_NOSTRETCH_Pos (7U)
  9843. #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */
  9844. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */
  9845. #define I2C_CR1_START_Pos (8U)
  9846. #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos) /*!< 0x00000100 */
  9847. #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */
  9848. #define I2C_CR1_STOP_Pos (9U)
  9849. #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos) /*!< 0x00000200 */
  9850. #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */
  9851. #define I2C_CR1_ACK_Pos (10U)
  9852. #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos) /*!< 0x00000400 */
  9853. #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */
  9854. #define I2C_CR1_POS_Pos (11U)
  9855. #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos) /*!< 0x00000800 */
  9856. #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */
  9857. #define I2C_CR1_PEC_Pos (12U)
  9858. #define I2C_CR1_PEC_Msk (0x1UL << I2C_CR1_PEC_Pos) /*!< 0x00001000 */
  9859. #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */
  9860. #define I2C_CR1_ALERT_Pos (13U)
  9861. #define I2C_CR1_ALERT_Msk (0x1UL << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */
  9862. #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */
  9863. #define I2C_CR1_SWRST_Pos (15U)
  9864. #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */
  9865. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */
  9866. /******************* Bit definition for I2C_CR2 register ********************/
  9867. #define I2C_CR2_FREQ_Pos (0U)
  9868. #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */
  9869. #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */
  9870. #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */
  9871. #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */
  9872. #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */
  9873. #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */
  9874. #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */
  9875. #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */
  9876. #define I2C_CR2_ITERREN_Pos (8U)
  9877. #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */
  9878. #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */
  9879. #define I2C_CR2_ITEVTEN_Pos (9U)
  9880. #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */
  9881. #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */
  9882. #define I2C_CR2_ITBUFEN_Pos (10U)
  9883. #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */
  9884. #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */
  9885. #define I2C_CR2_DMAEN_Pos (11U)
  9886. #define I2C_CR2_DMAEN_Msk (0x1UL << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */
  9887. #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */
  9888. #define I2C_CR2_LAST_Pos (12U)
  9889. #define I2C_CR2_LAST_Msk (0x1UL << I2C_CR2_LAST_Pos) /*!< 0x00001000 */
  9890. #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */
  9891. /******************* Bit definition for I2C_OAR1 register *******************/
  9892. #define I2C_OAR1_ADD1_7 0x000000FEU /*!< Interface Address */
  9893. #define I2C_OAR1_ADD8_9 0x00000300U /*!< Interface Address */
  9894. #define I2C_OAR1_ADD0_Pos (0U)
  9895. #define I2C_OAR1_ADD0_Msk (0x1UL << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */
  9896. #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */
  9897. #define I2C_OAR1_ADD1_Pos (1U)
  9898. #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */
  9899. #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */
  9900. #define I2C_OAR1_ADD2_Pos (2U)
  9901. #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */
  9902. #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */
  9903. #define I2C_OAR1_ADD3_Pos (3U)
  9904. #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */
  9905. #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */
  9906. #define I2C_OAR1_ADD4_Pos (4U)
  9907. #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */
  9908. #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */
  9909. #define I2C_OAR1_ADD5_Pos (5U)
  9910. #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */
  9911. #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */
  9912. #define I2C_OAR1_ADD6_Pos (6U)
  9913. #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */
  9914. #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */
  9915. #define I2C_OAR1_ADD7_Pos (7U)
  9916. #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */
  9917. #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */
  9918. #define I2C_OAR1_ADD8_Pos (8U)
  9919. #define I2C_OAR1_ADD8_Msk (0x1UL << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */
  9920. #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */
  9921. #define I2C_OAR1_ADD9_Pos (9U)
  9922. #define I2C_OAR1_ADD9_Msk (0x1UL << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */
  9923. #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */
  9924. #define I2C_OAR1_ADDMODE_Pos (15U)
  9925. #define I2C_OAR1_ADDMODE_Msk (0x1UL << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */
  9926. #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */
  9927. /******************* Bit definition for I2C_OAR2 register *******************/
  9928. #define I2C_OAR2_ENDUAL_Pos (0U)
  9929. #define I2C_OAR2_ENDUAL_Msk (0x1UL << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */
  9930. #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */
  9931. #define I2C_OAR2_ADD2_Pos (1U)
  9932. #define I2C_OAR2_ADD2_Msk (0x7FUL << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */
  9933. #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */
  9934. /******************** Bit definition for I2C_DR register ********************/
  9935. #define I2C_DR_DR_Pos (0U)
  9936. #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos) /*!< 0x000000FF */
  9937. #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */
  9938. /******************* Bit definition for I2C_SR1 register ********************/
  9939. #define I2C_SR1_SB_Pos (0U)
  9940. #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos) /*!< 0x00000001 */
  9941. #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */
  9942. #define I2C_SR1_ADDR_Pos (1U)
  9943. #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */
  9944. #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */
  9945. #define I2C_SR1_BTF_Pos (2U)
  9946. #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos) /*!< 0x00000004 */
  9947. #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */
  9948. #define I2C_SR1_ADD10_Pos (3U)
  9949. #define I2C_SR1_ADD10_Msk (0x1UL << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */
  9950. #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */
  9951. #define I2C_SR1_STOPF_Pos (4U)
  9952. #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */
  9953. #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */
  9954. #define I2C_SR1_RXNE_Pos (6U)
  9955. #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */
  9956. #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */
  9957. #define I2C_SR1_TXE_Pos (7U)
  9958. #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos) /*!< 0x00000080 */
  9959. #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */
  9960. #define I2C_SR1_BERR_Pos (8U)
  9961. #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos) /*!< 0x00000100 */
  9962. #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */
  9963. #define I2C_SR1_ARLO_Pos (9U)
  9964. #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */
  9965. #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */
  9966. #define I2C_SR1_AF_Pos (10U)
  9967. #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos) /*!< 0x00000400 */
  9968. #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */
  9969. #define I2C_SR1_OVR_Pos (11U)
  9970. #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos) /*!< 0x00000800 */
  9971. #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */
  9972. #define I2C_SR1_PECERR_Pos (12U)
  9973. #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */
  9974. #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */
  9975. #define I2C_SR1_TIMEOUT_Pos (14U)
  9976. #define I2C_SR1_TIMEOUT_Msk (0x1UL << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */
  9977. #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */
  9978. #define I2C_SR1_SMBALERT_Pos (15U)
  9979. #define I2C_SR1_SMBALERT_Msk (0x1UL << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */
  9980. #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */
  9981. /******************* Bit definition for I2C_SR2 register ********************/
  9982. #define I2C_SR2_MSL_Pos (0U)
  9983. #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos) /*!< 0x00000001 */
  9984. #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */
  9985. #define I2C_SR2_BUSY_Pos (1U)
  9986. #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */
  9987. #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */
  9988. #define I2C_SR2_TRA_Pos (2U)
  9989. #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos) /*!< 0x00000004 */
  9990. #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */
  9991. #define I2C_SR2_GENCALL_Pos (4U)
  9992. #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */
  9993. #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */
  9994. #define I2C_SR2_SMBDEFAULT_Pos (5U)
  9995. #define I2C_SR2_SMBDEFAULT_Msk (0x1UL << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */
  9996. #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */
  9997. #define I2C_SR2_SMBHOST_Pos (6U)
  9998. #define I2C_SR2_SMBHOST_Msk (0x1UL << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */
  9999. #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */
  10000. #define I2C_SR2_DUALF_Pos (7U)
  10001. #define I2C_SR2_DUALF_Msk (0x1UL << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */
  10002. #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */
  10003. #define I2C_SR2_PEC_Pos (8U)
  10004. #define I2C_SR2_PEC_Msk (0xFFUL << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */
  10005. #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */
  10006. /******************* Bit definition for I2C_CCR register ********************/
  10007. #define I2C_CCR_CCR_Pos (0U)
  10008. #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */
  10009. #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */
  10010. #define I2C_CCR_DUTY_Pos (14U)
  10011. #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */
  10012. #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */
  10013. #define I2C_CCR_FS_Pos (15U)
  10014. #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos) /*!< 0x00008000 */
  10015. #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */
  10016. /****************** Bit definition for I2C_TRISE register *******************/
  10017. #define I2C_TRISE_TRISE_Pos (0U)
  10018. #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */
  10019. #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */
  10020. /******************************************************************************/
  10021. /* */
  10022. /* Universal Synchronous Asynchronous Receiver Transmitter */
  10023. /* */
  10024. /******************************************************************************/
  10025. /******************* Bit definition for USART_SR register *******************/
  10026. #define USART_SR_PE_Pos (0U)
  10027. #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos) /*!< 0x00000001 */
  10028. #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */
  10029. #define USART_SR_FE_Pos (1U)
  10030. #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos) /*!< 0x00000002 */
  10031. #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */
  10032. #define USART_SR_NE_Pos (2U)
  10033. #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos) /*!< 0x00000004 */
  10034. #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */
  10035. #define USART_SR_ORE_Pos (3U)
  10036. #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos) /*!< 0x00000008 */
  10037. #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */
  10038. #define USART_SR_IDLE_Pos (4U)
  10039. #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos) /*!< 0x00000010 */
  10040. #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */
  10041. #define USART_SR_RXNE_Pos (5U)
  10042. #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos) /*!< 0x00000020 */
  10043. #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */
  10044. #define USART_SR_TC_Pos (6U)
  10045. #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos) /*!< 0x00000040 */
  10046. #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */
  10047. #define USART_SR_TXE_Pos (7U)
  10048. #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos) /*!< 0x00000080 */
  10049. #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */
  10050. #define USART_SR_LBD_Pos (8U)
  10051. #define USART_SR_LBD_Msk (0x1UL << USART_SR_LBD_Pos) /*!< 0x00000100 */
  10052. #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */
  10053. #define USART_SR_CTS_Pos (9U)
  10054. #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos) /*!< 0x00000200 */
  10055. #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */
  10056. /******************* Bit definition for USART_DR register *******************/
  10057. #define USART_DR_DR_Pos (0U)
  10058. #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos) /*!< 0x000001FF */
  10059. #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */
  10060. /****************** Bit definition for USART_BRR register *******************/
  10061. #define USART_BRR_DIV_Fraction_Pos (0U)
  10062. #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */
  10063. #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!< Fraction of USARTDIV */
  10064. #define USART_BRR_DIV_Mantissa_Pos (4U)
  10065. #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */
  10066. #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!< Mantissa of USARTDIV */
  10067. /****************** Bit definition for USART_CR1 register *******************/
  10068. #define USART_CR1_SBK_Pos (0U)
  10069. #define USART_CR1_SBK_Msk (0x1UL << USART_CR1_SBK_Pos) /*!< 0x00000001 */
  10070. #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */
  10071. #define USART_CR1_RWU_Pos (1U)
  10072. #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos) /*!< 0x00000002 */
  10073. #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */
  10074. #define USART_CR1_RE_Pos (2U)
  10075. #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
  10076. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  10077. #define USART_CR1_TE_Pos (3U)
  10078. #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
  10079. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  10080. #define USART_CR1_IDLEIE_Pos (4U)
  10081. #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  10082. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  10083. #define USART_CR1_RXNEIE_Pos (5U)
  10084. #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  10085. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  10086. #define USART_CR1_TCIE_Pos (6U)
  10087. #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  10088. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  10089. #define USART_CR1_TXEIE_Pos (7U)
  10090. #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  10091. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */
  10092. #define USART_CR1_PEIE_Pos (8U)
  10093. #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  10094. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  10095. #define USART_CR1_PS_Pos (9U)
  10096. #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
  10097. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  10098. #define USART_CR1_PCE_Pos (10U)
  10099. #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  10100. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  10101. #define USART_CR1_WAKE_Pos (11U)
  10102. #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  10103. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */
  10104. #define USART_CR1_M_Pos (12U)
  10105. #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */
  10106. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  10107. #define USART_CR1_UE_Pos (13U)
  10108. #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00002000 */
  10109. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  10110. /****************** Bit definition for USART_CR2 register *******************/
  10111. #define USART_CR2_ADD_Pos (0U)
  10112. #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos) /*!< 0x0000000F */
  10113. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  10114. #define USART_CR2_LBDL_Pos (5U)
  10115. #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  10116. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  10117. #define USART_CR2_LBDIE_Pos (6U)
  10118. #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  10119. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  10120. #define USART_CR2_LBCL_Pos (8U)
  10121. #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  10122. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  10123. #define USART_CR2_CPHA_Pos (9U)
  10124. #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  10125. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  10126. #define USART_CR2_CPOL_Pos (10U)
  10127. #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  10128. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  10129. #define USART_CR2_CLKEN_Pos (11U)
  10130. #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  10131. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  10132. #define USART_CR2_STOP_Pos (12U)
  10133. #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  10134. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  10135. #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  10136. #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  10137. #define USART_CR2_LINEN_Pos (14U)
  10138. #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  10139. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  10140. /****************** Bit definition for USART_CR3 register *******************/
  10141. #define USART_CR3_EIE_Pos (0U)
  10142. #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  10143. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  10144. #define USART_CR3_IREN_Pos (1U)
  10145. #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  10146. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  10147. #define USART_CR3_IRLP_Pos (2U)
  10148. #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  10149. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  10150. #define USART_CR3_HDSEL_Pos (3U)
  10151. #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  10152. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  10153. #define USART_CR3_NACK_Pos (4U)
  10154. #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  10155. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */
  10156. #define USART_CR3_SCEN_Pos (5U)
  10157. #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  10158. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */
  10159. #define USART_CR3_DMAR_Pos (6U)
  10160. #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  10161. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  10162. #define USART_CR3_DMAT_Pos (7U)
  10163. #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  10164. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  10165. #define USART_CR3_RTSE_Pos (8U)
  10166. #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  10167. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  10168. #define USART_CR3_CTSE_Pos (9U)
  10169. #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  10170. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  10171. #define USART_CR3_CTSIE_Pos (10U)
  10172. #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  10173. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  10174. /****************** Bit definition for USART_GTPR register ******************/
  10175. #define USART_GTPR_PSC_Pos (0U)
  10176. #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  10177. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  10178. #define USART_GTPR_PSC_0 (0x01UL << USART_GTPR_PSC_Pos) /*!< 0x00000001 */
  10179. #define USART_GTPR_PSC_1 (0x02UL << USART_GTPR_PSC_Pos) /*!< 0x00000002 */
  10180. #define USART_GTPR_PSC_2 (0x04UL << USART_GTPR_PSC_Pos) /*!< 0x00000004 */
  10181. #define USART_GTPR_PSC_3 (0x08UL << USART_GTPR_PSC_Pos) /*!< 0x00000008 */
  10182. #define USART_GTPR_PSC_4 (0x10UL << USART_GTPR_PSC_Pos) /*!< 0x00000010 */
  10183. #define USART_GTPR_PSC_5 (0x20UL << USART_GTPR_PSC_Pos) /*!< 0x00000020 */
  10184. #define USART_GTPR_PSC_6 (0x40UL << USART_GTPR_PSC_Pos) /*!< 0x00000040 */
  10185. #define USART_GTPR_PSC_7 (0x80UL << USART_GTPR_PSC_Pos) /*!< 0x00000080 */
  10186. #define USART_GTPR_GT_Pos (8U)
  10187. #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  10188. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */
  10189. /******************************************************************************/
  10190. /* */
  10191. /* Debug MCU */
  10192. /* */
  10193. /******************************************************************************/
  10194. /**************** Bit definition for DBGMCU_IDCODE register *****************/
  10195. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  10196. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  10197. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */
  10198. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  10199. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  10200. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */
  10201. #define DBGMCU_IDCODE_REV_ID_0 (0x0001UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
  10202. #define DBGMCU_IDCODE_REV_ID_1 (0x0002UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
  10203. #define DBGMCU_IDCODE_REV_ID_2 (0x0004UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
  10204. #define DBGMCU_IDCODE_REV_ID_3 (0x0008UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
  10205. #define DBGMCU_IDCODE_REV_ID_4 (0x0010UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
  10206. #define DBGMCU_IDCODE_REV_ID_5 (0x0020UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
  10207. #define DBGMCU_IDCODE_REV_ID_6 (0x0040UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
  10208. #define DBGMCU_IDCODE_REV_ID_7 (0x0080UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
  10209. #define DBGMCU_IDCODE_REV_ID_8 (0x0100UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
  10210. #define DBGMCU_IDCODE_REV_ID_9 (0x0200UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
  10211. #define DBGMCU_IDCODE_REV_ID_10 (0x0400UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
  10212. #define DBGMCU_IDCODE_REV_ID_11 (0x0800UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
  10213. #define DBGMCU_IDCODE_REV_ID_12 (0x1000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
  10214. #define DBGMCU_IDCODE_REV_ID_13 (0x2000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
  10215. #define DBGMCU_IDCODE_REV_ID_14 (0x4000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
  10216. #define DBGMCU_IDCODE_REV_ID_15 (0x8000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
  10217. /****************** Bit definition for DBGMCU_CR register *******************/
  10218. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  10219. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
  10220. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */
  10221. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  10222. #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  10223. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */
  10224. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  10225. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  10226. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */
  10227. #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
  10228. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
  10229. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */
  10230. #define DBGMCU_CR_TRACE_MODE_Pos (6U)
  10231. #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
  10232. #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */
  10233. #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
  10234. #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
  10235. #define DBGMCU_CR_DBG_IWDG_STOP_Pos (8U)
  10236. #define DBGMCU_CR_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_IWDG_STOP_Pos) /*!< 0x00000100 */
  10237. #define DBGMCU_CR_DBG_IWDG_STOP DBGMCU_CR_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
  10238. #define DBGMCU_CR_DBG_WWDG_STOP_Pos (9U)
  10239. #define DBGMCU_CR_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_WWDG_STOP_Pos) /*!< 0x00000200 */
  10240. #define DBGMCU_CR_DBG_WWDG_STOP DBGMCU_CR_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
  10241. #define DBGMCU_CR_DBG_TIM1_STOP_Pos (10U)
  10242. #define DBGMCU_CR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM1_STOP_Pos) /*!< 0x00000400 */
  10243. #define DBGMCU_CR_DBG_TIM1_STOP DBGMCU_CR_DBG_TIM1_STOP_Msk /*!< TIM1 counter stopped when core is halted */
  10244. #define DBGMCU_CR_DBG_TIM2_STOP_Pos (11U)
  10245. #define DBGMCU_CR_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM2_STOP_Pos) /*!< 0x00000800 */
  10246. #define DBGMCU_CR_DBG_TIM2_STOP DBGMCU_CR_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
  10247. #define DBGMCU_CR_DBG_TIM3_STOP_Pos (12U)
  10248. #define DBGMCU_CR_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM3_STOP_Pos) /*!< 0x00001000 */
  10249. #define DBGMCU_CR_DBG_TIM3_STOP DBGMCU_CR_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */
  10250. #define DBGMCU_CR_DBG_TIM4_STOP_Pos (13U)
  10251. #define DBGMCU_CR_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM4_STOP_Pos) /*!< 0x00002000 */
  10252. #define DBGMCU_CR_DBG_TIM4_STOP DBGMCU_CR_DBG_TIM4_STOP_Msk /*!< TIM4 counter stopped when core is halted */
  10253. #define DBGMCU_CR_DBG_CAN1_STOP_Pos (14U)
  10254. #define DBGMCU_CR_DBG_CAN1_STOP_Msk (0x1UL << DBGMCU_CR_DBG_CAN1_STOP_Pos) /*!< 0x00004000 */
  10255. #define DBGMCU_CR_DBG_CAN1_STOP DBGMCU_CR_DBG_CAN1_STOP_Msk /*!< Debug CAN1 stopped when Core is halted */
  10256. #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos (15U)
  10257. #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00008000 */
  10258. #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */
  10259. #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos (16U)
  10260. #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00010000 */
  10261. #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */
  10262. #define DBGMCU_CR_DBG_TIM8_STOP_Pos (17U)
  10263. #define DBGMCU_CR_DBG_TIM8_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM8_STOP_Pos) /*!< 0x00020000 */
  10264. #define DBGMCU_CR_DBG_TIM8_STOP DBGMCU_CR_DBG_TIM8_STOP_Msk /*!< TIM8 counter stopped when core is halted */
  10265. #define DBGMCU_CR_DBG_TIM5_STOP_Pos (18U)
  10266. #define DBGMCU_CR_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM5_STOP_Pos) /*!< 0x00040000 */
  10267. #define DBGMCU_CR_DBG_TIM5_STOP DBGMCU_CR_DBG_TIM5_STOP_Msk /*!< TIM5 counter stopped when core is halted */
  10268. #define DBGMCU_CR_DBG_TIM6_STOP_Pos (19U)
  10269. #define DBGMCU_CR_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM6_STOP_Pos) /*!< 0x00080000 */
  10270. #define DBGMCU_CR_DBG_TIM6_STOP DBGMCU_CR_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */
  10271. #define DBGMCU_CR_DBG_TIM7_STOP_Pos (20U)
  10272. #define DBGMCU_CR_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM7_STOP_Pos) /*!< 0x00100000 */
  10273. #define DBGMCU_CR_DBG_TIM7_STOP DBGMCU_CR_DBG_TIM7_STOP_Msk /*!< TIM7 counter stopped when core is halted */
  10274. #define DBGMCU_CR_DBG_TIM12_STOP_Pos (25U)
  10275. #define DBGMCU_CR_DBG_TIM12_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM12_STOP_Pos) /*!< 0x02000000 */
  10276. #define DBGMCU_CR_DBG_TIM12_STOP DBGMCU_CR_DBG_TIM12_STOP_Msk /*!< Debug TIM12 stopped when Core is halted */
  10277. #define DBGMCU_CR_DBG_TIM13_STOP_Pos (26U)
  10278. #define DBGMCU_CR_DBG_TIM13_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM13_STOP_Pos) /*!< 0x04000000 */
  10279. #define DBGMCU_CR_DBG_TIM13_STOP DBGMCU_CR_DBG_TIM13_STOP_Msk /*!< Debug TIM13 stopped when Core is halted */
  10280. #define DBGMCU_CR_DBG_TIM14_STOP_Pos (27U)
  10281. #define DBGMCU_CR_DBG_TIM14_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM14_STOP_Pos) /*!< 0x08000000 */
  10282. #define DBGMCU_CR_DBG_TIM14_STOP DBGMCU_CR_DBG_TIM14_STOP_Msk /*!< Debug TIM14 stopped when Core is halted */
  10283. #define DBGMCU_CR_DBG_TIM9_STOP_Pos (28U)
  10284. #define DBGMCU_CR_DBG_TIM9_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM9_STOP_Pos) /*!< 0x10000000 */
  10285. #define DBGMCU_CR_DBG_TIM9_STOP DBGMCU_CR_DBG_TIM9_STOP_Msk /*!< Debug TIM9 stopped when Core is halted */
  10286. #define DBGMCU_CR_DBG_TIM10_STOP_Pos (29U)
  10287. #define DBGMCU_CR_DBG_TIM10_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM10_STOP_Pos) /*!< 0x20000000 */
  10288. #define DBGMCU_CR_DBG_TIM10_STOP DBGMCU_CR_DBG_TIM10_STOP_Msk /*!< Debug TIM10 stopped when Core is halted */
  10289. #define DBGMCU_CR_DBG_TIM11_STOP_Pos (30U)
  10290. #define DBGMCU_CR_DBG_TIM11_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM11_STOP_Pos) /*!< 0x40000000 */
  10291. #define DBGMCU_CR_DBG_TIM11_STOP DBGMCU_CR_DBG_TIM11_STOP_Msk /*!< Debug TIM11 stopped when Core is halted */
  10292. /******************************************************************************/
  10293. /* */
  10294. /* FLASH and Option Bytes Registers */
  10295. /* */
  10296. /******************************************************************************/
  10297. /******************* Bit definition for FLASH_ACR register ******************/
  10298. #define FLASH_ACR_LATENCY_Pos (0U)
  10299. #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */
  10300. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY[2:0] bits (Latency) */
  10301. #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
  10302. #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */
  10303. #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */
  10304. #define FLASH_ACR_HLFCYA_Pos (3U)
  10305. #define FLASH_ACR_HLFCYA_Msk (0x1UL << FLASH_ACR_HLFCYA_Pos) /*!< 0x00000008 */
  10306. #define FLASH_ACR_HLFCYA FLASH_ACR_HLFCYA_Msk /*!< Flash Half Cycle Access Enable */
  10307. #define FLASH_ACR_PRFTBE_Pos (4U)
  10308. #define FLASH_ACR_PRFTBE_Msk (0x1UL << FLASH_ACR_PRFTBE_Pos) /*!< 0x00000010 */
  10309. #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk /*!< Prefetch Buffer Enable */
  10310. #define FLASH_ACR_PRFTBS_Pos (5U)
  10311. #define FLASH_ACR_PRFTBS_Msk (0x1UL << FLASH_ACR_PRFTBS_Pos) /*!< 0x00000020 */
  10312. #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk /*!< Prefetch Buffer Status */
  10313. /****************** Bit definition for FLASH_KEYR register ******************/
  10314. #define FLASH_KEYR_FKEYR_Pos (0U)
  10315. #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFUL << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */
  10316. #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */
  10317. #define RDP_KEY_Pos (0U)
  10318. #define RDP_KEY_Msk (0xA5UL << RDP_KEY_Pos) /*!< 0x000000A5 */
  10319. #define RDP_KEY RDP_KEY_Msk /*!< RDP Key */
  10320. #define FLASH_KEY1_Pos (0U)
  10321. #define FLASH_KEY1_Msk (0x45670123UL << FLASH_KEY1_Pos) /*!< 0x45670123 */
  10322. #define FLASH_KEY1 FLASH_KEY1_Msk /*!< FPEC Key1 */
  10323. #define FLASH_KEY2_Pos (0U)
  10324. #define FLASH_KEY2_Msk (0xCDEF89ABUL << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */
  10325. #define FLASH_KEY2 FLASH_KEY2_Msk /*!< FPEC Key2 */
  10326. /***************** Bit definition for FLASH_OPTKEYR register ****************/
  10327. #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
  10328. #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
  10329. #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */
  10330. #define FLASH_OPTKEY1 FLASH_KEY1 /*!< Option Byte Key1 */
  10331. #define FLASH_OPTKEY2 FLASH_KEY2 /*!< Option Byte Key2 */
  10332. /****************** Bit definition for FLASH_SR register ********************/
  10333. #define FLASH_SR_BSY_Pos (0U)
  10334. #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
  10335. #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */
  10336. #define FLASH_SR_PGERR_Pos (2U)
  10337. #define FLASH_SR_PGERR_Msk (0x1UL << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */
  10338. #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */
  10339. #define FLASH_SR_WRPRTERR_Pos (4U)
  10340. #define FLASH_SR_WRPRTERR_Msk (0x1UL << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */
  10341. #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */
  10342. #define FLASH_SR_EOP_Pos (5U)
  10343. #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000020 */
  10344. #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */
  10345. /******************* Bit definition for FLASH_CR register *******************/
  10346. #define FLASH_CR_PG_Pos (0U)
  10347. #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  10348. #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */
  10349. #define FLASH_CR_PER_Pos (1U)
  10350. #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  10351. #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */
  10352. #define FLASH_CR_MER_Pos (2U)
  10353. #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */
  10354. #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */
  10355. #define FLASH_CR_OPTPG_Pos (4U)
  10356. #define FLASH_CR_OPTPG_Msk (0x1UL << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */
  10357. #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */
  10358. #define FLASH_CR_OPTER_Pos (5U)
  10359. #define FLASH_CR_OPTER_Msk (0x1UL << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */
  10360. #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */
  10361. #define FLASH_CR_STRT_Pos (6U)
  10362. #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00000040 */
  10363. #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */
  10364. #define FLASH_CR_LOCK_Pos (7U)
  10365. #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */
  10366. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */
  10367. #define FLASH_CR_OPTWRE_Pos (9U)
  10368. #define FLASH_CR_OPTWRE_Msk (0x1UL << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */
  10369. #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */
  10370. #define FLASH_CR_ERRIE_Pos (10U)
  10371. #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */
  10372. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */
  10373. #define FLASH_CR_EOPIE_Pos (12U)
  10374. #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */
  10375. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */
  10376. /******************* Bit definition for FLASH_AR register *******************/
  10377. #define FLASH_AR_FAR_Pos (0U)
  10378. #define FLASH_AR_FAR_Msk (0xFFFFFFFFUL << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */
  10379. #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */
  10380. /****************** Bit definition for FLASH_OBR register *******************/
  10381. #define FLASH_OBR_OPTERR_Pos (0U)
  10382. #define FLASH_OBR_OPTERR_Msk (0x1UL << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */
  10383. #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */
  10384. #define FLASH_OBR_RDPRT_Pos (1U)
  10385. #define FLASH_OBR_RDPRT_Msk (0x1UL << FLASH_OBR_RDPRT_Pos) /*!< 0x00000002 */
  10386. #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read protection */
  10387. #define FLASH_OBR_IWDG_SW_Pos (2U)
  10388. #define FLASH_OBR_IWDG_SW_Msk (0x1UL << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000004 */
  10389. #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */
  10390. #define FLASH_OBR_nRST_STOP_Pos (3U)
  10391. #define FLASH_OBR_nRST_STOP_Msk (0x1UL << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000008 */
  10392. #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */
  10393. #define FLASH_OBR_nRST_STDBY_Pos (4U)
  10394. #define FLASH_OBR_nRST_STDBY_Msk (0x1UL << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000010 */
  10395. #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */
  10396. #define FLASH_OBR_BFB2_Pos (5U)
  10397. #define FLASH_OBR_BFB2_Msk (0x1UL << FLASH_OBR_BFB2_Pos) /*!< 0x00000020 */
  10398. #define FLASH_OBR_BFB2 FLASH_OBR_BFB2_Msk /*!< BFB2 */
  10399. #define FLASH_OBR_USER_Pos (2U)
  10400. #define FLASH_OBR_USER_Msk (0xFUL << FLASH_OBR_USER_Pos) /*!< 0x0000003C */
  10401. #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */
  10402. #define FLASH_OBR_DATA0_Pos (10U)
  10403. #define FLASH_OBR_DATA0_Msk (0xFFUL << FLASH_OBR_DATA0_Pos) /*!< 0x0003FC00 */
  10404. #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */
  10405. #define FLASH_OBR_DATA1_Pos (18U)
  10406. #define FLASH_OBR_DATA1_Msk (0xFFUL << FLASH_OBR_DATA1_Pos) /*!< 0x03FC0000 */
  10407. #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */
  10408. /****************** Bit definition for FLASH_WRPR register ******************/
  10409. #define FLASH_WRPR_WRP_Pos (0U)
  10410. #define FLASH_WRPR_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR_WRP_Pos) /*!< 0xFFFFFFFF */
  10411. #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */
  10412. /***************** Bit definition for FLASH_OPTKEYR2 register ****************/
  10413. #define FLASH_OPTKEYR_OPTKEYR2_Pos (0U)
  10414. #define FLASH_OPTKEYR_OPTKEYR2_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR2_Pos) /*!< 0xFFFFFFFF */
  10415. #define FLASH_OPTKEYR_OPTKEYR2 FLASH_OPTKEYR_OPTKEYR2_Msk /*!< Option Byte Key */
  10416. /****************** Bit definition for FLASH_SR2 register ********************/
  10417. #define FLASH_SR2_BSY_Pos (0U)
  10418. #define FLASH_SR2_BSY_Msk (0x1UL << FLASH_SR2_BSY_Pos) /*!< 0x00000001 */
  10419. #define FLASH_SR2_BSY FLASH_SR2_BSY_Msk /*!< Busy */
  10420. #define FLASH_SR2_PGERR_Pos (2U)
  10421. #define FLASH_SR2_PGERR_Msk (0x1UL << FLASH_SR2_PGERR_Pos) /*!< 0x00000004 */
  10422. #define FLASH_SR2_PGERR FLASH_SR2_PGERR_Msk /*!< Programming Error */
  10423. #define FLASH_SR2_WRPRTERR_Pos (4U)
  10424. #define FLASH_SR2_WRPRTERR_Msk (0x1UL << FLASH_SR2_WRPRTERR_Pos) /*!< 0x00000010 */
  10425. #define FLASH_SR2_WRPRTERR FLASH_SR2_WRPRTERR_Msk /*!< Write Protection Error */
  10426. #define FLASH_SR2_EOP_Pos (5U)
  10427. #define FLASH_SR2_EOP_Msk (0x1UL << FLASH_SR2_EOP_Pos) /*!< 0x00000020 */
  10428. #define FLASH_SR2_EOP FLASH_SR2_EOP_Msk /*!< End of operation */
  10429. /******************* Bit definition for FLASH_CR2 register *******************/
  10430. #define FLASH_CR2_PG_Pos (0U)
  10431. #define FLASH_CR2_PG_Msk (0x1UL << FLASH_CR2_PG_Pos) /*!< 0x00000001 */
  10432. #define FLASH_CR2_PG FLASH_CR2_PG_Msk /*!< Programming */
  10433. #define FLASH_CR2_PER_Pos (1U)
  10434. #define FLASH_CR2_PER_Msk (0x1UL << FLASH_CR2_PER_Pos) /*!< 0x00000002 */
  10435. #define FLASH_CR2_PER FLASH_CR2_PER_Msk /*!< Page Erase */
  10436. #define FLASH_CR2_MER_Pos (2U)
  10437. #define FLASH_CR2_MER_Msk (0x1UL << FLASH_CR2_MER_Pos) /*!< 0x00000004 */
  10438. #define FLASH_CR2_MER FLASH_CR2_MER_Msk /*!< Mass Erase */
  10439. #define FLASH_CR2_STRT_Pos (6U)
  10440. #define FLASH_CR2_STRT_Msk (0x1UL << FLASH_CR2_STRT_Pos) /*!< 0x00000040 */
  10441. #define FLASH_CR2_STRT FLASH_CR2_STRT_Msk /*!< Start */
  10442. #define FLASH_CR2_LOCK_Pos (7U)
  10443. #define FLASH_CR2_LOCK_Msk (0x1UL << FLASH_CR2_LOCK_Pos) /*!< 0x00000080 */
  10444. #define FLASH_CR2_LOCK FLASH_CR2_LOCK_Msk /*!< Lock */
  10445. #define FLASH_CR2_ERRIE_Pos (10U)
  10446. #define FLASH_CR2_ERRIE_Msk (0x1UL << FLASH_CR2_ERRIE_Pos) /*!< 0x00000400 */
  10447. #define FLASH_CR2_ERRIE FLASH_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  10448. #define FLASH_CR2_EOPIE_Pos (12U)
  10449. #define FLASH_CR2_EOPIE_Msk (0x1UL << FLASH_CR2_EOPIE_Pos) /*!< 0x00001000 */
  10450. #define FLASH_CR2_EOPIE FLASH_CR2_EOPIE_Msk /*!< End of operation interrupt enable */
  10451. /******************* Bit definition for FLASH_AR2 register *******************/
  10452. #define FLASH_AR_FAR2_Pos (0U)
  10453. #define FLASH_AR_FAR2_Msk (0xFFFFFFFFUL << FLASH_AR_FAR2_Pos) /*!< 0xFFFFFFFF */
  10454. #define FLASH_AR_FAR2 FLASH_AR_FAR2_Msk /*!< Flash Address */
  10455. /*----------------------------------------------------------------------------*/
  10456. /****************** Bit definition for FLASH_RDP register *******************/
  10457. #define FLASH_RDP_RDP_Pos (0U)
  10458. #define FLASH_RDP_RDP_Msk (0xFFUL << FLASH_RDP_RDP_Pos) /*!< 0x000000FF */
  10459. #define FLASH_RDP_RDP FLASH_RDP_RDP_Msk /*!< Read protection option byte */
  10460. #define FLASH_RDP_nRDP_Pos (8U)
  10461. #define FLASH_RDP_nRDP_Msk (0xFFUL << FLASH_RDP_nRDP_Pos) /*!< 0x0000FF00 */
  10462. #define FLASH_RDP_nRDP FLASH_RDP_nRDP_Msk /*!< Read protection complemented option byte */
  10463. /****************** Bit definition for FLASH_USER register ******************/
  10464. #define FLASH_USER_USER_Pos (16U)
  10465. #define FLASH_USER_USER_Msk (0xFFUL << FLASH_USER_USER_Pos) /*!< 0x00FF0000 */
  10466. #define FLASH_USER_USER FLASH_USER_USER_Msk /*!< User option byte */
  10467. #define FLASH_USER_nUSER_Pos (24U)
  10468. #define FLASH_USER_nUSER_Msk (0xFFUL << FLASH_USER_nUSER_Pos) /*!< 0xFF000000 */
  10469. #define FLASH_USER_nUSER FLASH_USER_nUSER_Msk /*!< User complemented option byte */
  10470. /****************** Bit definition for FLASH_Data0 register *****************/
  10471. #define FLASH_DATA0_DATA0_Pos (0U)
  10472. #define FLASH_DATA0_DATA0_Msk (0xFFUL << FLASH_DATA0_DATA0_Pos) /*!< 0x000000FF */
  10473. #define FLASH_DATA0_DATA0 FLASH_DATA0_DATA0_Msk /*!< User data storage option byte */
  10474. #define FLASH_DATA0_nDATA0_Pos (8U)
  10475. #define FLASH_DATA0_nDATA0_Msk (0xFFUL << FLASH_DATA0_nDATA0_Pos) /*!< 0x0000FF00 */
  10476. #define FLASH_DATA0_nDATA0 FLASH_DATA0_nDATA0_Msk /*!< User data storage complemented option byte */
  10477. /****************** Bit definition for FLASH_Data1 register *****************/
  10478. #define FLASH_DATA1_DATA1_Pos (16U)
  10479. #define FLASH_DATA1_DATA1_Msk (0xFFUL << FLASH_DATA1_DATA1_Pos) /*!< 0x00FF0000 */
  10480. #define FLASH_DATA1_DATA1 FLASH_DATA1_DATA1_Msk /*!< User data storage option byte */
  10481. #define FLASH_DATA1_nDATA1_Pos (24U)
  10482. #define FLASH_DATA1_nDATA1_Msk (0xFFUL << FLASH_DATA1_nDATA1_Pos) /*!< 0xFF000000 */
  10483. #define FLASH_DATA1_nDATA1 FLASH_DATA1_nDATA1_Msk /*!< User data storage complemented option byte */
  10484. /****************** Bit definition for FLASH_WRP0 register ******************/
  10485. #define FLASH_WRP0_WRP0_Pos (0U)
  10486. #define FLASH_WRP0_WRP0_Msk (0xFFUL << FLASH_WRP0_WRP0_Pos) /*!< 0x000000FF */
  10487. #define FLASH_WRP0_WRP0 FLASH_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */
  10488. #define FLASH_WRP0_nWRP0_Pos (8U)
  10489. #define FLASH_WRP0_nWRP0_Msk (0xFFUL << FLASH_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */
  10490. #define FLASH_WRP0_nWRP0 FLASH_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */
  10491. /****************** Bit definition for FLASH_WRP1 register ******************/
  10492. #define FLASH_WRP1_WRP1_Pos (16U)
  10493. #define FLASH_WRP1_WRP1_Msk (0xFFUL << FLASH_WRP1_WRP1_Pos) /*!< 0x00FF0000 */
  10494. #define FLASH_WRP1_WRP1 FLASH_WRP1_WRP1_Msk /*!< Flash memory write protection option bytes */
  10495. #define FLASH_WRP1_nWRP1_Pos (24U)
  10496. #define FLASH_WRP1_nWRP1_Msk (0xFFUL << FLASH_WRP1_nWRP1_Pos) /*!< 0xFF000000 */
  10497. #define FLASH_WRP1_nWRP1 FLASH_WRP1_nWRP1_Msk /*!< Flash memory write protection complemented option bytes */
  10498. /****************** Bit definition for FLASH_WRP2 register ******************/
  10499. #define FLASH_WRP2_WRP2_Pos (0U)
  10500. #define FLASH_WRP2_WRP2_Msk (0xFFUL << FLASH_WRP2_WRP2_Pos) /*!< 0x000000FF */
  10501. #define FLASH_WRP2_WRP2 FLASH_WRP2_WRP2_Msk /*!< Flash memory write protection option bytes */
  10502. #define FLASH_WRP2_nWRP2_Pos (8U)
  10503. #define FLASH_WRP2_nWRP2_Msk (0xFFUL << FLASH_WRP2_nWRP2_Pos) /*!< 0x0000FF00 */
  10504. #define FLASH_WRP2_nWRP2 FLASH_WRP2_nWRP2_Msk /*!< Flash memory write protection complemented option bytes */
  10505. /****************** Bit definition for FLASH_WRP3 register ******************/
  10506. #define FLASH_WRP3_WRP3_Pos (16U)
  10507. #define FLASH_WRP3_WRP3_Msk (0xFFUL << FLASH_WRP3_WRP3_Pos) /*!< 0x00FF0000 */
  10508. #define FLASH_WRP3_WRP3 FLASH_WRP3_WRP3_Msk /*!< Flash memory write protection option bytes */
  10509. #define FLASH_WRP3_nWRP3_Pos (24U)
  10510. #define FLASH_WRP3_nWRP3_Msk (0xFFUL << FLASH_WRP3_nWRP3_Pos) /*!< 0xFF000000 */
  10511. #define FLASH_WRP3_nWRP3 FLASH_WRP3_nWRP3_Msk /*!< Flash memory write protection complemented option bytes */
  10512. /**
  10513. * @}
  10514. */
  10515. /**
  10516. * @}
  10517. */
  10518. /** @addtogroup Exported_macro
  10519. * @{
  10520. */
  10521. /****************************** ADC Instances *********************************/
  10522. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
  10523. ((INSTANCE) == ADC2) || \
  10524. ((INSTANCE) == ADC3))
  10525. #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  10526. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC12_COMMON)
  10527. #define IS_ADC_DMA_CAPABILITY_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
  10528. ((INSTANCE) == ADC3))
  10529. /****************************** CAN Instances *********************************/
  10530. #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN1)
  10531. /****************************** CRC Instances *********************************/
  10532. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  10533. /****************************** DAC Instances *********************************/
  10534. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
  10535. /****************************** DMA Instances *********************************/
  10536. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  10537. ((INSTANCE) == DMA1_Channel2) || \
  10538. ((INSTANCE) == DMA1_Channel3) || \
  10539. ((INSTANCE) == DMA1_Channel4) || \
  10540. ((INSTANCE) == DMA1_Channel5) || \
  10541. ((INSTANCE) == DMA1_Channel6) || \
  10542. ((INSTANCE) == DMA1_Channel7) || \
  10543. ((INSTANCE) == DMA2_Channel1) || \
  10544. ((INSTANCE) == DMA2_Channel2) || \
  10545. ((INSTANCE) == DMA2_Channel3) || \
  10546. ((INSTANCE) == DMA2_Channel4) || \
  10547. ((INSTANCE) == DMA2_Channel5))
  10548. /******************************* GPIO Instances *******************************/
  10549. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  10550. ((INSTANCE) == GPIOB) || \
  10551. ((INSTANCE) == GPIOC) || \
  10552. ((INSTANCE) == GPIOD) || \
  10553. ((INSTANCE) == GPIOE) || \
  10554. ((INSTANCE) == GPIOF) || \
  10555. ((INSTANCE) == GPIOG))
  10556. /**************************** GPIO Alternate Function Instances ***************/
  10557. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  10558. /**************************** GPIO Lock Instances *****************************/
  10559. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  10560. /******************************** I2C Instances *******************************/
  10561. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  10562. ((INSTANCE) == I2C2))
  10563. /******************************* SMBUS Instances ******************************/
  10564. #define IS_SMBUS_ALL_INSTANCE IS_I2C_ALL_INSTANCE
  10565. /******************************** I2S Instances *******************************/
  10566. #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \
  10567. ((INSTANCE) == SPI3))
  10568. /****************************** IWDG Instances ********************************/
  10569. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  10570. /****************************** SDIO Instances *********************************/
  10571. #define IS_SDIO_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDIO)
  10572. /******************************** SPI Instances *******************************/
  10573. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  10574. ((INSTANCE) == SPI2) || \
  10575. ((INSTANCE) == SPI3))
  10576. /****************************** START TIM Instances ***************************/
  10577. /****************************** TIM Instances *********************************/
  10578. #define IS_TIM_INSTANCE(INSTANCE)\
  10579. (((INSTANCE) == TIM1) || \
  10580. ((INSTANCE) == TIM8) || \
  10581. ((INSTANCE) == TIM2) || \
  10582. ((INSTANCE) == TIM3) || \
  10583. ((INSTANCE) == TIM4) || \
  10584. ((INSTANCE) == TIM5) || \
  10585. ((INSTANCE) == TIM6) || \
  10586. ((INSTANCE) == TIM7) || \
  10587. ((INSTANCE) == TIM9) || \
  10588. ((INSTANCE) == TIM10) || \
  10589. ((INSTANCE) == TIM11) || \
  10590. ((INSTANCE) == TIM12) || \
  10591. ((INSTANCE) == TIM13) || \
  10592. ((INSTANCE) == TIM14))
  10593. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE)\
  10594. (((INSTANCE) == TIM1) || \
  10595. ((INSTANCE) == TIM8))
  10596. #define IS_TIM_CC1_INSTANCE(INSTANCE)\
  10597. (((INSTANCE) == TIM1) || \
  10598. ((INSTANCE) == TIM8) || \
  10599. ((INSTANCE) == TIM2) || \
  10600. ((INSTANCE) == TIM3) || \
  10601. ((INSTANCE) == TIM4) || \
  10602. ((INSTANCE) == TIM5) || \
  10603. ((INSTANCE) == TIM9) || \
  10604. ((INSTANCE) == TIM10) || \
  10605. ((INSTANCE) == TIM11) || \
  10606. ((INSTANCE) == TIM12) || \
  10607. ((INSTANCE) == TIM13) || \
  10608. ((INSTANCE) == TIM14))
  10609. #define IS_TIM_CC2_INSTANCE(INSTANCE)\
  10610. (((INSTANCE) == TIM1) || \
  10611. ((INSTANCE) == TIM8) || \
  10612. ((INSTANCE) == TIM2) || \
  10613. ((INSTANCE) == TIM3) || \
  10614. ((INSTANCE) == TIM4) || \
  10615. ((INSTANCE) == TIM5) || \
  10616. ((INSTANCE) == TIM9) || \
  10617. ((INSTANCE) == TIM12))
  10618. #define IS_TIM_CC3_INSTANCE(INSTANCE)\
  10619. (((INSTANCE) == TIM1) || \
  10620. ((INSTANCE) == TIM8) || \
  10621. ((INSTANCE) == TIM2) || \
  10622. ((INSTANCE) == TIM3) || \
  10623. ((INSTANCE) == TIM4) || \
  10624. ((INSTANCE) == TIM5))
  10625. #define IS_TIM_CC4_INSTANCE(INSTANCE)\
  10626. (((INSTANCE) == TIM1) || \
  10627. ((INSTANCE) == TIM8) || \
  10628. ((INSTANCE) == TIM2) || \
  10629. ((INSTANCE) == TIM3) || \
  10630. ((INSTANCE) == TIM4) || \
  10631. ((INSTANCE) == TIM5))
  10632. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
  10633. (((INSTANCE) == TIM1) || \
  10634. ((INSTANCE) == TIM8) || \
  10635. ((INSTANCE) == TIM2) || \
  10636. ((INSTANCE) == TIM3) || \
  10637. ((INSTANCE) == TIM4) || \
  10638. ((INSTANCE) == TIM5))
  10639. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
  10640. (((INSTANCE) == TIM1) || \
  10641. ((INSTANCE) == TIM8) || \
  10642. ((INSTANCE) == TIM2) || \
  10643. ((INSTANCE) == TIM3) || \
  10644. ((INSTANCE) == TIM4) || \
  10645. ((INSTANCE) == TIM5))
  10646. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
  10647. (((INSTANCE) == TIM1) || \
  10648. ((INSTANCE) == TIM8) || \
  10649. ((INSTANCE) == TIM2) || \
  10650. ((INSTANCE) == TIM3) || \
  10651. ((INSTANCE) == TIM4) || \
  10652. ((INSTANCE) == TIM5) || \
  10653. ((INSTANCE) == TIM9) || \
  10654. ((INSTANCE) == TIM12))
  10655. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
  10656. (((INSTANCE) == TIM1) || \
  10657. ((INSTANCE) == TIM8) || \
  10658. ((INSTANCE) == TIM2) || \
  10659. ((INSTANCE) == TIM3) || \
  10660. ((INSTANCE) == TIM4) || \
  10661. ((INSTANCE) == TIM5) || \
  10662. ((INSTANCE) == TIM9) || \
  10663. ((INSTANCE) == TIM12))
  10664. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
  10665. (((INSTANCE) == TIM1) || \
  10666. ((INSTANCE) == TIM8) || \
  10667. ((INSTANCE) == TIM2) || \
  10668. ((INSTANCE) == TIM3) || \
  10669. ((INSTANCE) == TIM4) || \
  10670. ((INSTANCE) == TIM5))
  10671. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\
  10672. (((INSTANCE) == TIM1) || \
  10673. ((INSTANCE) == TIM8) || \
  10674. ((INSTANCE) == TIM2) || \
  10675. ((INSTANCE) == TIM3) || \
  10676. ((INSTANCE) == TIM4) || \
  10677. ((INSTANCE) == TIM5))
  10678. #define IS_TIM_XOR_INSTANCE(INSTANCE)\
  10679. (((INSTANCE) == TIM1) || \
  10680. ((INSTANCE) == TIM8) || \
  10681. ((INSTANCE) == TIM2) || \
  10682. ((INSTANCE) == TIM3) || \
  10683. ((INSTANCE) == TIM4) || \
  10684. ((INSTANCE) == TIM5))
  10685. #define IS_TIM_MASTER_INSTANCE(INSTANCE)\
  10686. (((INSTANCE) == TIM1) || \
  10687. ((INSTANCE) == TIM8) || \
  10688. ((INSTANCE) == TIM2) || \
  10689. ((INSTANCE) == TIM3) || \
  10690. ((INSTANCE) == TIM4) || \
  10691. ((INSTANCE) == TIM5) || \
  10692. ((INSTANCE) == TIM6) || \
  10693. ((INSTANCE) == TIM7) || \
  10694. ((INSTANCE) == TIM12))
  10695. #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\
  10696. (((INSTANCE) == TIM1) || \
  10697. ((INSTANCE) == TIM8) || \
  10698. ((INSTANCE) == TIM2) || \
  10699. ((INSTANCE) == TIM3) || \
  10700. ((INSTANCE) == TIM4) || \
  10701. ((INSTANCE) == TIM5) || \
  10702. ((INSTANCE) == TIM9) || \
  10703. ((INSTANCE) == TIM12))
  10704. #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\
  10705. (((INSTANCE) == TIM1) || \
  10706. ((INSTANCE) == TIM8) || \
  10707. ((INSTANCE) == TIM2) || \
  10708. ((INSTANCE) == TIM3) || \
  10709. ((INSTANCE) == TIM4) || \
  10710. ((INSTANCE) == TIM5))
  10711. #define IS_TIM_BREAK_INSTANCE(INSTANCE)\
  10712. (((INSTANCE) == TIM1) || \
  10713. ((INSTANCE) == TIM8))
  10714. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  10715. ((((INSTANCE) == TIM1) && \
  10716. (((CHANNEL) == TIM_CHANNEL_1) || \
  10717. ((CHANNEL) == TIM_CHANNEL_2) || \
  10718. ((CHANNEL) == TIM_CHANNEL_3) || \
  10719. ((CHANNEL) == TIM_CHANNEL_4))) \
  10720. || \
  10721. (((INSTANCE) == TIM8) && \
  10722. (((CHANNEL) == TIM_CHANNEL_1) || \
  10723. ((CHANNEL) == TIM_CHANNEL_2) || \
  10724. ((CHANNEL) == TIM_CHANNEL_3) || \
  10725. ((CHANNEL) == TIM_CHANNEL_4))) \
  10726. || \
  10727. (((INSTANCE) == TIM2) && \
  10728. (((CHANNEL) == TIM_CHANNEL_1) || \
  10729. ((CHANNEL) == TIM_CHANNEL_2) || \
  10730. ((CHANNEL) == TIM_CHANNEL_3) || \
  10731. ((CHANNEL) == TIM_CHANNEL_4))) \
  10732. || \
  10733. (((INSTANCE) == TIM3) && \
  10734. (((CHANNEL) == TIM_CHANNEL_1) || \
  10735. ((CHANNEL) == TIM_CHANNEL_2) || \
  10736. ((CHANNEL) == TIM_CHANNEL_3) || \
  10737. ((CHANNEL) == TIM_CHANNEL_4))) \
  10738. || \
  10739. (((INSTANCE) == TIM4) && \
  10740. (((CHANNEL) == TIM_CHANNEL_1) || \
  10741. ((CHANNEL) == TIM_CHANNEL_2) || \
  10742. ((CHANNEL) == TIM_CHANNEL_3) || \
  10743. ((CHANNEL) == TIM_CHANNEL_4))) \
  10744. || \
  10745. (((INSTANCE) == TIM5) && \
  10746. (((CHANNEL) == TIM_CHANNEL_1) || \
  10747. ((CHANNEL) == TIM_CHANNEL_2) || \
  10748. ((CHANNEL) == TIM_CHANNEL_3) || \
  10749. ((CHANNEL) == TIM_CHANNEL_4))) \
  10750. || \
  10751. (((INSTANCE) == TIM9) && \
  10752. (((CHANNEL) == TIM_CHANNEL_1) || \
  10753. ((CHANNEL) == TIM_CHANNEL_2))) \
  10754. || \
  10755. (((INSTANCE) == TIM10) && \
  10756. (((CHANNEL) == TIM_CHANNEL_1))) \
  10757. || \
  10758. (((INSTANCE) == TIM11) && \
  10759. (((CHANNEL) == TIM_CHANNEL_1))) \
  10760. || \
  10761. (((INSTANCE) == TIM12) && \
  10762. (((CHANNEL) == TIM_CHANNEL_1) || \
  10763. ((CHANNEL) == TIM_CHANNEL_2))) \
  10764. || \
  10765. (((INSTANCE) == TIM13) && \
  10766. (((CHANNEL) == TIM_CHANNEL_1))) \
  10767. || \
  10768. (((INSTANCE) == TIM14) && \
  10769. (((CHANNEL) == TIM_CHANNEL_1))))
  10770. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  10771. ((((INSTANCE) == TIM1) && \
  10772. (((CHANNEL) == TIM_CHANNEL_1) || \
  10773. ((CHANNEL) == TIM_CHANNEL_2) || \
  10774. ((CHANNEL) == TIM_CHANNEL_3))) \
  10775. || \
  10776. (((INSTANCE) == TIM8) && \
  10777. (((CHANNEL) == TIM_CHANNEL_1) || \
  10778. ((CHANNEL) == TIM_CHANNEL_2) || \
  10779. ((CHANNEL) == TIM_CHANNEL_3))))
  10780. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
  10781. (((INSTANCE) == TIM1) || \
  10782. ((INSTANCE) == TIM8) || \
  10783. ((INSTANCE) == TIM2) || \
  10784. ((INSTANCE) == TIM3) || \
  10785. ((INSTANCE) == TIM4) || \
  10786. ((INSTANCE) == TIM5))
  10787. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
  10788. (((INSTANCE) == TIM1) || \
  10789. ((INSTANCE) == TIM8))
  10790. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
  10791. (((INSTANCE) == TIM1) || \
  10792. ((INSTANCE) == TIM8) || \
  10793. ((INSTANCE) == TIM2) || \
  10794. ((INSTANCE) == TIM3) || \
  10795. ((INSTANCE) == TIM4) || \
  10796. ((INSTANCE) == TIM5) || \
  10797. ((INSTANCE) == TIM9) || \
  10798. ((INSTANCE) == TIM10) || \
  10799. ((INSTANCE) == TIM11) || \
  10800. ((INSTANCE) == TIM12) || \
  10801. ((INSTANCE) == TIM13) || \
  10802. ((INSTANCE) == TIM14))
  10803. #define IS_TIM_DMA_INSTANCE(INSTANCE)\
  10804. (((INSTANCE) == TIM1) || \
  10805. ((INSTANCE) == TIM8) || \
  10806. ((INSTANCE) == TIM2) || \
  10807. ((INSTANCE) == TIM3) || \
  10808. ((INSTANCE) == TIM4) || \
  10809. ((INSTANCE) == TIM5) || \
  10810. ((INSTANCE) == TIM6) || \
  10811. ((INSTANCE) == TIM7))
  10812. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\
  10813. (((INSTANCE) == TIM1) || \
  10814. ((INSTANCE) == TIM8) || \
  10815. ((INSTANCE) == TIM2) || \
  10816. ((INSTANCE) == TIM3) || \
  10817. ((INSTANCE) == TIM4) || \
  10818. ((INSTANCE) == TIM5))
  10819. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE)\
  10820. (((INSTANCE) == TIM1) || \
  10821. ((INSTANCE) == TIM8))
  10822. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10823. ((INSTANCE) == TIM2) || \
  10824. ((INSTANCE) == TIM3) || \
  10825. ((INSTANCE) == TIM4) || \
  10826. ((INSTANCE) == TIM5) || \
  10827. ((INSTANCE) == TIM8))
  10828. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10829. ((INSTANCE) == TIM2) || \
  10830. ((INSTANCE) == TIM3) || \
  10831. ((INSTANCE) == TIM4) || \
  10832. ((INSTANCE) == TIM5) || \
  10833. ((INSTANCE) == TIM8))
  10834. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) 0U
  10835. /****************************** END TIM Instances *****************************/
  10836. /******************** USART Instances : Synchronous mode **********************/
  10837. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10838. ((INSTANCE) == USART2) || \
  10839. ((INSTANCE) == USART3))
  10840. /******************** UART Instances : Asynchronous mode **********************/
  10841. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10842. ((INSTANCE) == USART2) || \
  10843. ((INSTANCE) == USART3) || \
  10844. ((INSTANCE) == UART4) || \
  10845. ((INSTANCE) == UART5))
  10846. /******************** UART Instances : Half-Duplex mode **********************/
  10847. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10848. ((INSTANCE) == USART2) || \
  10849. ((INSTANCE) == USART3) || \
  10850. ((INSTANCE) == UART4) || \
  10851. ((INSTANCE) == UART5))
  10852. /******************** UART Instances : LIN mode **********************/
  10853. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10854. ((INSTANCE) == USART2) || \
  10855. ((INSTANCE) == USART3) || \
  10856. ((INSTANCE) == UART4) || \
  10857. ((INSTANCE) == UART5))
  10858. /****************** UART Instances : Hardware Flow control ********************/
  10859. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10860. ((INSTANCE) == USART2) || \
  10861. ((INSTANCE) == USART3))
  10862. /********************* UART Instances : Smard card mode ***********************/
  10863. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10864. ((INSTANCE) == USART2) || \
  10865. ((INSTANCE) == USART3))
  10866. /*********************** UART Instances : IRDA mode ***************************/
  10867. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10868. ((INSTANCE) == USART2) || \
  10869. ((INSTANCE) == USART3) || \
  10870. ((INSTANCE) == UART4) || \
  10871. ((INSTANCE) == UART5))
  10872. /***************** UART Instances : Multi-Processor mode **********************/
  10873. #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10874. ((INSTANCE) == USART2) || \
  10875. ((INSTANCE) == USART3) || \
  10876. ((INSTANCE) == UART4) || \
  10877. ((INSTANCE) == UART5))
  10878. /***************** UART Instances : DMA mode available **********************/
  10879. #define IS_UART_DMA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10880. ((INSTANCE) == USART2) || \
  10881. ((INSTANCE) == USART3) || \
  10882. ((INSTANCE) == UART4))
  10883. /****************************** RTC Instances *********************************/
  10884. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  10885. /**************************** WWDG Instances *****************************/
  10886. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  10887. /****************************** USB Instances ********************************/
  10888. #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
  10889. #define RCC_HSE_MIN 4000000U
  10890. #define RCC_HSE_MAX 16000000U
  10891. #define RCC_MAX_FREQUENCY 72000000U
  10892. /**
  10893. * @}
  10894. */
  10895. /******************************************************************************/
  10896. /* For a painless codes migration between the STM32F1xx device product */
  10897. /* lines, the aliases defined below are put in place to overcome the */
  10898. /* differences in the interrupt handlers and IRQn definitions. */
  10899. /* No need to update developed interrupt code when moving across */
  10900. /* product lines within the same STM32F1 Family */
  10901. /******************************************************************************/
  10902. /* Aliases for __IRQn */
  10903. #define ADC1_IRQn ADC1_2_IRQn
  10904. #define DMA2_Channel4_IRQn DMA2_Channel4_5_IRQn
  10905. #define TIM1_BRK_IRQn TIM1_BRK_TIM9_IRQn
  10906. #define TIM1_BRK_TIM15_IRQn TIM1_BRK_TIM9_IRQn
  10907. #define TIM9_IRQn TIM1_BRK_TIM9_IRQn
  10908. #define TIM1_TRG_COM_TIM17_IRQn TIM1_TRG_COM_TIM11_IRQn
  10909. #define TIM11_IRQn TIM1_TRG_COM_TIM11_IRQn
  10910. #define TIM1_TRG_COM_IRQn TIM1_TRG_COM_TIM11_IRQn
  10911. #define TIM1_UP_IRQn TIM1_UP_TIM10_IRQn
  10912. #define TIM10_IRQn TIM1_UP_TIM10_IRQn
  10913. #define TIM1_UP_TIM16_IRQn TIM1_UP_TIM10_IRQn
  10914. #define TIM6_DAC_IRQn TIM6_IRQn
  10915. #define TIM8_BRK_IRQn TIM8_BRK_TIM12_IRQn
  10916. #define TIM12_IRQn TIM8_BRK_TIM12_IRQn
  10917. #define TIM8_TRG_COM_IRQn TIM8_TRG_COM_TIM14_IRQn
  10918. #define TIM14_IRQn TIM8_TRG_COM_TIM14_IRQn
  10919. #define TIM8_UP_IRQn TIM8_UP_TIM13_IRQn
  10920. #define TIM13_IRQn TIM8_UP_TIM13_IRQn
  10921. #define CEC_IRQn USBWakeUp_IRQn
  10922. #define OTG_FS_WKUP_IRQn USBWakeUp_IRQn
  10923. #define USB_HP_IRQn USB_HP_CAN1_TX_IRQn
  10924. #define CAN1_TX_IRQn USB_HP_CAN1_TX_IRQn
  10925. #define USB_LP_IRQn USB_LP_CAN1_RX0_IRQn
  10926. #define CAN1_RX0_IRQn USB_LP_CAN1_RX0_IRQn
  10927. /* Aliases for __IRQHandler */
  10928. #define ADC1_IRQHandler ADC1_2_IRQHandler
  10929. #define DMA2_Channel4_IRQHandler DMA2_Channel4_5_IRQHandler
  10930. #define TIM1_BRK_IRQHandler TIM1_BRK_TIM9_IRQHandler
  10931. #define TIM1_BRK_TIM15_IRQHandler TIM1_BRK_TIM9_IRQHandler
  10932. #define TIM9_IRQHandler TIM1_BRK_TIM9_IRQHandler
  10933. #define TIM1_TRG_COM_TIM17_IRQHandler TIM1_TRG_COM_TIM11_IRQHandler
  10934. #define TIM11_IRQHandler TIM1_TRG_COM_TIM11_IRQHandler
  10935. #define TIM1_TRG_COM_IRQHandler TIM1_TRG_COM_TIM11_IRQHandler
  10936. #define TIM1_UP_IRQHandler TIM1_UP_TIM10_IRQHandler
  10937. #define TIM10_IRQHandler TIM1_UP_TIM10_IRQHandler
  10938. #define TIM1_UP_TIM16_IRQHandler TIM1_UP_TIM10_IRQHandler
  10939. #define TIM6_DAC_IRQHandler TIM6_IRQHandler
  10940. #define TIM8_BRK_IRQHandler TIM8_BRK_TIM12_IRQHandler
  10941. #define TIM12_IRQHandler TIM8_BRK_TIM12_IRQHandler
  10942. #define TIM8_TRG_COM_IRQHandler TIM8_TRG_COM_TIM14_IRQHandler
  10943. #define TIM14_IRQHandler TIM8_TRG_COM_TIM14_IRQHandler
  10944. #define TIM8_UP_IRQHandler TIM8_UP_TIM13_IRQHandler
  10945. #define TIM13_IRQHandler TIM8_UP_TIM13_IRQHandler
  10946. #define CEC_IRQHandler USBWakeUp_IRQHandler
  10947. #define OTG_FS_WKUP_IRQHandler USBWakeUp_IRQHandler
  10948. #define USB_HP_IRQHandler USB_HP_CAN1_TX_IRQHandler
  10949. #define CAN1_TX_IRQHandler USB_HP_CAN1_TX_IRQHandler
  10950. #define USB_LP_IRQHandler USB_LP_CAN1_RX0_IRQHandler
  10951. #define CAN1_RX0_IRQHandler USB_LP_CAN1_RX0_IRQHandler
  10952. /**
  10953. * @}
  10954. */
  10955. /**
  10956. * @}
  10957. */
  10958. #ifdef __cplusplus
  10959. }
  10960. #endif /* __cplusplus */
  10961. #endif /* __STM32F103xG_H */