123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143 |
- #ifndef __STM32F4xx_FMC_H
- #define __STM32F4xx_FMC_H
- #ifdef __cplusplus
- extern "C" {
- #endif
- #include "stm32f4xx.h"
-
- typedef struct
- {
- uint32_t FMC_AddressSetupTime;
- uint32_t FMC_AddressHoldTime;
- uint32_t FMC_DataSetupTime;
- uint32_t FMC_BusTurnAroundDuration;
- uint32_t FMC_CLKDivision;
- uint32_t FMC_DataLatency;
- uint32_t FMC_AccessMode;
- }FMC_NORSRAMTimingInitTypeDef;
- typedef struct
- {
- uint32_t FMC_Bank;
- uint32_t FMC_DataAddressMux;
- uint32_t FMC_MemoryType;
- uint32_t FMC_MemoryDataWidth;
- uint32_t FMC_BurstAccessMode;
-
- uint32_t FMC_WaitSignalPolarity;
- uint32_t FMC_WrapMode;
- uint32_t FMC_WaitSignalActive;
- uint32_t FMC_WriteOperation;
- uint32_t FMC_WaitSignal;
- uint32_t FMC_ExtendedMode;
-
- uint32_t FMC_AsynchronousWait;
-
- uint32_t FMC_WriteBurst;
-
- uint32_t FMC_ContinousClock;
-
-
- FMC_NORSRAMTimingInitTypeDef* FMC_ReadWriteTimingStruct;
- FMC_NORSRAMTimingInitTypeDef* FMC_WriteTimingStruct;
- }FMC_NORSRAMInitTypeDef;
- typedef struct
- {
- uint32_t FMC_SetupTime;
- uint32_t FMC_WaitSetupTime;
- uint32_t FMC_HoldSetupTime;
- uint32_t FMC_HiZSetupTime;
- }FMC_NAND_PCCARDTimingInitTypeDef;
- typedef struct
- {
- uint32_t FMC_Bank;
- uint32_t FMC_Waitfeature;
- uint32_t FMC_MemoryDataWidth;
- uint32_t FMC_ECC;
- uint32_t FMC_ECCPageSize;
- uint32_t FMC_TCLRSetupTime;
- uint32_t FMC_TARSetupTime;
-
- FMC_NAND_PCCARDTimingInitTypeDef* FMC_CommonSpaceTimingStruct;
- FMC_NAND_PCCARDTimingInitTypeDef* FMC_AttributeSpaceTimingStruct;
- }FMC_NANDInitTypeDef;
- typedef struct
- {
- uint32_t FMC_Waitfeature;
- uint32_t FMC_TCLRSetupTime;
- uint32_t FMC_TARSetupTime;
-
-
- FMC_NAND_PCCARDTimingInitTypeDef* FMC_CommonSpaceTimingStruct;
- FMC_NAND_PCCARDTimingInitTypeDef* FMC_AttributeSpaceTimingStruct;
-
- FMC_NAND_PCCARDTimingInitTypeDef* FMC_IOSpaceTimingStruct;
- }FMC_PCCARDInitTypeDef;
-
- typedef struct
- {
- uint32_t FMC_LoadToActiveDelay;
-
- uint32_t FMC_ExitSelfRefreshDelay;
-
- uint32_t FMC_SelfRefreshTime;
-
- uint32_t FMC_RowCycleDelay;
-
- uint32_t FMC_WriteRecoveryTime;
-
- uint32_t FMC_RPDelay;
-
- uint32_t FMC_RCDDelay;
-
- }FMC_SDRAMTimingInitTypeDef;
- typedef struct
- {
- uint32_t FMC_CommandMode;
-
- uint32_t FMC_CommandTarget;
-
- uint32_t FMC_AutoRefreshNumber;
-
-
- uint32_t FMC_ModeRegisterDefinition;
-
- }FMC_SDRAMCommandTypeDef;
- typedef struct
- {
- uint32_t FMC_Bank;
- uint32_t FMC_ColumnBitsNumber;
-
- uint32_t FMC_RowBitsNumber;
-
- uint32_t FMC_SDMemoryDataWidth;
-
- uint32_t FMC_InternalBankNumber;
-
- uint32_t FMC_CASLatency;
-
- uint32_t FMC_WriteProtection;
-
- uint32_t FMC_SDClockPeriod;
-
- uint32_t FMC_ReadBurst;
-
- uint32_t FMC_ReadPipeDelay;
-
- FMC_SDRAMTimingInitTypeDef* FMC_SDRAMTimingStruct;
-
- }FMC_SDRAMInitTypeDef;
-
- #define FMC_Bank1_NORSRAM1 ((uint32_t)0x00000000)
- #define FMC_Bank1_NORSRAM2 ((uint32_t)0x00000002)
- #define FMC_Bank1_NORSRAM3 ((uint32_t)0x00000004)
- #define FMC_Bank1_NORSRAM4 ((uint32_t)0x00000006)
- #define IS_FMC_NORSRAM_BANK(BANK) (((BANK) == FMC_Bank1_NORSRAM1) || \
- ((BANK) == FMC_Bank1_NORSRAM2) || \
- ((BANK) == FMC_Bank1_NORSRAM3) || \
- ((BANK) == FMC_Bank1_NORSRAM4))
-
- #define FMC_Bank2_NAND ((uint32_t)0x00000010)
- #define FMC_Bank3_NAND ((uint32_t)0x00000100)
- #define IS_FMC_NAND_BANK(BANK) (((BANK) == FMC_Bank2_NAND) || \
- ((BANK) == FMC_Bank3_NAND))
-
- #define FMC_Bank4_PCCARD ((uint32_t)0x00001000)
- #define FMC_Bank1_SDRAM ((uint32_t)0x00000000)
- #define FMC_Bank2_SDRAM ((uint32_t)0x00000001)
- #define IS_FMC_SDRAM_BANK(BANK) (((BANK) == FMC_Bank1_SDRAM) || \
- ((BANK) == FMC_Bank2_SDRAM))
-
-
- #define FMC_DataAddressMux_Disable ((uint32_t)0x00000000)
- #define FMC_DataAddressMux_Enable ((uint32_t)0x00000002)
- #define IS_FMC_MUX(MUX) (((MUX) == FMC_DataAddressMux_Disable) || \
- ((MUX) == FMC_DataAddressMux_Enable))
- #define FMC_MemoryType_SRAM ((uint32_t)0x00000000)
- #define FMC_MemoryType_PSRAM ((uint32_t)0x00000004)
- #define FMC_MemoryType_NOR ((uint32_t)0x00000008)
- #define IS_FMC_MEMORY(MEMORY) (((MEMORY) == FMC_MemoryType_SRAM) || \
- ((MEMORY) == FMC_MemoryType_PSRAM)|| \
- ((MEMORY) == FMC_MemoryType_NOR))
- #define FMC_NORSRAM_MemoryDataWidth_8b ((uint32_t)0x00000000)
- #define FMC_NORSRAM_MemoryDataWidth_16b ((uint32_t)0x00000010)
- #define FMC_NORSRAM_MemoryDataWidth_32b ((uint32_t)0x00000020)
- #define IS_FMC_NORSRAM_MEMORY_WIDTH(WIDTH) (((WIDTH) == FMC_NORSRAM_MemoryDataWidth_8b) || \
- ((WIDTH) == FMC_NORSRAM_MemoryDataWidth_16b) || \
- ((WIDTH) == FMC_NORSRAM_MemoryDataWidth_32b))
- #define FMC_BurstAccessMode_Disable ((uint32_t)0x00000000)
- #define FMC_BurstAccessMode_Enable ((uint32_t)0x00000100)
- #define IS_FMC_BURSTMODE(STATE) (((STATE) == FMC_BurstAccessMode_Disable) || \
- ((STATE) == FMC_BurstAccessMode_Enable))
-
- #define FMC_AsynchronousWait_Disable ((uint32_t)0x00000000)
- #define FMC_AsynchronousWait_Enable ((uint32_t)0x00008000)
- #define IS_FMC_ASYNWAIT(STATE) (((STATE) == FMC_AsynchronousWait_Disable) || \
- ((STATE) == FMC_AsynchronousWait_Enable))
- #define FMC_WaitSignalPolarity_Low ((uint32_t)0x00000000)
- #define FMC_WaitSignalPolarity_High ((uint32_t)0x00000200)
- #define IS_FMC_WAIT_POLARITY(POLARITY) (((POLARITY) == FMC_WaitSignalPolarity_Low) || \
- ((POLARITY) == FMC_WaitSignalPolarity_High))
- #define FMC_WrapMode_Disable ((uint32_t)0x00000000)
- #define FMC_WrapMode_Enable ((uint32_t)0x00000400)
- #define IS_FMC_WRAP_MODE(MODE) (((MODE) == FMC_WrapMode_Disable) || \
- ((MODE) == FMC_WrapMode_Enable))
- #define FMC_WaitSignalActive_BeforeWaitState ((uint32_t)0x00000000)
- #define FMC_WaitSignalActive_DuringWaitState ((uint32_t)0x00000800)
- #define IS_FMC_WAIT_SIGNAL_ACTIVE(ACTIVE) (((ACTIVE) == FMC_WaitSignalActive_BeforeWaitState) || \
- ((ACTIVE) == FMC_WaitSignalActive_DuringWaitState))
- #define FMC_WriteOperation_Disable ((uint32_t)0x00000000)
- #define FMC_WriteOperation_Enable ((uint32_t)0x00001000)
- #define IS_FMC_WRITE_OPERATION(OPERATION) (((OPERATION) == FMC_WriteOperation_Disable) || \
- ((OPERATION) == FMC_WriteOperation_Enable))
- #define FMC_WaitSignal_Disable ((uint32_t)0x00000000)
- #define FMC_WaitSignal_Enable ((uint32_t)0x00002000)
- #define IS_FMC_WAITE_SIGNAL(SIGNAL) (((SIGNAL) == FMC_WaitSignal_Disable) || \
- ((SIGNAL) == FMC_WaitSignal_Enable))
- #define FMC_ExtendedMode_Disable ((uint32_t)0x00000000)
- #define FMC_ExtendedMode_Enable ((uint32_t)0x00004000)
- #define IS_FMC_EXTENDED_MODE(MODE) (((MODE) == FMC_ExtendedMode_Disable) || \
- ((MODE) == FMC_ExtendedMode_Enable))
- #define FMC_WriteBurst_Disable ((uint32_t)0x00000000)
- #define FMC_WriteBurst_Enable ((uint32_t)0x00080000)
- #define IS_FMC_WRITE_BURST(BURST) (((BURST) == FMC_WriteBurst_Disable) || \
- ((BURST) == FMC_WriteBurst_Enable))
-
- #define FMC_CClock_SyncOnly ((uint32_t)0x00000000)
- #define FMC_CClock_SyncAsync ((uint32_t)0x00100000)
- #define IS_FMC_CONTINOUS_CLOCK(CCLOCK) (((CCLOCK) == FMC_CClock_SyncOnly) || \
- ((CCLOCK) == FMC_CClock_SyncAsync))
-
- #define IS_FMC_ADDRESS_SETUP_TIME(TIME) ((TIME) <= 15)
- #define IS_FMC_ADDRESS_HOLD_TIME(TIME) (((TIME) > 0) && ((TIME) <= 15))
- #define IS_FMC_DATASETUP_TIME(TIME) (((TIME) > 0) && ((TIME) <= 255))
- #define IS_FMC_TURNAROUND_TIME(TIME) ((TIME) <= 15)
- #define IS_FMC_CLK_DIV(DIV) (((DIV) > 0) && ((DIV) <= 15))
- #define IS_FMC_DATA_LATENCY(LATENCY) ((LATENCY) <= 15)
- #define FMC_AccessMode_A ((uint32_t)0x00000000)
- #define FMC_AccessMode_B ((uint32_t)0x10000000)
- #define FMC_AccessMode_C ((uint32_t)0x20000000)
- #define FMC_AccessMode_D ((uint32_t)0x30000000)
- #define IS_FMC_ACCESS_MODE(MODE) (((MODE) == FMC_AccessMode_A) || \
- ((MODE) == FMC_AccessMode_B) || \
- ((MODE) == FMC_AccessMode_C) || \
- ((MODE) == FMC_AccessMode_D))
-
- #define FMC_Waitfeature_Disable ((uint32_t)0x00000000)
- #define FMC_Waitfeature_Enable ((uint32_t)0x00000002)
- #define IS_FMC_WAIT_FEATURE(FEATURE) (((FEATURE) == FMC_Waitfeature_Disable) || \
- ((FEATURE) == FMC_Waitfeature_Enable))
- #define FMC_NAND_MemoryDataWidth_8b ((uint32_t)0x00000000)
- #define FMC_NAND_MemoryDataWidth_16b ((uint32_t)0x00000010)
- #define IS_FMC_NAND_MEMORY_WIDTH(WIDTH) (((WIDTH) == FMC_NAND_MemoryDataWidth_8b) || \
- ((WIDTH) == FMC_NAND_MemoryDataWidth_16b))
- #define FMC_ECC_Disable ((uint32_t)0x00000000)
- #define FMC_ECC_Enable ((uint32_t)0x00000040)
- #define IS_FMC_ECC_STATE(STATE) (((STATE) == FMC_ECC_Disable) || \
- ((STATE) == FMC_ECC_Enable))
- #define FMC_ECCPageSize_256Bytes ((uint32_t)0x00000000)
- #define FMC_ECCPageSize_512Bytes ((uint32_t)0x00020000)
- #define FMC_ECCPageSize_1024Bytes ((uint32_t)0x00040000)
- #define FMC_ECCPageSize_2048Bytes ((uint32_t)0x00060000)
- #define FMC_ECCPageSize_4096Bytes ((uint32_t)0x00080000)
- #define FMC_ECCPageSize_8192Bytes ((uint32_t)0x000A0000)
- #define IS_FMC_ECCPAGE_SIZE(SIZE) (((SIZE) == FMC_ECCPageSize_256Bytes) || \
- ((SIZE) == FMC_ECCPageSize_512Bytes) || \
- ((SIZE) == FMC_ECCPageSize_1024Bytes) || \
- ((SIZE) == FMC_ECCPageSize_2048Bytes) || \
- ((SIZE) == FMC_ECCPageSize_4096Bytes) || \
- ((SIZE) == FMC_ECCPageSize_8192Bytes))
- #define IS_FMC_TCLR_TIME(TIME) ((TIME) <= 255)
- #define IS_FMC_TAR_TIME(TIME) ((TIME) <= 255)
- #define IS_FMC_SETUP_TIME(TIME) ((TIME) <= 255)
- #define IS_FMC_WAIT_TIME(TIME) ((TIME) <= 255)
- #define IS_FMC_HOLD_TIME(TIME) ((TIME) <= 255)
- #define IS_FMC_HIZ_TIME(TIME) ((TIME) <= 255)
-
-
- #define FMC_ColumnBits_Number_8b ((uint32_t)0x00000000)
- #define FMC_ColumnBits_Number_9b ((uint32_t)0x00000001)
- #define FMC_ColumnBits_Number_10b ((uint32_t)0x00000002)
- #define FMC_ColumnBits_Number_11b ((uint32_t)0x00000003)
- #define IS_FMC_COLUMNBITS_NUMBER(COLUMN) (((COLUMN) == FMC_ColumnBits_Number_8b) || \
- ((COLUMN) == FMC_ColumnBits_Number_9b) || \
- ((COLUMN) == FMC_ColumnBits_Number_10b) || \
- ((COLUMN) == FMC_ColumnBits_Number_11b))
-
- #define FMC_RowBits_Number_11b ((uint32_t)0x00000000)
- #define FMC_RowBits_Number_12b ((uint32_t)0x00000004)
- #define FMC_RowBits_Number_13b ((uint32_t)0x00000008)
- #define IS_FMC_ROWBITS_NUMBER(ROW) (((ROW) == FMC_RowBits_Number_11b) || \
- ((ROW) == FMC_RowBits_Number_12b) || \
- ((ROW) == FMC_RowBits_Number_13b))
-
- #define FMC_SDMemory_Width_8b ((uint32_t)0x00000000)
- #define FMC_SDMemory_Width_16b ((uint32_t)0x00000010)
- #define FMC_SDMemory_Width_32b ((uint32_t)0x00000020)
- #define IS_FMC_SDMEMORY_WIDTH(WIDTH) (((WIDTH) == FMC_SDMemory_Width_8b) || \
- ((WIDTH) == FMC_SDMemory_Width_16b) || \
- ((WIDTH) == FMC_SDMemory_Width_32b))
-
- #define FMC_InternalBank_Number_2 ((uint32_t)0x00000000)
- #define FMC_InternalBank_Number_4 ((uint32_t)0x00000040)
- #define IS_FMC_INTERNALBANK_NUMBER(NUMBER) (((NUMBER) == FMC_InternalBank_Number_2) || \
- ((NUMBER) == FMC_InternalBank_Number_4))
-
-
-
- #define FMC_CAS_Latency_1 ((uint32_t)0x00000080)
- #define FMC_CAS_Latency_2 ((uint32_t)0x00000100)
- #define FMC_CAS_Latency_3 ((uint32_t)0x00000180)
- #define IS_FMC_CAS_LATENCY(LATENCY) (((LATENCY) == FMC_CAS_Latency_1) || \
- ((LATENCY) == FMC_CAS_Latency_2) || \
- ((LATENCY) == FMC_CAS_Latency_3))
-
- #define FMC_Write_Protection_Disable ((uint32_t)0x00000000)
- #define FMC_Write_Protection_Enable ((uint32_t)0x00000200)
- #define IS_FMC_WRITE_PROTECTION(WRITE) (((WRITE) == FMC_Write_Protection_Disable) || \
- ((WRITE) == FMC_Write_Protection_Enable))
-
-
- #define FMC_SDClock_Disable ((uint32_t)0x00000000)
- #define FMC_SDClock_Period_2 ((uint32_t)0x00000800)
- #define FMC_SDClock_Period_3 ((uint32_t)0x00000C00)
- #define IS_FMC_SDCLOCK_PERIOD(PERIOD) (((PERIOD) == FMC_SDClock_Disable) || \
- ((PERIOD) == FMC_SDClock_Period_2) || \
- ((PERIOD) == FMC_SDClock_Period_3))
-
-
- #define FMC_Read_Burst_Disable ((uint32_t)0x00000000)
- #define FMC_Read_Burst_Enable ((uint32_t)0x00001000)
- #define IS_FMC_READ_BURST(RBURST) (((RBURST) == FMC_Read_Burst_Disable) || \
- ((RBURST) == FMC_Read_Burst_Enable))
- #define FMC_ReadPipe_Delay_0 ((uint32_t)0x00000000)
- #define FMC_ReadPipe_Delay_1 ((uint32_t)0x00002000)
- #define FMC_ReadPipe_Delay_2 ((uint32_t)0x00004000)
- #define IS_FMC_READPIPE_DELAY(DELAY) (((DELAY) == FMC_ReadPipe_Delay_0) || \
- ((DELAY) == FMC_ReadPipe_Delay_1) || \
- ((DELAY) == FMC_ReadPipe_Delay_2))
-
- #define IS_FMC_LOADTOACTIVE_DELAY(DELAY) (((DELAY) > 0) && ((DELAY) <= 16))
-
- #define IS_FMC_EXITSELFREFRESH_DELAY(DELAY) (((DELAY) > 0) && ((DELAY) <= 16))
-
-
-
- #define IS_FMC_SELFREFRESH_TIME(TIME) (((TIME) > 0) && ((TIME) <= 16))
-
-
- #define IS_FMC_ROWCYCLE_DELAY(DELAY) (((DELAY) > 0) && ((DELAY) <= 16))
-
-
-
- #define IS_FMC_WRITE_RECOVERY_TIME(TIME) (((TIME) > 0) && ((TIME) <= 16))
-
-
-
- #define IS_FMC_RP_DELAY(DELAY) (((DELAY) > 0) && ((DELAY) <= 16))
-
-
-
- #define IS_FMC_RCD_DELAY(DELAY) (((DELAY) > 0) && ((DELAY) <= 16))
-
-
- #define FMC_Command_Mode_normal ((uint32_t)0x00000000)
- #define FMC_Command_Mode_CLK_Enabled ((uint32_t)0x00000001)
- #define FMC_Command_Mode_PALL ((uint32_t)0x00000002)
- #define FMC_Command_Mode_AutoRefresh ((uint32_t)0x00000003)
- #define FMC_Command_Mode_LoadMode ((uint32_t)0x00000004)
- #define FMC_Command_Mode_Selfrefresh ((uint32_t)0x00000005)
- #define FMC_Command_Mode_PowerDown ((uint32_t)0x00000006)
- #define IS_FMC_COMMAND_MODE(COMMAND) (((COMMAND) == FMC_Command_Mode_normal) || \
- ((COMMAND) == FMC_Command_Mode_CLK_Enabled) || \
- ((COMMAND) == FMC_Command_Mode_PALL) || \
- ((COMMAND) == FMC_Command_Mode_AutoRefresh) || \
- ((COMMAND) == FMC_Command_Mode_LoadMode) || \
- ((COMMAND) == FMC_Command_Mode_Selfrefresh) || \
- ((COMMAND) == FMC_Command_Mode_PowerDown))
- #define FMC_Command_Target_bank2 ((uint32_t)0x00000008)
- #define FMC_Command_Target_bank1 ((uint32_t)0x00000010)
- #define FMC_Command_Target_bank1_2 ((uint32_t)0x00000018)
- #define IS_FMC_COMMAND_TARGET(TARGET) (((TARGET) == FMC_Command_Target_bank1) || \
- ((TARGET) == FMC_Command_Target_bank2) || \
- ((TARGET) == FMC_Command_Target_bank1_2))
-
-
-
- #define IS_FMC_AUTOREFRESH_NUMBER(NUMBER) (((NUMBER) > 0) && ((NUMBER) <= 16))
- #define IS_FMC_MODE_REGISTER(CONTENT) ((CONTENT) <= 8191)
-
- #define FMC_NormalMode_Status ((uint32_t)0x00000000)
- #define FMC_SelfRefreshMode_Status FMC_SDSR_MODES1_0
- #define FMC_PowerDownMode_Status FMC_SDSR_MODES1_1
- #define IS_FMC_MODE_STATUS(STATUS) (((STATUS) == FMC_NormalMode_Status) || \
- ((STATUS) == FMC_SelfRefreshMode_Status) || \
- ((STATUS) == FMC_PowerDownMode_Status))
-
-
- #define FMC_IT_RisingEdge ((uint32_t)0x00000008)
- #define FMC_IT_Level ((uint32_t)0x00000010)
- #define FMC_IT_FallingEdge ((uint32_t)0x00000020)
- #define FMC_IT_Refresh ((uint32_t)0x00004000)
- #define IS_FMC_IT(IT) ((((IT) & (uint32_t)0xFFFFBFC7) == 0x00000000) && ((IT) != 0x00000000))
- #define IS_FMC_GET_IT(IT) (((IT) == FMC_IT_RisingEdge) || \
- ((IT) == FMC_IT_Level) || \
- ((IT) == FMC_IT_FallingEdge) || \
- ((IT) == FMC_IT_Refresh))
-
- #define IS_FMC_IT_BANK(BANK) (((BANK) == FMC_Bank2_NAND) || \
- ((BANK) == FMC_Bank3_NAND) || \
- ((BANK) == FMC_Bank4_PCCARD) || \
- ((BANK) == FMC_Bank1_SDRAM) || \
- ((BANK) == FMC_Bank2_SDRAM))
- #define FMC_FLAG_RisingEdge ((uint32_t)0x00000001)
- #define FMC_FLAG_Level ((uint32_t)0x00000002)
- #define FMC_FLAG_FallingEdge ((uint32_t)0x00000004)
- #define FMC_FLAG_FEMPT ((uint32_t)0x00000040)
- #define FMC_FLAG_Refresh FMC_SDSR_RE
- #define FMC_FLAG_Busy FMC_SDSR_BUSY
- #define IS_FMC_GET_FLAG(FLAG) (((FLAG) == FMC_FLAG_RisingEdge) || \
- ((FLAG) == FMC_FLAG_Level) || \
- ((FLAG) == FMC_FLAG_FallingEdge) || \
- ((FLAG) == FMC_FLAG_FEMPT) || \
- ((FLAG) == FMC_FLAG_Refresh) || \
- ((FLAG) == FMC_SDSR_BUSY))
- #define IS_FMC_GETFLAG_BANK(BANK) (((BANK) == FMC_Bank2_NAND) || \
- ((BANK) == FMC_Bank3_NAND) || \
- ((BANK) == FMC_Bank4_PCCARD) || \
- ((BANK) == FMC_Bank1_SDRAM) || \
- ((BANK) == FMC_Bank2_SDRAM) || \
- ((BANK) == (FMC_Bank1_SDRAM | FMC_Bank2_SDRAM)))
-
- #define IS_FMC_CLEAR_FLAG(FLAG) ((((FLAG) & (uint32_t)0xFFFFFFF8) == 0x00000000) && ((FLAG) != 0x00000000))
- #define IS_FMC_REFRESH_COUNT(COUNT) ((COUNT) <= 8191)
-
- void FMC_NORSRAMDeInit(uint32_t FMC_Bank);
- void FMC_NORSRAMInit(FMC_NORSRAMInitTypeDef* FMC_NORSRAMInitStruct);
- void FMC_NORSRAMStructInit(FMC_NORSRAMInitTypeDef* FMC_NORSRAMInitStruct);
- void FMC_NORSRAMCmd(uint32_t FMC_Bank, FunctionalState NewState);
- void FMC_NANDDeInit(uint32_t FMC_Bank);
- void FMC_NANDInit(FMC_NANDInitTypeDef* FMC_NANDInitStruct);
- void FMC_NANDStructInit(FMC_NANDInitTypeDef* FMC_NANDInitStruct);
- void FMC_NANDCmd(uint32_t FMC_Bank, FunctionalState NewState);
- void FMC_NANDECCCmd(uint32_t FMC_Bank, FunctionalState NewState);
- uint32_t FMC_GetECC(uint32_t FMC_Bank);
- void FMC_PCCARDDeInit(void);
- void FMC_PCCARDInit(FMC_PCCARDInitTypeDef* FMC_PCCARDInitStruct);
- void FMC_PCCARDStructInit(FMC_PCCARDInitTypeDef* FMC_PCCARDInitStruct);
- void FMC_PCCARDCmd(FunctionalState NewState);
- void FMC_SDRAMDeInit(uint32_t FMC_Bank);
- void FMC_SDRAMInit(FMC_SDRAMInitTypeDef* FMC_SDRAMInitStruct);
- void FMC_SDRAMStructInit(FMC_SDRAMInitTypeDef* FMC_SDRAMInitStruct);
- void FMC_SDRAMCmdConfig(FMC_SDRAMCommandTypeDef* FMC_SDRAMCommandStruct);
- uint32_t FMC_GetModeStatus(uint32_t SDRAM_Bank);
- void FMC_SetRefreshCount(uint32_t FMC_Count);
- void FMC_SetAutoRefresh_Number(uint32_t FMC_Number);
- void FMC_SDRAMWriteProtectionConfig(uint32_t SDRAM_Bank, FunctionalState NewState);
- void FMC_ITConfig(uint32_t FMC_Bank, uint32_t FMC_IT, FunctionalState NewState);
- FlagStatus FMC_GetFlagStatus(uint32_t FMC_Bank, uint32_t FMC_FLAG);
- void FMC_ClearFlag(uint32_t FMC_Bank, uint32_t FMC_FLAG);
- ITStatus FMC_GetITStatus(uint32_t FMC_Bank, uint32_t FMC_IT);
- void FMC_ClearITPendingBit(uint32_t FMC_Bank, uint32_t FMC_IT);
- #ifdef __cplusplus
- }
- #endif
- #endif
-
|